amdgpu_vcn.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_VCN_H__
  24. #define __AMDGPU_VCN_H__
  25. #define AMDGPU_VCN_STACK_SIZE (128*1024)
  26. #define AMDGPU_VCN_CONTEXT_SIZE (512*1024)
  27. #define AMDGPU_VCN_FIRMWARE_OFFSET 256
  28. #define AMDGPU_VCN_MAX_ENC_RINGS 3
  29. #define VCN_DEC_CMD_FENCE 0x00000000
  30. #define VCN_DEC_CMD_TRAP 0x00000001
  31. #define VCN_DEC_CMD_WRITE_REG 0x00000004
  32. #define VCN_DEC_CMD_REG_READ_COND_WAIT 0x00000006
  33. #define VCN_DEC_CMD_PACKET_START 0x0000000a
  34. #define VCN_DEC_CMD_PACKET_END 0x0000000b
  35. #define VCN_ENC_CMD_NO_OP 0x00000000
  36. #define VCN_ENC_CMD_END 0x00000001
  37. #define VCN_ENC_CMD_IB 0x00000002
  38. #define VCN_ENC_CMD_FENCE 0x00000003
  39. #define VCN_ENC_CMD_TRAP 0x00000004
  40. #define VCN_ENC_CMD_REG_WRITE 0x0000000b
  41. #define VCN_ENC_CMD_REG_WAIT 0x0000000c
  42. enum engine_status_constants {
  43. UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON = 0x2AAAA0,
  44. UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON = 0x00000002,
  45. UVD_STATUS__UVD_BUSY = 0x00000004,
  46. GB_ADDR_CONFIG_DEFAULT = 0x26010011,
  47. UVD_STATUS__IDLE = 0x2,
  48. UVD_STATUS__BUSY = 0x5,
  49. UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF = 0x1,
  50. UVD_STATUS__RBC_BUSY = 0x1,
  51. };
  52. enum internal_dpg_state {
  53. VCN_DPG_STATE__UNPAUSE = 0,
  54. VCN_DPG_STATE__PAUSE,
  55. };
  56. struct dpg_pause_state {
  57. enum internal_dpg_state fw_based;
  58. enum internal_dpg_state jpeg;
  59. };
  60. struct amdgpu_vcn {
  61. struct amdgpu_bo *vcpu_bo;
  62. void *cpu_addr;
  63. uint64_t gpu_addr;
  64. unsigned fw_version;
  65. void *saved_bo;
  66. struct delayed_work idle_work;
  67. const struct firmware *fw; /* VCN firmware */
  68. struct amdgpu_ring ring_dec;
  69. struct amdgpu_ring ring_enc[AMDGPU_VCN_MAX_ENC_RINGS];
  70. struct amdgpu_ring ring_jpeg;
  71. struct amdgpu_irq_src irq;
  72. unsigned num_enc_rings;
  73. enum amd_powergating_state cur_state;
  74. struct dpg_pause_state pause_state;
  75. };
  76. int amdgpu_vcn_sw_init(struct amdgpu_device *adev);
  77. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev);
  78. int amdgpu_vcn_suspend(struct amdgpu_device *adev);
  79. int amdgpu_vcn_resume(struct amdgpu_device *adev);
  80. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring);
  81. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring);
  82. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring);
  83. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout);
  84. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring);
  85. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout);
  86. int amdgpu_vcn_jpeg_ring_test_ring(struct amdgpu_ring *ring);
  87. int amdgpu_vcn_jpeg_ring_test_ib(struct amdgpu_ring *ring, long timeout);
  88. #endif