amdgpu_amdkfd_gfx_v8.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #include <linux/module.h>
  23. #include <linux/fdtable.h>
  24. #include <linux/uaccess.h>
  25. #include <linux/firmware.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_amdkfd.h"
  29. #include "amdgpu_ucode.h"
  30. #include "gfx_v8_0.h"
  31. #include "gca/gfx_8_0_sh_mask.h"
  32. #include "gca/gfx_8_0_d.h"
  33. #include "gca/gfx_8_0_enum.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "gmc/gmc_8_1_d.h"
  38. #include "vi_structs.h"
  39. #include "vid.h"
  40. enum hqd_dequeue_request_type {
  41. NO_ACTION = 0,
  42. DRAIN_PIPE,
  43. RESET_WAVES
  44. };
  45. /*
  46. * Register access functions
  47. */
  48. static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
  49. uint32_t sh_mem_config,
  50. uint32_t sh_mem_ape1_base, uint32_t sh_mem_ape1_limit,
  51. uint32_t sh_mem_bases);
  52. static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
  53. unsigned int vmid);
  54. static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id);
  55. static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
  56. uint32_t queue_id, uint32_t __user *wptr,
  57. uint32_t wptr_shift, uint32_t wptr_mask,
  58. struct mm_struct *mm);
  59. static int kgd_hqd_dump(struct kgd_dev *kgd,
  60. uint32_t pipe_id, uint32_t queue_id,
  61. uint32_t (**dump)[2], uint32_t *n_regs);
  62. static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd,
  63. uint32_t __user *wptr, struct mm_struct *mm);
  64. static int kgd_hqd_sdma_dump(struct kgd_dev *kgd,
  65. uint32_t engine_id, uint32_t queue_id,
  66. uint32_t (**dump)[2], uint32_t *n_regs);
  67. static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
  68. uint32_t pipe_id, uint32_t queue_id);
  69. static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd);
  70. static int kgd_hqd_destroy(struct kgd_dev *kgd, void *mqd,
  71. enum kfd_preempt_type reset_type,
  72. unsigned int utimeout, uint32_t pipe_id,
  73. uint32_t queue_id);
  74. static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
  75. unsigned int utimeout);
  76. static int kgd_address_watch_disable(struct kgd_dev *kgd);
  77. static int kgd_address_watch_execute(struct kgd_dev *kgd,
  78. unsigned int watch_point_id,
  79. uint32_t cntl_val,
  80. uint32_t addr_hi,
  81. uint32_t addr_lo);
  82. static int kgd_wave_control_execute(struct kgd_dev *kgd,
  83. uint32_t gfx_index_val,
  84. uint32_t sq_cmd);
  85. static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
  86. unsigned int watch_point_id,
  87. unsigned int reg_offset);
  88. static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd,
  89. uint8_t vmid);
  90. static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
  91. uint8_t vmid);
  92. static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type);
  93. static void set_scratch_backing_va(struct kgd_dev *kgd,
  94. uint64_t va, uint32_t vmid);
  95. static void set_vm_context_page_table_base(struct kgd_dev *kgd, uint32_t vmid,
  96. uint64_t page_table_base);
  97. static int invalidate_tlbs(struct kgd_dev *kgd, uint16_t pasid);
  98. static int invalidate_tlbs_vmid(struct kgd_dev *kgd, uint16_t vmid);
  99. /* Because of REG_GET_FIELD() being used, we put this function in the
  100. * asic specific file.
  101. */
  102. static int get_tile_config(struct kgd_dev *kgd,
  103. struct tile_config *config)
  104. {
  105. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  106. config->gb_addr_config = adev->gfx.config.gb_addr_config;
  107. config->num_banks = REG_GET_FIELD(adev->gfx.config.mc_arb_ramcfg,
  108. MC_ARB_RAMCFG, NOOFBANK);
  109. config->num_ranks = REG_GET_FIELD(adev->gfx.config.mc_arb_ramcfg,
  110. MC_ARB_RAMCFG, NOOFRANKS);
  111. config->tile_config_ptr = adev->gfx.config.tile_mode_array;
  112. config->num_tile_configs =
  113. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  114. config->macro_tile_config_ptr =
  115. adev->gfx.config.macrotile_mode_array;
  116. config->num_macro_tile_configs =
  117. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  118. return 0;
  119. }
  120. static const struct kfd2kgd_calls kfd2kgd = {
  121. .init_gtt_mem_allocation = alloc_gtt_mem,
  122. .free_gtt_mem = free_gtt_mem,
  123. .get_local_mem_info = get_local_mem_info,
  124. .get_gpu_clock_counter = get_gpu_clock_counter,
  125. .get_max_engine_clock_in_mhz = get_max_engine_clock_in_mhz,
  126. .alloc_pasid = amdgpu_pasid_alloc,
  127. .free_pasid = amdgpu_pasid_free,
  128. .program_sh_mem_settings = kgd_program_sh_mem_settings,
  129. .set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping,
  130. .init_interrupts = kgd_init_interrupts,
  131. .hqd_load = kgd_hqd_load,
  132. .hqd_sdma_load = kgd_hqd_sdma_load,
  133. .hqd_dump = kgd_hqd_dump,
  134. .hqd_sdma_dump = kgd_hqd_sdma_dump,
  135. .hqd_is_occupied = kgd_hqd_is_occupied,
  136. .hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied,
  137. .hqd_destroy = kgd_hqd_destroy,
  138. .hqd_sdma_destroy = kgd_hqd_sdma_destroy,
  139. .address_watch_disable = kgd_address_watch_disable,
  140. .address_watch_execute = kgd_address_watch_execute,
  141. .wave_control_execute = kgd_wave_control_execute,
  142. .address_watch_get_offset = kgd_address_watch_get_offset,
  143. .get_atc_vmid_pasid_mapping_pasid =
  144. get_atc_vmid_pasid_mapping_pasid,
  145. .get_atc_vmid_pasid_mapping_valid =
  146. get_atc_vmid_pasid_mapping_valid,
  147. .get_fw_version = get_fw_version,
  148. .set_scratch_backing_va = set_scratch_backing_va,
  149. .get_tile_config = get_tile_config,
  150. .get_cu_info = get_cu_info,
  151. .get_vram_usage = amdgpu_amdkfd_get_vram_usage,
  152. .create_process_vm = amdgpu_amdkfd_gpuvm_create_process_vm,
  153. .acquire_process_vm = amdgpu_amdkfd_gpuvm_acquire_process_vm,
  154. .destroy_process_vm = amdgpu_amdkfd_gpuvm_destroy_process_vm,
  155. .release_process_vm = amdgpu_amdkfd_gpuvm_release_process_vm,
  156. .get_process_page_dir = amdgpu_amdkfd_gpuvm_get_process_page_dir,
  157. .set_vm_context_page_table_base = set_vm_context_page_table_base,
  158. .alloc_memory_of_gpu = amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu,
  159. .free_memory_of_gpu = amdgpu_amdkfd_gpuvm_free_memory_of_gpu,
  160. .map_memory_to_gpu = amdgpu_amdkfd_gpuvm_map_memory_to_gpu,
  161. .unmap_memory_to_gpu = amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu,
  162. .sync_memory = amdgpu_amdkfd_gpuvm_sync_memory,
  163. .map_gtt_bo_to_kernel = amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel,
  164. .restore_process_bos = amdgpu_amdkfd_gpuvm_restore_process_bos,
  165. .invalidate_tlbs = invalidate_tlbs,
  166. .invalidate_tlbs_vmid = invalidate_tlbs_vmid,
  167. .submit_ib = amdgpu_amdkfd_submit_ib,
  168. .get_vm_fault_info = amdgpu_amdkfd_gpuvm_get_vm_fault_info,
  169. .gpu_recover = amdgpu_amdkfd_gpu_reset,
  170. .set_compute_idle = amdgpu_amdkfd_set_compute_idle
  171. };
  172. struct kfd2kgd_calls *amdgpu_amdkfd_gfx_8_0_get_functions(void)
  173. {
  174. return (struct kfd2kgd_calls *)&kfd2kgd;
  175. }
  176. static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
  177. {
  178. return (struct amdgpu_device *)kgd;
  179. }
  180. static void lock_srbm(struct kgd_dev *kgd, uint32_t mec, uint32_t pipe,
  181. uint32_t queue, uint32_t vmid)
  182. {
  183. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  184. uint32_t value = PIPEID(pipe) | MEID(mec) | VMID(vmid) | QUEUEID(queue);
  185. mutex_lock(&adev->srbm_mutex);
  186. WREG32(mmSRBM_GFX_CNTL, value);
  187. }
  188. static void unlock_srbm(struct kgd_dev *kgd)
  189. {
  190. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  191. WREG32(mmSRBM_GFX_CNTL, 0);
  192. mutex_unlock(&adev->srbm_mutex);
  193. }
  194. static void acquire_queue(struct kgd_dev *kgd, uint32_t pipe_id,
  195. uint32_t queue_id)
  196. {
  197. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  198. uint32_t mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
  199. uint32_t pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
  200. lock_srbm(kgd, mec, pipe, queue_id, 0);
  201. }
  202. static void release_queue(struct kgd_dev *kgd)
  203. {
  204. unlock_srbm(kgd);
  205. }
  206. static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
  207. uint32_t sh_mem_config,
  208. uint32_t sh_mem_ape1_base,
  209. uint32_t sh_mem_ape1_limit,
  210. uint32_t sh_mem_bases)
  211. {
  212. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  213. lock_srbm(kgd, 0, 0, 0, vmid);
  214. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  215. WREG32(mmSH_MEM_APE1_BASE, sh_mem_ape1_base);
  216. WREG32(mmSH_MEM_APE1_LIMIT, sh_mem_ape1_limit);
  217. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  218. unlock_srbm(kgd);
  219. }
  220. static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
  221. unsigned int vmid)
  222. {
  223. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  224. /*
  225. * We have to assume that there is no outstanding mapping.
  226. * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0 because
  227. * a mapping is in progress or because a mapping finished
  228. * and the SW cleared it.
  229. * So the protocol is to always wait & clear.
  230. */
  231. uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid |
  232. ATC_VMID0_PASID_MAPPING__VALID_MASK;
  233. WREG32(mmATC_VMID0_PASID_MAPPING + vmid, pasid_mapping);
  234. while (!(RREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS) & (1U << vmid)))
  235. cpu_relax();
  236. WREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS, 1U << vmid);
  237. /* Mapping vmid to pasid also for IH block */
  238. WREG32(mmIH_VMID_0_LUT + vmid, pasid_mapping);
  239. return 0;
  240. }
  241. static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id)
  242. {
  243. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  244. uint32_t mec;
  245. uint32_t pipe;
  246. mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
  247. pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
  248. lock_srbm(kgd, mec, pipe, 0, 0);
  249. WREG32(mmCPC_INT_CNTL, CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK |
  250. CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK);
  251. unlock_srbm(kgd);
  252. return 0;
  253. }
  254. static inline uint32_t get_sdma_base_addr(struct vi_sdma_mqd *m)
  255. {
  256. uint32_t retval;
  257. retval = m->sdma_engine_id * SDMA1_REGISTER_OFFSET +
  258. m->sdma_queue_id * KFD_VI_SDMA_QUEUE_OFFSET;
  259. pr_debug("kfd: sdma base address: 0x%x\n", retval);
  260. return retval;
  261. }
  262. static inline struct vi_mqd *get_mqd(void *mqd)
  263. {
  264. return (struct vi_mqd *)mqd;
  265. }
  266. static inline struct vi_sdma_mqd *get_sdma_mqd(void *mqd)
  267. {
  268. return (struct vi_sdma_mqd *)mqd;
  269. }
  270. static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
  271. uint32_t queue_id, uint32_t __user *wptr,
  272. uint32_t wptr_shift, uint32_t wptr_mask,
  273. struct mm_struct *mm)
  274. {
  275. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  276. struct vi_mqd *m;
  277. uint32_t *mqd_hqd;
  278. uint32_t reg, wptr_val, data;
  279. bool valid_wptr = false;
  280. m = get_mqd(mqd);
  281. acquire_queue(kgd, pipe_id, queue_id);
  282. /* HIQ is set during driver init period with vmid set to 0*/
  283. if (m->cp_hqd_vmid == 0) {
  284. uint32_t value, mec, pipe;
  285. mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
  286. pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
  287. pr_debug("kfd: set HIQ, mec:%d, pipe:%d, queue:%d.\n",
  288. mec, pipe, queue_id);
  289. value = RREG32(mmRLC_CP_SCHEDULERS);
  290. value = REG_SET_FIELD(value, RLC_CP_SCHEDULERS, scheduler1,
  291. ((mec << 5) | (pipe << 3) | queue_id | 0x80));
  292. WREG32(mmRLC_CP_SCHEDULERS, value);
  293. }
  294. /* HQD registers extend from CP_MQD_BASE_ADDR to CP_HQD_EOP_WPTR_MEM. */
  295. mqd_hqd = &m->cp_mqd_base_addr_lo;
  296. for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_HQD_EOP_CONTROL; reg++)
  297. WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]);
  298. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  299. * This is safe since EOP RPTR==WPTR for any inactive HQD
  300. * on ASICs that do not support context-save.
  301. * EOP writes/reads can start anywhere in the ring.
  302. */
  303. if (get_amdgpu_device(kgd)->asic_type != CHIP_TONGA) {
  304. WREG32(mmCP_HQD_EOP_RPTR, m->cp_hqd_eop_rptr);
  305. WREG32(mmCP_HQD_EOP_WPTR, m->cp_hqd_eop_wptr);
  306. WREG32(mmCP_HQD_EOP_WPTR_MEM, m->cp_hqd_eop_wptr_mem);
  307. }
  308. for (reg = mmCP_HQD_EOP_EVENTS; reg <= mmCP_HQD_ERROR; reg++)
  309. WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]);
  310. /* Copy userspace write pointer value to register.
  311. * Activate doorbell logic to monitor subsequent changes.
  312. */
  313. data = REG_SET_FIELD(m->cp_hqd_pq_doorbell_control,
  314. CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  315. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, data);
  316. /* read_user_ptr may take the mm->mmap_sem.
  317. * release srbm_mutex to avoid circular dependency between
  318. * srbm_mutex->mm_sem->reservation_ww_class_mutex->srbm_mutex.
  319. */
  320. release_queue(kgd);
  321. valid_wptr = read_user_wptr(mm, wptr, wptr_val);
  322. acquire_queue(kgd, pipe_id, queue_id);
  323. if (valid_wptr)
  324. WREG32(mmCP_HQD_PQ_WPTR, (wptr_val << wptr_shift) & wptr_mask);
  325. data = REG_SET_FIELD(m->cp_hqd_active, CP_HQD_ACTIVE, ACTIVE, 1);
  326. WREG32(mmCP_HQD_ACTIVE, data);
  327. release_queue(kgd);
  328. return 0;
  329. }
  330. static int kgd_hqd_dump(struct kgd_dev *kgd,
  331. uint32_t pipe_id, uint32_t queue_id,
  332. uint32_t (**dump)[2], uint32_t *n_regs)
  333. {
  334. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  335. uint32_t i = 0, reg;
  336. #define HQD_N_REGS (54+4)
  337. #define DUMP_REG(addr) do { \
  338. if (WARN_ON_ONCE(i >= HQD_N_REGS)) \
  339. break; \
  340. (*dump)[i][0] = (addr) << 2; \
  341. (*dump)[i++][1] = RREG32(addr); \
  342. } while (0)
  343. *dump = kmalloc_array(HQD_N_REGS * 2, sizeof(uint32_t), GFP_KERNEL);
  344. if (*dump == NULL)
  345. return -ENOMEM;
  346. acquire_queue(kgd, pipe_id, queue_id);
  347. DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE0);
  348. DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE1);
  349. DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE2);
  350. DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE3);
  351. for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_HQD_EOP_DONES; reg++)
  352. DUMP_REG(reg);
  353. release_queue(kgd);
  354. WARN_ON_ONCE(i != HQD_N_REGS);
  355. *n_regs = i;
  356. return 0;
  357. }
  358. static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd,
  359. uint32_t __user *wptr, struct mm_struct *mm)
  360. {
  361. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  362. struct vi_sdma_mqd *m;
  363. unsigned long end_jiffies;
  364. uint32_t sdma_base_addr;
  365. uint32_t data;
  366. m = get_sdma_mqd(mqd);
  367. sdma_base_addr = get_sdma_base_addr(m);
  368. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL,
  369. m->sdmax_rlcx_rb_cntl & (~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK));
  370. end_jiffies = msecs_to_jiffies(2000) + jiffies;
  371. while (true) {
  372. data = RREG32(sdma_base_addr + mmSDMA0_RLC0_CONTEXT_STATUS);
  373. if (data & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
  374. break;
  375. if (time_after(jiffies, end_jiffies))
  376. return -ETIME;
  377. usleep_range(500, 1000);
  378. }
  379. if (m->sdma_engine_id) {
  380. data = RREG32(mmSDMA1_GFX_CONTEXT_CNTL);
  381. data = REG_SET_FIELD(data, SDMA1_GFX_CONTEXT_CNTL,
  382. RESUME_CTX, 0);
  383. WREG32(mmSDMA1_GFX_CONTEXT_CNTL, data);
  384. } else {
  385. data = RREG32(mmSDMA0_GFX_CONTEXT_CNTL);
  386. data = REG_SET_FIELD(data, SDMA0_GFX_CONTEXT_CNTL,
  387. RESUME_CTX, 0);
  388. WREG32(mmSDMA0_GFX_CONTEXT_CNTL, data);
  389. }
  390. data = REG_SET_FIELD(m->sdmax_rlcx_doorbell, SDMA0_RLC0_DOORBELL,
  391. ENABLE, 1);
  392. WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, data);
  393. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR, m->sdmax_rlcx_rb_rptr);
  394. if (read_user_wptr(mm, wptr, data))
  395. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_WPTR, data);
  396. else
  397. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_WPTR,
  398. m->sdmax_rlcx_rb_rptr);
  399. WREG32(sdma_base_addr + mmSDMA0_RLC0_VIRTUAL_ADDR,
  400. m->sdmax_rlcx_virtual_addr);
  401. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base);
  402. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE_HI,
  403. m->sdmax_rlcx_rb_base_hi);
  404. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR_ADDR_LO,
  405. m->sdmax_rlcx_rb_rptr_addr_lo);
  406. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR_ADDR_HI,
  407. m->sdmax_rlcx_rb_rptr_addr_hi);
  408. data = REG_SET_FIELD(m->sdmax_rlcx_rb_cntl, SDMA0_RLC0_RB_CNTL,
  409. RB_ENABLE, 1);
  410. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, data);
  411. return 0;
  412. }
  413. static int kgd_hqd_sdma_dump(struct kgd_dev *kgd,
  414. uint32_t engine_id, uint32_t queue_id,
  415. uint32_t (**dump)[2], uint32_t *n_regs)
  416. {
  417. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  418. uint32_t sdma_offset = engine_id * SDMA1_REGISTER_OFFSET +
  419. queue_id * KFD_VI_SDMA_QUEUE_OFFSET;
  420. uint32_t i = 0, reg;
  421. #undef HQD_N_REGS
  422. #define HQD_N_REGS (19+4+2+3+7)
  423. *dump = kmalloc_array(HQD_N_REGS * 2, sizeof(uint32_t), GFP_KERNEL);
  424. if (*dump == NULL)
  425. return -ENOMEM;
  426. for (reg = mmSDMA0_RLC0_RB_CNTL; reg <= mmSDMA0_RLC0_DOORBELL; reg++)
  427. DUMP_REG(sdma_offset + reg);
  428. for (reg = mmSDMA0_RLC0_VIRTUAL_ADDR; reg <= mmSDMA0_RLC0_WATERMARK;
  429. reg++)
  430. DUMP_REG(sdma_offset + reg);
  431. for (reg = mmSDMA0_RLC0_CSA_ADDR_LO; reg <= mmSDMA0_RLC0_CSA_ADDR_HI;
  432. reg++)
  433. DUMP_REG(sdma_offset + reg);
  434. for (reg = mmSDMA0_RLC0_IB_SUB_REMAIN; reg <= mmSDMA0_RLC0_DUMMY_REG;
  435. reg++)
  436. DUMP_REG(sdma_offset + reg);
  437. for (reg = mmSDMA0_RLC0_MIDCMD_DATA0; reg <= mmSDMA0_RLC0_MIDCMD_CNTL;
  438. reg++)
  439. DUMP_REG(sdma_offset + reg);
  440. WARN_ON_ONCE(i != HQD_N_REGS);
  441. *n_regs = i;
  442. return 0;
  443. }
  444. static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
  445. uint32_t pipe_id, uint32_t queue_id)
  446. {
  447. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  448. uint32_t act;
  449. bool retval = false;
  450. uint32_t low, high;
  451. acquire_queue(kgd, pipe_id, queue_id);
  452. act = RREG32(mmCP_HQD_ACTIVE);
  453. if (act) {
  454. low = lower_32_bits(queue_address >> 8);
  455. high = upper_32_bits(queue_address >> 8);
  456. if (low == RREG32(mmCP_HQD_PQ_BASE) &&
  457. high == RREG32(mmCP_HQD_PQ_BASE_HI))
  458. retval = true;
  459. }
  460. release_queue(kgd);
  461. return retval;
  462. }
  463. static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd)
  464. {
  465. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  466. struct vi_sdma_mqd *m;
  467. uint32_t sdma_base_addr;
  468. uint32_t sdma_rlc_rb_cntl;
  469. m = get_sdma_mqd(mqd);
  470. sdma_base_addr = get_sdma_base_addr(m);
  471. sdma_rlc_rb_cntl = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL);
  472. if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK)
  473. return true;
  474. return false;
  475. }
  476. static int kgd_hqd_destroy(struct kgd_dev *kgd, void *mqd,
  477. enum kfd_preempt_type reset_type,
  478. unsigned int utimeout, uint32_t pipe_id,
  479. uint32_t queue_id)
  480. {
  481. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  482. uint32_t temp;
  483. enum hqd_dequeue_request_type type;
  484. unsigned long flags, end_jiffies;
  485. int retry;
  486. struct vi_mqd *m = get_mqd(mqd);
  487. if (adev->in_gpu_reset)
  488. return -EIO;
  489. acquire_queue(kgd, pipe_id, queue_id);
  490. if (m->cp_hqd_vmid == 0)
  491. WREG32_FIELD(RLC_CP_SCHEDULERS, scheduler1, 0);
  492. switch (reset_type) {
  493. case KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN:
  494. type = DRAIN_PIPE;
  495. break;
  496. case KFD_PREEMPT_TYPE_WAVEFRONT_RESET:
  497. type = RESET_WAVES;
  498. break;
  499. default:
  500. type = DRAIN_PIPE;
  501. break;
  502. }
  503. /* Workaround: If IQ timer is active and the wait time is close to or
  504. * equal to 0, dequeueing is not safe. Wait until either the wait time
  505. * is larger or timer is cleared. Also, ensure that IQ_REQ_PEND is
  506. * cleared before continuing. Also, ensure wait times are set to at
  507. * least 0x3.
  508. */
  509. local_irq_save(flags);
  510. preempt_disable();
  511. retry = 5000; /* wait for 500 usecs at maximum */
  512. while (true) {
  513. temp = RREG32(mmCP_HQD_IQ_TIMER);
  514. if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, PROCESSING_IQ)) {
  515. pr_debug("HW is processing IQ\n");
  516. goto loop;
  517. }
  518. if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, ACTIVE)) {
  519. if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, RETRY_TYPE)
  520. == 3) /* SEM-rearm is safe */
  521. break;
  522. /* Wait time 3 is safe for CP, but our MMIO read/write
  523. * time is close to 1 microsecond, so check for 10 to
  524. * leave more buffer room
  525. */
  526. if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, WAIT_TIME)
  527. >= 10)
  528. break;
  529. pr_debug("IQ timer is active\n");
  530. } else
  531. break;
  532. loop:
  533. if (!retry) {
  534. pr_err("CP HQD IQ timer status time out\n");
  535. break;
  536. }
  537. ndelay(100);
  538. --retry;
  539. }
  540. retry = 1000;
  541. while (true) {
  542. temp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  543. if (!(temp & CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_MASK))
  544. break;
  545. pr_debug("Dequeue request is pending\n");
  546. if (!retry) {
  547. pr_err("CP HQD dequeue request time out\n");
  548. break;
  549. }
  550. ndelay(100);
  551. --retry;
  552. }
  553. local_irq_restore(flags);
  554. preempt_enable();
  555. WREG32(mmCP_HQD_DEQUEUE_REQUEST, type);
  556. end_jiffies = (utimeout * HZ / 1000) + jiffies;
  557. while (true) {
  558. temp = RREG32(mmCP_HQD_ACTIVE);
  559. if (!(temp & CP_HQD_ACTIVE__ACTIVE_MASK))
  560. break;
  561. if (time_after(jiffies, end_jiffies)) {
  562. pr_err("cp queue preemption time out.\n");
  563. release_queue(kgd);
  564. return -ETIME;
  565. }
  566. usleep_range(500, 1000);
  567. }
  568. release_queue(kgd);
  569. return 0;
  570. }
  571. static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
  572. unsigned int utimeout)
  573. {
  574. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  575. struct vi_sdma_mqd *m;
  576. uint32_t sdma_base_addr;
  577. uint32_t temp;
  578. unsigned long end_jiffies = (utimeout * HZ / 1000) + jiffies;
  579. m = get_sdma_mqd(mqd);
  580. sdma_base_addr = get_sdma_base_addr(m);
  581. temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL);
  582. temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK;
  583. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, temp);
  584. while (true) {
  585. temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_CONTEXT_STATUS);
  586. if (temp & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
  587. break;
  588. if (time_after(jiffies, end_jiffies))
  589. return -ETIME;
  590. usleep_range(500, 1000);
  591. }
  592. WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, 0);
  593. WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL,
  594. RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL) |
  595. SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK);
  596. m->sdmax_rlcx_rb_rptr = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR);
  597. return 0;
  598. }
  599. static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd,
  600. uint8_t vmid)
  601. {
  602. uint32_t reg;
  603. struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
  604. reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
  605. return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK;
  606. }
  607. static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
  608. uint8_t vmid)
  609. {
  610. uint32_t reg;
  611. struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
  612. reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
  613. return reg & ATC_VMID0_PASID_MAPPING__PASID_MASK;
  614. }
  615. static int kgd_address_watch_disable(struct kgd_dev *kgd)
  616. {
  617. return 0;
  618. }
  619. static int kgd_address_watch_execute(struct kgd_dev *kgd,
  620. unsigned int watch_point_id,
  621. uint32_t cntl_val,
  622. uint32_t addr_hi,
  623. uint32_t addr_lo)
  624. {
  625. return 0;
  626. }
  627. static int kgd_wave_control_execute(struct kgd_dev *kgd,
  628. uint32_t gfx_index_val,
  629. uint32_t sq_cmd)
  630. {
  631. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  632. uint32_t data = 0;
  633. mutex_lock(&adev->grbm_idx_mutex);
  634. WREG32(mmGRBM_GFX_INDEX, gfx_index_val);
  635. WREG32(mmSQ_CMD, sq_cmd);
  636. data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
  637. INSTANCE_BROADCAST_WRITES, 1);
  638. data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
  639. SH_BROADCAST_WRITES, 1);
  640. data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
  641. SE_BROADCAST_WRITES, 1);
  642. WREG32(mmGRBM_GFX_INDEX, data);
  643. mutex_unlock(&adev->grbm_idx_mutex);
  644. return 0;
  645. }
  646. static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
  647. unsigned int watch_point_id,
  648. unsigned int reg_offset)
  649. {
  650. return 0;
  651. }
  652. static void set_scratch_backing_va(struct kgd_dev *kgd,
  653. uint64_t va, uint32_t vmid)
  654. {
  655. struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
  656. lock_srbm(kgd, 0, 0, 0, vmid);
  657. WREG32(mmSH_HIDDEN_PRIVATE_BASE_VMID, va);
  658. unlock_srbm(kgd);
  659. }
  660. static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type)
  661. {
  662. struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
  663. const union amdgpu_firmware_header *hdr;
  664. switch (type) {
  665. case KGD_ENGINE_PFP:
  666. hdr = (const union amdgpu_firmware_header *)
  667. adev->gfx.pfp_fw->data;
  668. break;
  669. case KGD_ENGINE_ME:
  670. hdr = (const union amdgpu_firmware_header *)
  671. adev->gfx.me_fw->data;
  672. break;
  673. case KGD_ENGINE_CE:
  674. hdr = (const union amdgpu_firmware_header *)
  675. adev->gfx.ce_fw->data;
  676. break;
  677. case KGD_ENGINE_MEC1:
  678. hdr = (const union amdgpu_firmware_header *)
  679. adev->gfx.mec_fw->data;
  680. break;
  681. case KGD_ENGINE_MEC2:
  682. hdr = (const union amdgpu_firmware_header *)
  683. adev->gfx.mec2_fw->data;
  684. break;
  685. case KGD_ENGINE_RLC:
  686. hdr = (const union amdgpu_firmware_header *)
  687. adev->gfx.rlc_fw->data;
  688. break;
  689. case KGD_ENGINE_SDMA1:
  690. hdr = (const union amdgpu_firmware_header *)
  691. adev->sdma.instance[0].fw->data;
  692. break;
  693. case KGD_ENGINE_SDMA2:
  694. hdr = (const union amdgpu_firmware_header *)
  695. adev->sdma.instance[1].fw->data;
  696. break;
  697. default:
  698. return 0;
  699. }
  700. if (hdr == NULL)
  701. return 0;
  702. /* Only 12 bit in use*/
  703. return hdr->common.ucode_version;
  704. }
  705. static void set_vm_context_page_table_base(struct kgd_dev *kgd, uint32_t vmid,
  706. uint64_t page_table_base)
  707. {
  708. struct amdgpu_device *adev = get_amdgpu_device(kgd);
  709. if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid)) {
  710. pr_err("trying to set page table base for wrong VMID\n");
  711. return;
  712. }
  713. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8,
  714. lower_32_bits(page_table_base));
  715. }
  716. static int invalidate_tlbs(struct kgd_dev *kgd, uint16_t pasid)
  717. {
  718. struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
  719. int vmid;
  720. unsigned int tmp;
  721. if (adev->in_gpu_reset)
  722. return -EIO;
  723. for (vmid = 0; vmid < 16; vmid++) {
  724. if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid))
  725. continue;
  726. tmp = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
  727. if ((tmp & ATC_VMID0_PASID_MAPPING__VALID_MASK) &&
  728. (tmp & ATC_VMID0_PASID_MAPPING__PASID_MASK) == pasid) {
  729. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  730. RREG32(mmVM_INVALIDATE_RESPONSE);
  731. break;
  732. }
  733. }
  734. return 0;
  735. }
  736. static int invalidate_tlbs_vmid(struct kgd_dev *kgd, uint16_t vmid)
  737. {
  738. struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
  739. if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid)) {
  740. pr_err("non kfd vmid %d\n", vmid);
  741. return -EINVAL;
  742. }
  743. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  744. RREG32(mmVM_INVALIDATE_RESPONSE);
  745. return 0;
  746. }