extcon-intel-cht-wc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Extcon charger detection driver for Intel Cherrytrail Whiskey Cove PMIC
  4. * Copyright (C) 2017 Hans de Goede <hdegoede@redhat.com>
  5. *
  6. * Based on various non upstream patches to support the CHT Whiskey Cove PMIC:
  7. * Copyright (C) 2013-2015 Intel Corporation. All rights reserved.
  8. */
  9. #include <linux/extcon-provider.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mfd/intel_soc_pmic.h>
  13. #include <linux/module.h>
  14. #include <linux/mod_devicetable.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/regmap.h>
  17. #include <linux/slab.h>
  18. #define CHT_WC_PHYCTRL 0x5e07
  19. #define CHT_WC_CHGRCTRL0 0x5e16
  20. #define CHT_WC_CHGRCTRL0_CHGRRESET BIT(0)
  21. #define CHT_WC_CHGRCTRL0_EMRGCHREN BIT(1)
  22. #define CHT_WC_CHGRCTRL0_EXTCHRDIS BIT(2)
  23. #define CHT_WC_CHGRCTRL0_SWCONTROL BIT(3)
  24. #define CHT_WC_CHGRCTRL0_TTLCK BIT(4)
  25. #define CHT_WC_CHGRCTRL0_CCSM_OFF BIT(5)
  26. #define CHT_WC_CHGRCTRL0_DBPOFF BIT(6)
  27. #define CHT_WC_CHGRCTRL0_CHR_WDT_NOKICK BIT(7)
  28. #define CHT_WC_CHGRCTRL1 0x5e17
  29. #define CHT_WC_USBSRC 0x5e29
  30. #define CHT_WC_USBSRC_STS_MASK GENMASK(1, 0)
  31. #define CHT_WC_USBSRC_STS_SUCCESS 2
  32. #define CHT_WC_USBSRC_STS_FAIL 3
  33. #define CHT_WC_USBSRC_TYPE_SHIFT 2
  34. #define CHT_WC_USBSRC_TYPE_MASK GENMASK(5, 2)
  35. #define CHT_WC_USBSRC_TYPE_NONE 0
  36. #define CHT_WC_USBSRC_TYPE_SDP 1
  37. #define CHT_WC_USBSRC_TYPE_DCP 2
  38. #define CHT_WC_USBSRC_TYPE_CDP 3
  39. #define CHT_WC_USBSRC_TYPE_ACA 4
  40. #define CHT_WC_USBSRC_TYPE_SE1 5
  41. #define CHT_WC_USBSRC_TYPE_MHL 6
  42. #define CHT_WC_USBSRC_TYPE_FLOATING 7
  43. #define CHT_WC_USBSRC_TYPE_OTHER 8
  44. #define CHT_WC_USBSRC_TYPE_DCP_EXTPHY 9
  45. #define CHT_WC_PWRSRC_IRQ 0x6e03
  46. #define CHT_WC_PWRSRC_IRQ_MASK 0x6e0f
  47. #define CHT_WC_PWRSRC_STS 0x6e1e
  48. #define CHT_WC_PWRSRC_VBUS BIT(0)
  49. #define CHT_WC_PWRSRC_DC BIT(1)
  50. #define CHT_WC_PWRSRC_BATT BIT(2)
  51. #define CHT_WC_PWRSRC_USBID_MASK GENMASK(4, 3)
  52. #define CHT_WC_PWRSRC_USBID_SHIFT 3
  53. #define CHT_WC_PWRSRC_RID_ACA 0
  54. #define CHT_WC_PWRSRC_RID_GND 1
  55. #define CHT_WC_PWRSRC_RID_FLOAT 2
  56. #define CHT_WC_VBUS_GPIO_CTLO 0x6e2d
  57. #define CHT_WC_VBUS_GPIO_CTLO_OUTPUT BIT(0)
  58. #define CHT_WC_VBUS_GPIO_CTLO_DRV_OD BIT(4)
  59. #define CHT_WC_VBUS_GPIO_CTLO_DIR_OUT BIT(5)
  60. enum cht_wc_usb_id {
  61. USB_ID_OTG,
  62. USB_ID_GND,
  63. USB_ID_FLOAT,
  64. USB_RID_A,
  65. USB_RID_B,
  66. USB_RID_C,
  67. };
  68. enum cht_wc_mux_select {
  69. MUX_SEL_PMIC = 0,
  70. MUX_SEL_SOC,
  71. };
  72. static const unsigned int cht_wc_extcon_cables[] = {
  73. EXTCON_USB,
  74. EXTCON_USB_HOST,
  75. EXTCON_CHG_USB_SDP,
  76. EXTCON_CHG_USB_CDP,
  77. EXTCON_CHG_USB_DCP,
  78. EXTCON_CHG_USB_ACA,
  79. EXTCON_NONE,
  80. };
  81. struct cht_wc_extcon_data {
  82. struct device *dev;
  83. struct regmap *regmap;
  84. struct extcon_dev *edev;
  85. unsigned int previous_cable;
  86. bool usb_host;
  87. };
  88. static int cht_wc_extcon_get_id(struct cht_wc_extcon_data *ext, int pwrsrc_sts)
  89. {
  90. switch ((pwrsrc_sts & CHT_WC_PWRSRC_USBID_MASK) >> CHT_WC_PWRSRC_USBID_SHIFT) {
  91. case CHT_WC_PWRSRC_RID_GND:
  92. return USB_ID_GND;
  93. case CHT_WC_PWRSRC_RID_FLOAT:
  94. return USB_ID_FLOAT;
  95. case CHT_WC_PWRSRC_RID_ACA:
  96. default:
  97. /*
  98. * Once we have IIO support for the GPADC we should read
  99. * the USBID GPADC channel here and determine ACA role
  100. * based on that.
  101. */
  102. return USB_ID_FLOAT;
  103. }
  104. }
  105. static int cht_wc_extcon_get_charger(struct cht_wc_extcon_data *ext,
  106. bool ignore_errors)
  107. {
  108. int ret, usbsrc, status;
  109. unsigned long timeout;
  110. /* Charger detection can take upto 600ms, wait 800ms max. */
  111. timeout = jiffies + msecs_to_jiffies(800);
  112. do {
  113. ret = regmap_read(ext->regmap, CHT_WC_USBSRC, &usbsrc);
  114. if (ret) {
  115. dev_err(ext->dev, "Error reading usbsrc: %d\n", ret);
  116. return ret;
  117. }
  118. status = usbsrc & CHT_WC_USBSRC_STS_MASK;
  119. if (status == CHT_WC_USBSRC_STS_SUCCESS ||
  120. status == CHT_WC_USBSRC_STS_FAIL)
  121. break;
  122. msleep(50); /* Wait a bit before retrying */
  123. } while (time_before(jiffies, timeout));
  124. if (status != CHT_WC_USBSRC_STS_SUCCESS) {
  125. if (ignore_errors)
  126. return EXTCON_CHG_USB_SDP; /* Save fallback */
  127. if (status == CHT_WC_USBSRC_STS_FAIL)
  128. dev_warn(ext->dev, "Could not detect charger type\n");
  129. else
  130. dev_warn(ext->dev, "Timeout detecting charger type\n");
  131. return EXTCON_CHG_USB_SDP; /* Save fallback */
  132. }
  133. usbsrc = (usbsrc & CHT_WC_USBSRC_TYPE_MASK) >> CHT_WC_USBSRC_TYPE_SHIFT;
  134. switch (usbsrc) {
  135. default:
  136. dev_warn(ext->dev,
  137. "Unhandled charger type %d, defaulting to SDP\n",
  138. ret);
  139. return EXTCON_CHG_USB_SDP;
  140. case CHT_WC_USBSRC_TYPE_SDP:
  141. case CHT_WC_USBSRC_TYPE_FLOATING:
  142. case CHT_WC_USBSRC_TYPE_OTHER:
  143. return EXTCON_CHG_USB_SDP;
  144. case CHT_WC_USBSRC_TYPE_CDP:
  145. return EXTCON_CHG_USB_CDP;
  146. case CHT_WC_USBSRC_TYPE_DCP:
  147. case CHT_WC_USBSRC_TYPE_DCP_EXTPHY:
  148. case CHT_WC_USBSRC_TYPE_MHL: /* MHL2+ delivers upto 2A, treat as DCP */
  149. return EXTCON_CHG_USB_DCP;
  150. case CHT_WC_USBSRC_TYPE_ACA:
  151. return EXTCON_CHG_USB_ACA;
  152. }
  153. }
  154. static void cht_wc_extcon_set_phymux(struct cht_wc_extcon_data *ext, u8 state)
  155. {
  156. int ret;
  157. ret = regmap_write(ext->regmap, CHT_WC_PHYCTRL, state);
  158. if (ret)
  159. dev_err(ext->dev, "Error writing phyctrl: %d\n", ret);
  160. }
  161. static void cht_wc_extcon_set_5v_boost(struct cht_wc_extcon_data *ext,
  162. bool enable)
  163. {
  164. int ret, val;
  165. /*
  166. * The 5V boost converter is enabled through a gpio on the PMIC, since
  167. * there currently is no gpio driver we access the gpio reg directly.
  168. */
  169. val = CHT_WC_VBUS_GPIO_CTLO_DRV_OD | CHT_WC_VBUS_GPIO_CTLO_DIR_OUT;
  170. if (enable)
  171. val |= CHT_WC_VBUS_GPIO_CTLO_OUTPUT;
  172. ret = regmap_write(ext->regmap, CHT_WC_VBUS_GPIO_CTLO, val);
  173. if (ret)
  174. dev_err(ext->dev, "Error writing Vbus GPIO CTLO: %d\n", ret);
  175. }
  176. /* Small helper to sync EXTCON_CHG_USB_SDP and EXTCON_USB state */
  177. static void cht_wc_extcon_set_state(struct cht_wc_extcon_data *ext,
  178. unsigned int cable, bool state)
  179. {
  180. extcon_set_state_sync(ext->edev, cable, state);
  181. if (cable == EXTCON_CHG_USB_SDP)
  182. extcon_set_state_sync(ext->edev, EXTCON_USB, state);
  183. }
  184. static void cht_wc_extcon_pwrsrc_event(struct cht_wc_extcon_data *ext)
  185. {
  186. int ret, pwrsrc_sts, id;
  187. unsigned int cable = EXTCON_NONE;
  188. /* Ignore errors in host mode, as the 5v boost converter is on then */
  189. bool ignore_get_charger_errors = ext->usb_host;
  190. ret = regmap_read(ext->regmap, CHT_WC_PWRSRC_STS, &pwrsrc_sts);
  191. if (ret) {
  192. dev_err(ext->dev, "Error reading pwrsrc status: %d\n", ret);
  193. return;
  194. }
  195. id = cht_wc_extcon_get_id(ext, pwrsrc_sts);
  196. if (id == USB_ID_GND) {
  197. /* The 5v boost causes a false VBUS / SDP detect, skip */
  198. goto charger_det_done;
  199. }
  200. /* Plugged into a host/charger or not connected? */
  201. if (!(pwrsrc_sts & CHT_WC_PWRSRC_VBUS)) {
  202. /* Route D+ and D- to PMIC for future charger detection */
  203. cht_wc_extcon_set_phymux(ext, MUX_SEL_PMIC);
  204. goto set_state;
  205. }
  206. ret = cht_wc_extcon_get_charger(ext, ignore_get_charger_errors);
  207. if (ret >= 0)
  208. cable = ret;
  209. charger_det_done:
  210. /* Route D+ and D- to SoC for the host or gadget controller */
  211. cht_wc_extcon_set_phymux(ext, MUX_SEL_SOC);
  212. set_state:
  213. if (cable != ext->previous_cable) {
  214. cht_wc_extcon_set_state(ext, cable, true);
  215. cht_wc_extcon_set_state(ext, ext->previous_cable, false);
  216. ext->previous_cable = cable;
  217. }
  218. ext->usb_host = ((id == USB_ID_GND) || (id == USB_RID_A));
  219. extcon_set_state_sync(ext->edev, EXTCON_USB_HOST, ext->usb_host);
  220. }
  221. static irqreturn_t cht_wc_extcon_isr(int irq, void *data)
  222. {
  223. struct cht_wc_extcon_data *ext = data;
  224. int ret, irqs;
  225. ret = regmap_read(ext->regmap, CHT_WC_PWRSRC_IRQ, &irqs);
  226. if (ret) {
  227. dev_err(ext->dev, "Error reading irqs: %d\n", ret);
  228. return IRQ_NONE;
  229. }
  230. cht_wc_extcon_pwrsrc_event(ext);
  231. ret = regmap_write(ext->regmap, CHT_WC_PWRSRC_IRQ, irqs);
  232. if (ret) {
  233. dev_err(ext->dev, "Error writing irqs: %d\n", ret);
  234. return IRQ_NONE;
  235. }
  236. return IRQ_HANDLED;
  237. }
  238. static int cht_wc_extcon_sw_control(struct cht_wc_extcon_data *ext, bool enable)
  239. {
  240. int ret, mask, val;
  241. mask = CHT_WC_CHGRCTRL0_SWCONTROL | CHT_WC_CHGRCTRL0_CCSM_OFF;
  242. val = enable ? mask : 0;
  243. ret = regmap_update_bits(ext->regmap, CHT_WC_CHGRCTRL0, mask, val);
  244. if (ret)
  245. dev_err(ext->dev, "Error setting sw control: %d\n", ret);
  246. return ret;
  247. }
  248. static int cht_wc_extcon_probe(struct platform_device *pdev)
  249. {
  250. struct intel_soc_pmic *pmic = dev_get_drvdata(pdev->dev.parent);
  251. struct cht_wc_extcon_data *ext;
  252. unsigned long mask = ~(CHT_WC_PWRSRC_VBUS | CHT_WC_PWRSRC_USBID_MASK);
  253. int irq, ret;
  254. irq = platform_get_irq(pdev, 0);
  255. if (irq < 0)
  256. return irq;
  257. ext = devm_kzalloc(&pdev->dev, sizeof(*ext), GFP_KERNEL);
  258. if (!ext)
  259. return -ENOMEM;
  260. ext->dev = &pdev->dev;
  261. ext->regmap = pmic->regmap;
  262. ext->previous_cable = EXTCON_NONE;
  263. /* Initialize extcon device */
  264. ext->edev = devm_extcon_dev_allocate(ext->dev, cht_wc_extcon_cables);
  265. if (IS_ERR(ext->edev))
  266. return PTR_ERR(ext->edev);
  267. /*
  268. * When a host-cable is detected the BIOS enables an external 5v boost
  269. * converter to power connected devices there are 2 problems with this:
  270. * 1) This gets seen by the external battery charger as a valid Vbus
  271. * supply and it then tries to feed Vsys from this creating a
  272. * feedback loop which causes aprox. 300 mA extra battery drain
  273. * (and unless we drive the external-charger-disable pin high it
  274. * also tries to charge the battery causing even more feedback).
  275. * 2) This gets seen by the pwrsrc block as a SDP USB Vbus supply
  276. * Since the external battery charger has its own 5v boost converter
  277. * which does not have these issues, we simply turn the separate
  278. * external 5v boost converter off and leave it off entirely.
  279. */
  280. cht_wc_extcon_set_5v_boost(ext, false);
  281. /* Enable sw control */
  282. ret = cht_wc_extcon_sw_control(ext, true);
  283. if (ret)
  284. return ret;
  285. /* Register extcon device */
  286. ret = devm_extcon_dev_register(ext->dev, ext->edev);
  287. if (ret) {
  288. dev_err(ext->dev, "Error registering extcon device: %d\n", ret);
  289. goto disable_sw_control;
  290. }
  291. /* Route D+ and D- to PMIC for initial charger detection */
  292. cht_wc_extcon_set_phymux(ext, MUX_SEL_PMIC);
  293. /* Get initial state */
  294. cht_wc_extcon_pwrsrc_event(ext);
  295. ret = devm_request_threaded_irq(ext->dev, irq, NULL, cht_wc_extcon_isr,
  296. IRQF_ONESHOT, pdev->name, ext);
  297. if (ret) {
  298. dev_err(ext->dev, "Error requesting interrupt: %d\n", ret);
  299. goto disable_sw_control;
  300. }
  301. /* Unmask irqs */
  302. ret = regmap_write(ext->regmap, CHT_WC_PWRSRC_IRQ_MASK, mask);
  303. if (ret) {
  304. dev_err(ext->dev, "Error writing irq-mask: %d\n", ret);
  305. goto disable_sw_control;
  306. }
  307. platform_set_drvdata(pdev, ext);
  308. return 0;
  309. disable_sw_control:
  310. cht_wc_extcon_sw_control(ext, false);
  311. return ret;
  312. }
  313. static int cht_wc_extcon_remove(struct platform_device *pdev)
  314. {
  315. struct cht_wc_extcon_data *ext = platform_get_drvdata(pdev);
  316. cht_wc_extcon_sw_control(ext, false);
  317. return 0;
  318. }
  319. static const struct platform_device_id cht_wc_extcon_table[] = {
  320. { .name = "cht_wcove_pwrsrc" },
  321. {},
  322. };
  323. MODULE_DEVICE_TABLE(platform, cht_wc_extcon_table);
  324. static struct platform_driver cht_wc_extcon_driver = {
  325. .probe = cht_wc_extcon_probe,
  326. .remove = cht_wc_extcon_remove,
  327. .id_table = cht_wc_extcon_table,
  328. .driver = {
  329. .name = "cht_wcove_pwrsrc",
  330. },
  331. };
  332. module_platform_driver(cht_wc_extcon_driver);
  333. MODULE_DESCRIPTION("Intel Cherrytrail Whiskey Cove PMIC extcon driver");
  334. MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
  335. MODULE_LICENSE("GPL v2");