omap-sham.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_address.h>
  34. #include <linux/of_irq.h>
  35. #include <linux/delay.h>
  36. #include <linux/crypto.h>
  37. #include <linux/cryptohash.h>
  38. #include <crypto/scatterwalk.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/sha.h>
  41. #include <crypto/hash.h>
  42. #include <crypto/hmac.h>
  43. #include <crypto/internal/hash.h>
  44. #define MD5_DIGEST_SIZE 16
  45. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  46. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  47. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  48. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  49. #define SHA_REG_CTRL 0x18
  50. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  51. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  52. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  53. #define SHA_REG_CTRL_ALGO (1 << 2)
  54. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  55. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  56. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  57. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  58. #define SHA_REG_MASK_DMA_EN (1 << 3)
  59. #define SHA_REG_MASK_IT_EN (1 << 2)
  60. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  61. #define SHA_REG_AUTOIDLE (1 << 0)
  62. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  63. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  64. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  65. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  66. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  67. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  68. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  69. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  70. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  75. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  76. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  77. #define SHA_REG_IRQSTATUS 0x118
  78. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  79. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  80. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  81. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  82. #define SHA_REG_IRQENA 0x11C
  83. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  84. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  85. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  86. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  87. #define DEFAULT_TIMEOUT_INTERVAL HZ
  88. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  89. /* mostly device flags */
  90. #define FLAGS_BUSY 0
  91. #define FLAGS_FINAL 1
  92. #define FLAGS_DMA_ACTIVE 2
  93. #define FLAGS_OUTPUT_READY 3
  94. #define FLAGS_INIT 4
  95. #define FLAGS_CPU 5
  96. #define FLAGS_DMA_READY 6
  97. #define FLAGS_AUTO_XOR 7
  98. #define FLAGS_BE32_SHA1 8
  99. #define FLAGS_SGS_COPIED 9
  100. #define FLAGS_SGS_ALLOCED 10
  101. /* context flags */
  102. #define FLAGS_FINUP 16
  103. #define FLAGS_MODE_SHIFT 18
  104. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  110. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  111. #define FLAGS_HMAC 21
  112. #define FLAGS_ERROR 22
  113. #define OP_UPDATE 1
  114. #define OP_FINAL 2
  115. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  116. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  117. #define BUFLEN SHA512_BLOCK_SIZE
  118. #define OMAP_SHA_DMA_THRESHOLD 256
  119. struct omap_sham_dev;
  120. struct omap_sham_reqctx {
  121. struct omap_sham_dev *dd;
  122. unsigned long flags;
  123. unsigned long op;
  124. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  125. size_t digcnt;
  126. size_t bufcnt;
  127. size_t buflen;
  128. /* walk state */
  129. struct scatterlist *sg;
  130. struct scatterlist sgl[2];
  131. int offset; /* offset in current sg */
  132. int sg_len;
  133. unsigned int total; /* total request */
  134. u8 buffer[0] OMAP_ALIGNED;
  135. };
  136. struct omap_sham_hmac_ctx {
  137. struct crypto_shash *shash;
  138. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  139. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  140. };
  141. struct omap_sham_ctx {
  142. struct omap_sham_dev *dd;
  143. unsigned long flags;
  144. /* fallback stuff */
  145. struct crypto_shash *fallback;
  146. struct omap_sham_hmac_ctx base[0];
  147. };
  148. #define OMAP_SHAM_QUEUE_LENGTH 10
  149. struct omap_sham_algs_info {
  150. struct ahash_alg *algs_list;
  151. unsigned int size;
  152. unsigned int registered;
  153. };
  154. struct omap_sham_pdata {
  155. struct omap_sham_algs_info *algs_info;
  156. unsigned int algs_info_size;
  157. unsigned long flags;
  158. int digest_size;
  159. void (*copy_hash)(struct ahash_request *req, int out);
  160. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  161. int final, int dma);
  162. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  163. int (*poll_irq)(struct omap_sham_dev *dd);
  164. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  165. u32 odigest_ofs;
  166. u32 idigest_ofs;
  167. u32 din_ofs;
  168. u32 digcnt_ofs;
  169. u32 rev_ofs;
  170. u32 mask_ofs;
  171. u32 sysstatus_ofs;
  172. u32 mode_ofs;
  173. u32 length_ofs;
  174. u32 major_mask;
  175. u32 major_shift;
  176. u32 minor_mask;
  177. u32 minor_shift;
  178. };
  179. struct omap_sham_dev {
  180. struct list_head list;
  181. unsigned long phys_base;
  182. struct device *dev;
  183. void __iomem *io_base;
  184. int irq;
  185. spinlock_t lock;
  186. int err;
  187. struct dma_chan *dma_lch;
  188. struct tasklet_struct done_task;
  189. u8 polling_mode;
  190. u8 xmit_buf[BUFLEN] OMAP_ALIGNED;
  191. unsigned long flags;
  192. int fallback_sz;
  193. struct crypto_queue queue;
  194. struct ahash_request *req;
  195. const struct omap_sham_pdata *pdata;
  196. };
  197. struct omap_sham_drv {
  198. struct list_head dev_list;
  199. spinlock_t lock;
  200. unsigned long flags;
  201. };
  202. static struct omap_sham_drv sham = {
  203. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  204. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  205. };
  206. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  207. {
  208. return __raw_readl(dd->io_base + offset);
  209. }
  210. static inline void omap_sham_write(struct omap_sham_dev *dd,
  211. u32 offset, u32 value)
  212. {
  213. __raw_writel(value, dd->io_base + offset);
  214. }
  215. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  216. u32 value, u32 mask)
  217. {
  218. u32 val;
  219. val = omap_sham_read(dd, address);
  220. val &= ~mask;
  221. val |= value;
  222. omap_sham_write(dd, address, val);
  223. }
  224. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  225. {
  226. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  227. while (!(omap_sham_read(dd, offset) & bit)) {
  228. if (time_is_before_jiffies(timeout))
  229. return -ETIMEDOUT;
  230. }
  231. return 0;
  232. }
  233. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  234. {
  235. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  236. struct omap_sham_dev *dd = ctx->dd;
  237. u32 *hash = (u32 *)ctx->digest;
  238. int i;
  239. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  240. if (out)
  241. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  242. else
  243. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  244. }
  245. }
  246. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  247. {
  248. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  249. struct omap_sham_dev *dd = ctx->dd;
  250. int i;
  251. if (ctx->flags & BIT(FLAGS_HMAC)) {
  252. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  253. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  254. struct omap_sham_hmac_ctx *bctx = tctx->base;
  255. u32 *opad = (u32 *)bctx->opad;
  256. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  257. if (out)
  258. opad[i] = omap_sham_read(dd,
  259. SHA_REG_ODIGEST(dd, i));
  260. else
  261. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  262. opad[i]);
  263. }
  264. }
  265. omap_sham_copy_hash_omap2(req, out);
  266. }
  267. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  268. {
  269. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  270. u32 *in = (u32 *)ctx->digest;
  271. u32 *hash = (u32 *)req->result;
  272. int i, d, big_endian = 0;
  273. if (!hash)
  274. return;
  275. switch (ctx->flags & FLAGS_MODE_MASK) {
  276. case FLAGS_MODE_MD5:
  277. d = MD5_DIGEST_SIZE / sizeof(u32);
  278. break;
  279. case FLAGS_MODE_SHA1:
  280. /* OMAP2 SHA1 is big endian */
  281. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  282. big_endian = 1;
  283. d = SHA1_DIGEST_SIZE / sizeof(u32);
  284. break;
  285. case FLAGS_MODE_SHA224:
  286. d = SHA224_DIGEST_SIZE / sizeof(u32);
  287. break;
  288. case FLAGS_MODE_SHA256:
  289. d = SHA256_DIGEST_SIZE / sizeof(u32);
  290. break;
  291. case FLAGS_MODE_SHA384:
  292. d = SHA384_DIGEST_SIZE / sizeof(u32);
  293. break;
  294. case FLAGS_MODE_SHA512:
  295. d = SHA512_DIGEST_SIZE / sizeof(u32);
  296. break;
  297. default:
  298. d = 0;
  299. }
  300. if (big_endian)
  301. for (i = 0; i < d; i++)
  302. hash[i] = be32_to_cpu(in[i]);
  303. else
  304. for (i = 0; i < d; i++)
  305. hash[i] = le32_to_cpu(in[i]);
  306. }
  307. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  308. {
  309. int err;
  310. err = pm_runtime_get_sync(dd->dev);
  311. if (err < 0) {
  312. dev_err(dd->dev, "failed to get sync: %d\n", err);
  313. return err;
  314. }
  315. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  316. set_bit(FLAGS_INIT, &dd->flags);
  317. dd->err = 0;
  318. }
  319. return 0;
  320. }
  321. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  322. int final, int dma)
  323. {
  324. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  325. u32 val = length << 5, mask;
  326. if (likely(ctx->digcnt))
  327. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  328. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  329. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  330. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  331. /*
  332. * Setting ALGO_CONST only for the first iteration
  333. * and CLOSE_HASH only for the last one.
  334. */
  335. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  336. val |= SHA_REG_CTRL_ALGO;
  337. if (!ctx->digcnt)
  338. val |= SHA_REG_CTRL_ALGO_CONST;
  339. if (final)
  340. val |= SHA_REG_CTRL_CLOSE_HASH;
  341. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  342. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  343. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  344. }
  345. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  346. {
  347. }
  348. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  349. {
  350. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  351. }
  352. static int get_block_size(struct omap_sham_reqctx *ctx)
  353. {
  354. int d;
  355. switch (ctx->flags & FLAGS_MODE_MASK) {
  356. case FLAGS_MODE_MD5:
  357. case FLAGS_MODE_SHA1:
  358. d = SHA1_BLOCK_SIZE;
  359. break;
  360. case FLAGS_MODE_SHA224:
  361. case FLAGS_MODE_SHA256:
  362. d = SHA256_BLOCK_SIZE;
  363. break;
  364. case FLAGS_MODE_SHA384:
  365. case FLAGS_MODE_SHA512:
  366. d = SHA512_BLOCK_SIZE;
  367. break;
  368. default:
  369. d = 0;
  370. }
  371. return d;
  372. }
  373. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  374. u32 *value, int count)
  375. {
  376. for (; count--; value++, offset += 4)
  377. omap_sham_write(dd, offset, *value);
  378. }
  379. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  380. int final, int dma)
  381. {
  382. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  383. u32 val, mask;
  384. /*
  385. * Setting ALGO_CONST only for the first iteration and
  386. * CLOSE_HASH only for the last one. Note that flags mode bits
  387. * correspond to algorithm encoding in mode register.
  388. */
  389. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  390. if (!ctx->digcnt) {
  391. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  392. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  393. struct omap_sham_hmac_ctx *bctx = tctx->base;
  394. int bs, nr_dr;
  395. val |= SHA_REG_MODE_ALGO_CONSTANT;
  396. if (ctx->flags & BIT(FLAGS_HMAC)) {
  397. bs = get_block_size(ctx);
  398. nr_dr = bs / (2 * sizeof(u32));
  399. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  400. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  401. (u32 *)bctx->ipad, nr_dr);
  402. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  403. (u32 *)bctx->ipad + nr_dr, nr_dr);
  404. ctx->digcnt += bs;
  405. }
  406. }
  407. if (final) {
  408. val |= SHA_REG_MODE_CLOSE_HASH;
  409. if (ctx->flags & BIT(FLAGS_HMAC))
  410. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  411. }
  412. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  413. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  414. SHA_REG_MODE_HMAC_KEY_PROC;
  415. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  416. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  417. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  418. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  419. SHA_REG_MASK_IT_EN |
  420. (dma ? SHA_REG_MASK_DMA_EN : 0),
  421. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  422. }
  423. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  424. {
  425. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  426. }
  427. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  428. {
  429. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  430. SHA_REG_IRQSTATUS_INPUT_RDY);
  431. }
  432. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, size_t length,
  433. int final)
  434. {
  435. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  436. int count, len32, bs32, offset = 0;
  437. const u32 *buffer;
  438. int mlen;
  439. struct sg_mapping_iter mi;
  440. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  441. ctx->digcnt, length, final);
  442. dd->pdata->write_ctrl(dd, length, final, 0);
  443. dd->pdata->trigger(dd, length);
  444. /* should be non-zero before next lines to disable clocks later */
  445. ctx->digcnt += length;
  446. ctx->total -= length;
  447. if (final)
  448. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  449. set_bit(FLAGS_CPU, &dd->flags);
  450. len32 = DIV_ROUND_UP(length, sizeof(u32));
  451. bs32 = get_block_size(ctx) / sizeof(u32);
  452. sg_miter_start(&mi, ctx->sg, ctx->sg_len,
  453. SG_MITER_FROM_SG | SG_MITER_ATOMIC);
  454. mlen = 0;
  455. while (len32) {
  456. if (dd->pdata->poll_irq(dd))
  457. return -ETIMEDOUT;
  458. for (count = 0; count < min(len32, bs32); count++, offset++) {
  459. if (!mlen) {
  460. sg_miter_next(&mi);
  461. mlen = mi.length;
  462. if (!mlen) {
  463. pr_err("sg miter failure.\n");
  464. return -EINVAL;
  465. }
  466. offset = 0;
  467. buffer = mi.addr;
  468. }
  469. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  470. buffer[offset]);
  471. mlen -= 4;
  472. }
  473. len32 -= min(len32, bs32);
  474. }
  475. sg_miter_stop(&mi);
  476. return -EINPROGRESS;
  477. }
  478. static void omap_sham_dma_callback(void *param)
  479. {
  480. struct omap_sham_dev *dd = param;
  481. set_bit(FLAGS_DMA_READY, &dd->flags);
  482. tasklet_schedule(&dd->done_task);
  483. }
  484. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, size_t length,
  485. int final)
  486. {
  487. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  488. struct dma_async_tx_descriptor *tx;
  489. struct dma_slave_config cfg;
  490. int ret;
  491. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  492. ctx->digcnt, length, final);
  493. if (!dma_map_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE)) {
  494. dev_err(dd->dev, "dma_map_sg error\n");
  495. return -EINVAL;
  496. }
  497. memset(&cfg, 0, sizeof(cfg));
  498. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  499. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  500. cfg.dst_maxburst = get_block_size(ctx) / DMA_SLAVE_BUSWIDTH_4_BYTES;
  501. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  502. if (ret) {
  503. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  504. return ret;
  505. }
  506. tx = dmaengine_prep_slave_sg(dd->dma_lch, ctx->sg, ctx->sg_len,
  507. DMA_MEM_TO_DEV,
  508. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  509. if (!tx) {
  510. dev_err(dd->dev, "prep_slave_sg failed\n");
  511. return -EINVAL;
  512. }
  513. tx->callback = omap_sham_dma_callback;
  514. tx->callback_param = dd;
  515. dd->pdata->write_ctrl(dd, length, final, 1);
  516. ctx->digcnt += length;
  517. ctx->total -= length;
  518. if (final)
  519. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  520. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  521. dmaengine_submit(tx);
  522. dma_async_issue_pending(dd->dma_lch);
  523. dd->pdata->trigger(dd, length);
  524. return -EINPROGRESS;
  525. }
  526. static int omap_sham_copy_sg_lists(struct omap_sham_reqctx *ctx,
  527. struct scatterlist *sg, int bs, int new_len)
  528. {
  529. int n = sg_nents(sg);
  530. struct scatterlist *tmp;
  531. int offset = ctx->offset;
  532. if (ctx->bufcnt)
  533. n++;
  534. ctx->sg = kmalloc_array(n, sizeof(*sg), GFP_KERNEL);
  535. if (!ctx->sg)
  536. return -ENOMEM;
  537. sg_init_table(ctx->sg, n);
  538. tmp = ctx->sg;
  539. ctx->sg_len = 0;
  540. if (ctx->bufcnt) {
  541. sg_set_buf(tmp, ctx->dd->xmit_buf, ctx->bufcnt);
  542. tmp = sg_next(tmp);
  543. ctx->sg_len++;
  544. }
  545. while (sg && new_len) {
  546. int len = sg->length - offset;
  547. if (offset) {
  548. offset -= sg->length;
  549. if (offset < 0)
  550. offset = 0;
  551. }
  552. if (new_len < len)
  553. len = new_len;
  554. if (len > 0) {
  555. new_len -= len;
  556. sg_set_page(tmp, sg_page(sg), len, sg->offset);
  557. if (new_len <= 0)
  558. sg_mark_end(tmp);
  559. tmp = sg_next(tmp);
  560. ctx->sg_len++;
  561. }
  562. sg = sg_next(sg);
  563. }
  564. set_bit(FLAGS_SGS_ALLOCED, &ctx->dd->flags);
  565. ctx->bufcnt = 0;
  566. return 0;
  567. }
  568. static int omap_sham_copy_sgs(struct omap_sham_reqctx *ctx,
  569. struct scatterlist *sg, int bs, int new_len)
  570. {
  571. int pages;
  572. void *buf;
  573. int len;
  574. len = new_len + ctx->bufcnt;
  575. pages = get_order(ctx->total);
  576. buf = (void *)__get_free_pages(GFP_ATOMIC, pages);
  577. if (!buf) {
  578. pr_err("Couldn't allocate pages for unaligned cases.\n");
  579. return -ENOMEM;
  580. }
  581. if (ctx->bufcnt)
  582. memcpy(buf, ctx->dd->xmit_buf, ctx->bufcnt);
  583. scatterwalk_map_and_copy(buf + ctx->bufcnt, sg, ctx->offset,
  584. ctx->total - ctx->bufcnt, 0);
  585. sg_init_table(ctx->sgl, 1);
  586. sg_set_buf(ctx->sgl, buf, len);
  587. ctx->sg = ctx->sgl;
  588. set_bit(FLAGS_SGS_COPIED, &ctx->dd->flags);
  589. ctx->sg_len = 1;
  590. ctx->bufcnt = 0;
  591. ctx->offset = 0;
  592. return 0;
  593. }
  594. static int omap_sham_align_sgs(struct scatterlist *sg,
  595. int nbytes, int bs, bool final,
  596. struct omap_sham_reqctx *rctx)
  597. {
  598. int n = 0;
  599. bool aligned = true;
  600. bool list_ok = true;
  601. struct scatterlist *sg_tmp = sg;
  602. int new_len;
  603. int offset = rctx->offset;
  604. if (!sg || !sg->length || !nbytes)
  605. return 0;
  606. new_len = nbytes;
  607. if (offset)
  608. list_ok = false;
  609. if (final)
  610. new_len = DIV_ROUND_UP(new_len, bs) * bs;
  611. else
  612. new_len = (new_len - 1) / bs * bs;
  613. if (nbytes != new_len)
  614. list_ok = false;
  615. while (nbytes > 0 && sg_tmp) {
  616. n++;
  617. #ifdef CONFIG_ZONE_DMA
  618. if (page_zonenum(sg_page(sg_tmp)) != ZONE_DMA) {
  619. aligned = false;
  620. break;
  621. }
  622. #endif
  623. if (offset < sg_tmp->length) {
  624. if (!IS_ALIGNED(offset + sg_tmp->offset, 4)) {
  625. aligned = false;
  626. break;
  627. }
  628. if (!IS_ALIGNED(sg_tmp->length - offset, bs)) {
  629. aligned = false;
  630. break;
  631. }
  632. }
  633. if (offset) {
  634. offset -= sg_tmp->length;
  635. if (offset < 0) {
  636. nbytes += offset;
  637. offset = 0;
  638. }
  639. } else {
  640. nbytes -= sg_tmp->length;
  641. }
  642. sg_tmp = sg_next(sg_tmp);
  643. if (nbytes < 0) {
  644. list_ok = false;
  645. break;
  646. }
  647. }
  648. if (!aligned)
  649. return omap_sham_copy_sgs(rctx, sg, bs, new_len);
  650. else if (!list_ok)
  651. return omap_sham_copy_sg_lists(rctx, sg, bs, new_len);
  652. rctx->sg_len = n;
  653. rctx->sg = sg;
  654. return 0;
  655. }
  656. static int omap_sham_prepare_request(struct ahash_request *req, bool update)
  657. {
  658. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  659. int bs;
  660. int ret;
  661. int nbytes;
  662. bool final = rctx->flags & BIT(FLAGS_FINUP);
  663. int xmit_len, hash_later;
  664. bs = get_block_size(rctx);
  665. if (update)
  666. nbytes = req->nbytes;
  667. else
  668. nbytes = 0;
  669. rctx->total = nbytes + rctx->bufcnt;
  670. if (!rctx->total)
  671. return 0;
  672. if (nbytes && (!IS_ALIGNED(rctx->bufcnt, bs))) {
  673. int len = bs - rctx->bufcnt % bs;
  674. if (len > nbytes)
  675. len = nbytes;
  676. scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, req->src,
  677. 0, len, 0);
  678. rctx->bufcnt += len;
  679. nbytes -= len;
  680. rctx->offset = len;
  681. }
  682. if (rctx->bufcnt)
  683. memcpy(rctx->dd->xmit_buf, rctx->buffer, rctx->bufcnt);
  684. ret = omap_sham_align_sgs(req->src, nbytes, bs, final, rctx);
  685. if (ret)
  686. return ret;
  687. xmit_len = rctx->total;
  688. if (!IS_ALIGNED(xmit_len, bs)) {
  689. if (final)
  690. xmit_len = DIV_ROUND_UP(xmit_len, bs) * bs;
  691. else
  692. xmit_len = xmit_len / bs * bs;
  693. } else if (!final) {
  694. xmit_len -= bs;
  695. }
  696. hash_later = rctx->total - xmit_len;
  697. if (hash_later < 0)
  698. hash_later = 0;
  699. if (rctx->bufcnt && nbytes) {
  700. /* have data from previous operation and current */
  701. sg_init_table(rctx->sgl, 2);
  702. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, rctx->bufcnt);
  703. sg_chain(rctx->sgl, 2, req->src);
  704. rctx->sg = rctx->sgl;
  705. rctx->sg_len++;
  706. } else if (rctx->bufcnt) {
  707. /* have buffered data only */
  708. sg_init_table(rctx->sgl, 1);
  709. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, xmit_len);
  710. rctx->sg = rctx->sgl;
  711. rctx->sg_len = 1;
  712. }
  713. if (hash_later) {
  714. int offset = 0;
  715. if (hash_later > req->nbytes) {
  716. memcpy(rctx->buffer, rctx->buffer + xmit_len,
  717. hash_later - req->nbytes);
  718. offset = hash_later - req->nbytes;
  719. }
  720. if (req->nbytes) {
  721. scatterwalk_map_and_copy(rctx->buffer + offset,
  722. req->src,
  723. offset + req->nbytes -
  724. hash_later, hash_later, 0);
  725. }
  726. rctx->bufcnt = hash_later;
  727. } else {
  728. rctx->bufcnt = 0;
  729. }
  730. if (!final)
  731. rctx->total = xmit_len;
  732. return 0;
  733. }
  734. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  735. {
  736. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  737. dma_unmap_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE);
  738. clear_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  739. return 0;
  740. }
  741. static int omap_sham_init(struct ahash_request *req)
  742. {
  743. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  744. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  745. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  746. struct omap_sham_dev *dd = NULL, *tmp;
  747. int bs = 0;
  748. spin_lock_bh(&sham.lock);
  749. if (!tctx->dd) {
  750. list_for_each_entry(tmp, &sham.dev_list, list) {
  751. dd = tmp;
  752. break;
  753. }
  754. tctx->dd = dd;
  755. } else {
  756. dd = tctx->dd;
  757. }
  758. spin_unlock_bh(&sham.lock);
  759. ctx->dd = dd;
  760. ctx->flags = 0;
  761. dev_dbg(dd->dev, "init: digest size: %d\n",
  762. crypto_ahash_digestsize(tfm));
  763. switch (crypto_ahash_digestsize(tfm)) {
  764. case MD5_DIGEST_SIZE:
  765. ctx->flags |= FLAGS_MODE_MD5;
  766. bs = SHA1_BLOCK_SIZE;
  767. break;
  768. case SHA1_DIGEST_SIZE:
  769. ctx->flags |= FLAGS_MODE_SHA1;
  770. bs = SHA1_BLOCK_SIZE;
  771. break;
  772. case SHA224_DIGEST_SIZE:
  773. ctx->flags |= FLAGS_MODE_SHA224;
  774. bs = SHA224_BLOCK_SIZE;
  775. break;
  776. case SHA256_DIGEST_SIZE:
  777. ctx->flags |= FLAGS_MODE_SHA256;
  778. bs = SHA256_BLOCK_SIZE;
  779. break;
  780. case SHA384_DIGEST_SIZE:
  781. ctx->flags |= FLAGS_MODE_SHA384;
  782. bs = SHA384_BLOCK_SIZE;
  783. break;
  784. case SHA512_DIGEST_SIZE:
  785. ctx->flags |= FLAGS_MODE_SHA512;
  786. bs = SHA512_BLOCK_SIZE;
  787. break;
  788. }
  789. ctx->bufcnt = 0;
  790. ctx->digcnt = 0;
  791. ctx->total = 0;
  792. ctx->offset = 0;
  793. ctx->buflen = BUFLEN;
  794. if (tctx->flags & BIT(FLAGS_HMAC)) {
  795. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  796. struct omap_sham_hmac_ctx *bctx = tctx->base;
  797. memcpy(ctx->buffer, bctx->ipad, bs);
  798. ctx->bufcnt = bs;
  799. }
  800. ctx->flags |= BIT(FLAGS_HMAC);
  801. }
  802. return 0;
  803. }
  804. static int omap_sham_update_req(struct omap_sham_dev *dd)
  805. {
  806. struct ahash_request *req = dd->req;
  807. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  808. int err;
  809. bool final = ctx->flags & BIT(FLAGS_FINUP);
  810. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  811. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  812. if (ctx->total < get_block_size(ctx) ||
  813. ctx->total < dd->fallback_sz)
  814. ctx->flags |= BIT(FLAGS_CPU);
  815. if (ctx->flags & BIT(FLAGS_CPU))
  816. err = omap_sham_xmit_cpu(dd, ctx->total, final);
  817. else
  818. err = omap_sham_xmit_dma(dd, ctx->total, final);
  819. /* wait for dma completion before can take more data */
  820. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  821. return err;
  822. }
  823. static int omap_sham_final_req(struct omap_sham_dev *dd)
  824. {
  825. struct ahash_request *req = dd->req;
  826. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  827. int err = 0, use_dma = 1;
  828. if ((ctx->total <= get_block_size(ctx)) || dd->polling_mode)
  829. /*
  830. * faster to handle last block with cpu or
  831. * use cpu when dma is not present.
  832. */
  833. use_dma = 0;
  834. if (use_dma)
  835. err = omap_sham_xmit_dma(dd, ctx->total, 1);
  836. else
  837. err = omap_sham_xmit_cpu(dd, ctx->total, 1);
  838. ctx->bufcnt = 0;
  839. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  840. return err;
  841. }
  842. static int omap_sham_finish_hmac(struct ahash_request *req)
  843. {
  844. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  845. struct omap_sham_hmac_ctx *bctx = tctx->base;
  846. int bs = crypto_shash_blocksize(bctx->shash);
  847. int ds = crypto_shash_digestsize(bctx->shash);
  848. SHASH_DESC_ON_STACK(shash, bctx->shash);
  849. shash->tfm = bctx->shash;
  850. shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  851. return crypto_shash_init(shash) ?:
  852. crypto_shash_update(shash, bctx->opad, bs) ?:
  853. crypto_shash_finup(shash, req->result, ds, req->result);
  854. }
  855. static int omap_sham_finish(struct ahash_request *req)
  856. {
  857. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  858. struct omap_sham_dev *dd = ctx->dd;
  859. int err = 0;
  860. if (ctx->digcnt) {
  861. omap_sham_copy_ready_hash(req);
  862. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  863. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  864. err = omap_sham_finish_hmac(req);
  865. }
  866. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  867. return err;
  868. }
  869. static void omap_sham_finish_req(struct ahash_request *req, int err)
  870. {
  871. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  872. struct omap_sham_dev *dd = ctx->dd;
  873. if (test_bit(FLAGS_SGS_COPIED, &dd->flags))
  874. free_pages((unsigned long)sg_virt(ctx->sg),
  875. get_order(ctx->sg->length + ctx->bufcnt));
  876. if (test_bit(FLAGS_SGS_ALLOCED, &dd->flags))
  877. kfree(ctx->sg);
  878. ctx->sg = NULL;
  879. dd->flags &= ~(BIT(FLAGS_SGS_ALLOCED) | BIT(FLAGS_SGS_COPIED));
  880. if (!err) {
  881. dd->pdata->copy_hash(req, 1);
  882. if (test_bit(FLAGS_FINAL, &dd->flags))
  883. err = omap_sham_finish(req);
  884. } else {
  885. ctx->flags |= BIT(FLAGS_ERROR);
  886. }
  887. /* atomic operation is not needed here */
  888. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  889. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  890. pm_runtime_mark_last_busy(dd->dev);
  891. pm_runtime_put_autosuspend(dd->dev);
  892. if (req->base.complete)
  893. req->base.complete(&req->base, err);
  894. }
  895. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  896. struct ahash_request *req)
  897. {
  898. struct crypto_async_request *async_req, *backlog;
  899. struct omap_sham_reqctx *ctx;
  900. unsigned long flags;
  901. int err = 0, ret = 0;
  902. retry:
  903. spin_lock_irqsave(&dd->lock, flags);
  904. if (req)
  905. ret = ahash_enqueue_request(&dd->queue, req);
  906. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  907. spin_unlock_irqrestore(&dd->lock, flags);
  908. return ret;
  909. }
  910. backlog = crypto_get_backlog(&dd->queue);
  911. async_req = crypto_dequeue_request(&dd->queue);
  912. if (async_req)
  913. set_bit(FLAGS_BUSY, &dd->flags);
  914. spin_unlock_irqrestore(&dd->lock, flags);
  915. if (!async_req)
  916. return ret;
  917. if (backlog)
  918. backlog->complete(backlog, -EINPROGRESS);
  919. req = ahash_request_cast(async_req);
  920. dd->req = req;
  921. ctx = ahash_request_ctx(req);
  922. err = omap_sham_prepare_request(req, ctx->op == OP_UPDATE);
  923. if (err || !ctx->total)
  924. goto err1;
  925. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  926. ctx->op, req->nbytes);
  927. err = omap_sham_hw_init(dd);
  928. if (err)
  929. goto err1;
  930. if (ctx->digcnt)
  931. /* request has changed - restore hash */
  932. dd->pdata->copy_hash(req, 0);
  933. if (ctx->op == OP_UPDATE) {
  934. err = omap_sham_update_req(dd);
  935. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  936. /* no final() after finup() */
  937. err = omap_sham_final_req(dd);
  938. } else if (ctx->op == OP_FINAL) {
  939. err = omap_sham_final_req(dd);
  940. }
  941. err1:
  942. dev_dbg(dd->dev, "exit, err: %d\n", err);
  943. if (err != -EINPROGRESS) {
  944. /* done_task will not finish it, so do it here */
  945. omap_sham_finish_req(req, err);
  946. req = NULL;
  947. /*
  948. * Execute next request immediately if there is anything
  949. * in queue.
  950. */
  951. goto retry;
  952. }
  953. return ret;
  954. }
  955. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  956. {
  957. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  958. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  959. struct omap_sham_dev *dd = tctx->dd;
  960. ctx->op = op;
  961. return omap_sham_handle_queue(dd, req);
  962. }
  963. static int omap_sham_update(struct ahash_request *req)
  964. {
  965. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  966. struct omap_sham_dev *dd = ctx->dd;
  967. if (!req->nbytes)
  968. return 0;
  969. if (ctx->bufcnt + req->nbytes <= ctx->buflen) {
  970. scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, req->src,
  971. 0, req->nbytes, 0);
  972. ctx->bufcnt += req->nbytes;
  973. return 0;
  974. }
  975. if (dd->polling_mode)
  976. ctx->flags |= BIT(FLAGS_CPU);
  977. return omap_sham_enqueue(req, OP_UPDATE);
  978. }
  979. static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
  980. const u8 *data, unsigned int len, u8 *out)
  981. {
  982. SHASH_DESC_ON_STACK(shash, tfm);
  983. shash->tfm = tfm;
  984. shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  985. return crypto_shash_digest(shash, data, len, out);
  986. }
  987. static int omap_sham_final_shash(struct ahash_request *req)
  988. {
  989. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  990. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  991. int offset = 0;
  992. /*
  993. * If we are running HMAC on limited hardware support, skip
  994. * the ipad in the beginning of the buffer if we are going for
  995. * software fallback algorithm.
  996. */
  997. if (test_bit(FLAGS_HMAC, &ctx->flags) &&
  998. !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
  999. offset = get_block_size(ctx);
  1000. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  1001. ctx->buffer + offset,
  1002. ctx->bufcnt - offset, req->result);
  1003. }
  1004. static int omap_sham_final(struct ahash_request *req)
  1005. {
  1006. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1007. ctx->flags |= BIT(FLAGS_FINUP);
  1008. if (ctx->flags & BIT(FLAGS_ERROR))
  1009. return 0; /* uncompleted hash is not needed */
  1010. /*
  1011. * OMAP HW accel works only with buffers >= 9.
  1012. * HMAC is always >= 9 because ipad == block size.
  1013. * If buffersize is less than fallback_sz, we use fallback
  1014. * SW encoding, as using DMA + HW in this case doesn't provide
  1015. * any benefit.
  1016. */
  1017. if (!ctx->digcnt && ctx->bufcnt < ctx->dd->fallback_sz)
  1018. return omap_sham_final_shash(req);
  1019. else if (ctx->bufcnt)
  1020. return omap_sham_enqueue(req, OP_FINAL);
  1021. /* copy ready hash (+ finalize hmac) */
  1022. return omap_sham_finish(req);
  1023. }
  1024. static int omap_sham_finup(struct ahash_request *req)
  1025. {
  1026. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1027. int err1, err2;
  1028. ctx->flags |= BIT(FLAGS_FINUP);
  1029. err1 = omap_sham_update(req);
  1030. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  1031. return err1;
  1032. /*
  1033. * final() has to be always called to cleanup resources
  1034. * even if udpate() failed, except EINPROGRESS
  1035. */
  1036. err2 = omap_sham_final(req);
  1037. return err1 ?: err2;
  1038. }
  1039. static int omap_sham_digest(struct ahash_request *req)
  1040. {
  1041. return omap_sham_init(req) ?: omap_sham_finup(req);
  1042. }
  1043. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  1044. unsigned int keylen)
  1045. {
  1046. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  1047. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1048. int bs = crypto_shash_blocksize(bctx->shash);
  1049. int ds = crypto_shash_digestsize(bctx->shash);
  1050. struct omap_sham_dev *dd = NULL, *tmp;
  1051. int err, i;
  1052. spin_lock_bh(&sham.lock);
  1053. if (!tctx->dd) {
  1054. list_for_each_entry(tmp, &sham.dev_list, list) {
  1055. dd = tmp;
  1056. break;
  1057. }
  1058. tctx->dd = dd;
  1059. } else {
  1060. dd = tctx->dd;
  1061. }
  1062. spin_unlock_bh(&sham.lock);
  1063. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  1064. if (err)
  1065. return err;
  1066. if (keylen > bs) {
  1067. err = omap_sham_shash_digest(bctx->shash,
  1068. crypto_shash_get_flags(bctx->shash),
  1069. key, keylen, bctx->ipad);
  1070. if (err)
  1071. return err;
  1072. keylen = ds;
  1073. } else {
  1074. memcpy(bctx->ipad, key, keylen);
  1075. }
  1076. memset(bctx->ipad + keylen, 0, bs - keylen);
  1077. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  1078. memcpy(bctx->opad, bctx->ipad, bs);
  1079. for (i = 0; i < bs; i++) {
  1080. bctx->ipad[i] ^= HMAC_IPAD_VALUE;
  1081. bctx->opad[i] ^= HMAC_OPAD_VALUE;
  1082. }
  1083. }
  1084. return err;
  1085. }
  1086. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  1087. {
  1088. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1089. const char *alg_name = crypto_tfm_alg_name(tfm);
  1090. /* Allocate a fallback and abort if it failed. */
  1091. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  1092. CRYPTO_ALG_NEED_FALLBACK);
  1093. if (IS_ERR(tctx->fallback)) {
  1094. pr_err("omap-sham: fallback driver '%s' "
  1095. "could not be loaded.\n", alg_name);
  1096. return PTR_ERR(tctx->fallback);
  1097. }
  1098. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1099. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1100. if (alg_base) {
  1101. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1102. tctx->flags |= BIT(FLAGS_HMAC);
  1103. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1104. CRYPTO_ALG_NEED_FALLBACK);
  1105. if (IS_ERR(bctx->shash)) {
  1106. pr_err("omap-sham: base driver '%s' "
  1107. "could not be loaded.\n", alg_base);
  1108. crypto_free_shash(tctx->fallback);
  1109. return PTR_ERR(bctx->shash);
  1110. }
  1111. }
  1112. return 0;
  1113. }
  1114. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1115. {
  1116. return omap_sham_cra_init_alg(tfm, NULL);
  1117. }
  1118. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1119. {
  1120. return omap_sham_cra_init_alg(tfm, "sha1");
  1121. }
  1122. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1123. {
  1124. return omap_sham_cra_init_alg(tfm, "sha224");
  1125. }
  1126. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1127. {
  1128. return omap_sham_cra_init_alg(tfm, "sha256");
  1129. }
  1130. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1131. {
  1132. return omap_sham_cra_init_alg(tfm, "md5");
  1133. }
  1134. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1135. {
  1136. return omap_sham_cra_init_alg(tfm, "sha384");
  1137. }
  1138. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1139. {
  1140. return omap_sham_cra_init_alg(tfm, "sha512");
  1141. }
  1142. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1143. {
  1144. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1145. crypto_free_shash(tctx->fallback);
  1146. tctx->fallback = NULL;
  1147. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1148. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1149. crypto_free_shash(bctx->shash);
  1150. }
  1151. }
  1152. static int omap_sham_export(struct ahash_request *req, void *out)
  1153. {
  1154. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1155. memcpy(out, rctx, sizeof(*rctx) + rctx->bufcnt);
  1156. return 0;
  1157. }
  1158. static int omap_sham_import(struct ahash_request *req, const void *in)
  1159. {
  1160. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1161. const struct omap_sham_reqctx *ctx_in = in;
  1162. memcpy(rctx, in, sizeof(*rctx) + ctx_in->bufcnt);
  1163. return 0;
  1164. }
  1165. static struct ahash_alg algs_sha1_md5[] = {
  1166. {
  1167. .init = omap_sham_init,
  1168. .update = omap_sham_update,
  1169. .final = omap_sham_final,
  1170. .finup = omap_sham_finup,
  1171. .digest = omap_sham_digest,
  1172. .halg.digestsize = SHA1_DIGEST_SIZE,
  1173. .halg.base = {
  1174. .cra_name = "sha1",
  1175. .cra_driver_name = "omap-sha1",
  1176. .cra_priority = 400,
  1177. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  1178. CRYPTO_ALG_ASYNC |
  1179. CRYPTO_ALG_NEED_FALLBACK,
  1180. .cra_blocksize = SHA1_BLOCK_SIZE,
  1181. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1182. .cra_alignmask = OMAP_ALIGN_MASK,
  1183. .cra_module = THIS_MODULE,
  1184. .cra_init = omap_sham_cra_init,
  1185. .cra_exit = omap_sham_cra_exit,
  1186. }
  1187. },
  1188. {
  1189. .init = omap_sham_init,
  1190. .update = omap_sham_update,
  1191. .final = omap_sham_final,
  1192. .finup = omap_sham_finup,
  1193. .digest = omap_sham_digest,
  1194. .halg.digestsize = MD5_DIGEST_SIZE,
  1195. .halg.base = {
  1196. .cra_name = "md5",
  1197. .cra_driver_name = "omap-md5",
  1198. .cra_priority = 400,
  1199. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  1200. CRYPTO_ALG_ASYNC |
  1201. CRYPTO_ALG_NEED_FALLBACK,
  1202. .cra_blocksize = SHA1_BLOCK_SIZE,
  1203. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1204. .cra_alignmask = OMAP_ALIGN_MASK,
  1205. .cra_module = THIS_MODULE,
  1206. .cra_init = omap_sham_cra_init,
  1207. .cra_exit = omap_sham_cra_exit,
  1208. }
  1209. },
  1210. {
  1211. .init = omap_sham_init,
  1212. .update = omap_sham_update,
  1213. .final = omap_sham_final,
  1214. .finup = omap_sham_finup,
  1215. .digest = omap_sham_digest,
  1216. .setkey = omap_sham_setkey,
  1217. .halg.digestsize = SHA1_DIGEST_SIZE,
  1218. .halg.base = {
  1219. .cra_name = "hmac(sha1)",
  1220. .cra_driver_name = "omap-hmac-sha1",
  1221. .cra_priority = 400,
  1222. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  1223. CRYPTO_ALG_ASYNC |
  1224. CRYPTO_ALG_NEED_FALLBACK,
  1225. .cra_blocksize = SHA1_BLOCK_SIZE,
  1226. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1227. sizeof(struct omap_sham_hmac_ctx),
  1228. .cra_alignmask = OMAP_ALIGN_MASK,
  1229. .cra_module = THIS_MODULE,
  1230. .cra_init = omap_sham_cra_sha1_init,
  1231. .cra_exit = omap_sham_cra_exit,
  1232. }
  1233. },
  1234. {
  1235. .init = omap_sham_init,
  1236. .update = omap_sham_update,
  1237. .final = omap_sham_final,
  1238. .finup = omap_sham_finup,
  1239. .digest = omap_sham_digest,
  1240. .setkey = omap_sham_setkey,
  1241. .halg.digestsize = MD5_DIGEST_SIZE,
  1242. .halg.base = {
  1243. .cra_name = "hmac(md5)",
  1244. .cra_driver_name = "omap-hmac-md5",
  1245. .cra_priority = 400,
  1246. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  1247. CRYPTO_ALG_ASYNC |
  1248. CRYPTO_ALG_NEED_FALLBACK,
  1249. .cra_blocksize = SHA1_BLOCK_SIZE,
  1250. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1251. sizeof(struct omap_sham_hmac_ctx),
  1252. .cra_alignmask = OMAP_ALIGN_MASK,
  1253. .cra_module = THIS_MODULE,
  1254. .cra_init = omap_sham_cra_md5_init,
  1255. .cra_exit = omap_sham_cra_exit,
  1256. }
  1257. }
  1258. };
  1259. /* OMAP4 has some algs in addition to what OMAP2 has */
  1260. static struct ahash_alg algs_sha224_sha256[] = {
  1261. {
  1262. .init = omap_sham_init,
  1263. .update = omap_sham_update,
  1264. .final = omap_sham_final,
  1265. .finup = omap_sham_finup,
  1266. .digest = omap_sham_digest,
  1267. .halg.digestsize = SHA224_DIGEST_SIZE,
  1268. .halg.base = {
  1269. .cra_name = "sha224",
  1270. .cra_driver_name = "omap-sha224",
  1271. .cra_priority = 400,
  1272. .cra_flags = CRYPTO_ALG_ASYNC |
  1273. CRYPTO_ALG_NEED_FALLBACK,
  1274. .cra_blocksize = SHA224_BLOCK_SIZE,
  1275. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1276. .cra_alignmask = OMAP_ALIGN_MASK,
  1277. .cra_module = THIS_MODULE,
  1278. .cra_init = omap_sham_cra_init,
  1279. .cra_exit = omap_sham_cra_exit,
  1280. }
  1281. },
  1282. {
  1283. .init = omap_sham_init,
  1284. .update = omap_sham_update,
  1285. .final = omap_sham_final,
  1286. .finup = omap_sham_finup,
  1287. .digest = omap_sham_digest,
  1288. .halg.digestsize = SHA256_DIGEST_SIZE,
  1289. .halg.base = {
  1290. .cra_name = "sha256",
  1291. .cra_driver_name = "omap-sha256",
  1292. .cra_priority = 400,
  1293. .cra_flags = CRYPTO_ALG_ASYNC |
  1294. CRYPTO_ALG_NEED_FALLBACK,
  1295. .cra_blocksize = SHA256_BLOCK_SIZE,
  1296. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1297. .cra_alignmask = OMAP_ALIGN_MASK,
  1298. .cra_module = THIS_MODULE,
  1299. .cra_init = omap_sham_cra_init,
  1300. .cra_exit = omap_sham_cra_exit,
  1301. }
  1302. },
  1303. {
  1304. .init = omap_sham_init,
  1305. .update = omap_sham_update,
  1306. .final = omap_sham_final,
  1307. .finup = omap_sham_finup,
  1308. .digest = omap_sham_digest,
  1309. .setkey = omap_sham_setkey,
  1310. .halg.digestsize = SHA224_DIGEST_SIZE,
  1311. .halg.base = {
  1312. .cra_name = "hmac(sha224)",
  1313. .cra_driver_name = "omap-hmac-sha224",
  1314. .cra_priority = 400,
  1315. .cra_flags = CRYPTO_ALG_ASYNC |
  1316. CRYPTO_ALG_NEED_FALLBACK,
  1317. .cra_blocksize = SHA224_BLOCK_SIZE,
  1318. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1319. sizeof(struct omap_sham_hmac_ctx),
  1320. .cra_alignmask = OMAP_ALIGN_MASK,
  1321. .cra_module = THIS_MODULE,
  1322. .cra_init = omap_sham_cra_sha224_init,
  1323. .cra_exit = omap_sham_cra_exit,
  1324. }
  1325. },
  1326. {
  1327. .init = omap_sham_init,
  1328. .update = omap_sham_update,
  1329. .final = omap_sham_final,
  1330. .finup = omap_sham_finup,
  1331. .digest = omap_sham_digest,
  1332. .setkey = omap_sham_setkey,
  1333. .halg.digestsize = SHA256_DIGEST_SIZE,
  1334. .halg.base = {
  1335. .cra_name = "hmac(sha256)",
  1336. .cra_driver_name = "omap-hmac-sha256",
  1337. .cra_priority = 400,
  1338. .cra_flags = CRYPTO_ALG_ASYNC |
  1339. CRYPTO_ALG_NEED_FALLBACK,
  1340. .cra_blocksize = SHA256_BLOCK_SIZE,
  1341. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1342. sizeof(struct omap_sham_hmac_ctx),
  1343. .cra_alignmask = OMAP_ALIGN_MASK,
  1344. .cra_module = THIS_MODULE,
  1345. .cra_init = omap_sham_cra_sha256_init,
  1346. .cra_exit = omap_sham_cra_exit,
  1347. }
  1348. },
  1349. };
  1350. static struct ahash_alg algs_sha384_sha512[] = {
  1351. {
  1352. .init = omap_sham_init,
  1353. .update = omap_sham_update,
  1354. .final = omap_sham_final,
  1355. .finup = omap_sham_finup,
  1356. .digest = omap_sham_digest,
  1357. .halg.digestsize = SHA384_DIGEST_SIZE,
  1358. .halg.base = {
  1359. .cra_name = "sha384",
  1360. .cra_driver_name = "omap-sha384",
  1361. .cra_priority = 400,
  1362. .cra_flags = CRYPTO_ALG_ASYNC |
  1363. CRYPTO_ALG_NEED_FALLBACK,
  1364. .cra_blocksize = SHA384_BLOCK_SIZE,
  1365. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1366. .cra_alignmask = OMAP_ALIGN_MASK,
  1367. .cra_module = THIS_MODULE,
  1368. .cra_init = omap_sham_cra_init,
  1369. .cra_exit = omap_sham_cra_exit,
  1370. }
  1371. },
  1372. {
  1373. .init = omap_sham_init,
  1374. .update = omap_sham_update,
  1375. .final = omap_sham_final,
  1376. .finup = omap_sham_finup,
  1377. .digest = omap_sham_digest,
  1378. .halg.digestsize = SHA512_DIGEST_SIZE,
  1379. .halg.base = {
  1380. .cra_name = "sha512",
  1381. .cra_driver_name = "omap-sha512",
  1382. .cra_priority = 400,
  1383. .cra_flags = CRYPTO_ALG_ASYNC |
  1384. CRYPTO_ALG_NEED_FALLBACK,
  1385. .cra_blocksize = SHA512_BLOCK_SIZE,
  1386. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1387. .cra_alignmask = OMAP_ALIGN_MASK,
  1388. .cra_module = THIS_MODULE,
  1389. .cra_init = omap_sham_cra_init,
  1390. .cra_exit = omap_sham_cra_exit,
  1391. }
  1392. },
  1393. {
  1394. .init = omap_sham_init,
  1395. .update = omap_sham_update,
  1396. .final = omap_sham_final,
  1397. .finup = omap_sham_finup,
  1398. .digest = omap_sham_digest,
  1399. .setkey = omap_sham_setkey,
  1400. .halg.digestsize = SHA384_DIGEST_SIZE,
  1401. .halg.base = {
  1402. .cra_name = "hmac(sha384)",
  1403. .cra_driver_name = "omap-hmac-sha384",
  1404. .cra_priority = 400,
  1405. .cra_flags = CRYPTO_ALG_ASYNC |
  1406. CRYPTO_ALG_NEED_FALLBACK,
  1407. .cra_blocksize = SHA384_BLOCK_SIZE,
  1408. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1409. sizeof(struct omap_sham_hmac_ctx),
  1410. .cra_alignmask = OMAP_ALIGN_MASK,
  1411. .cra_module = THIS_MODULE,
  1412. .cra_init = omap_sham_cra_sha384_init,
  1413. .cra_exit = omap_sham_cra_exit,
  1414. }
  1415. },
  1416. {
  1417. .init = omap_sham_init,
  1418. .update = omap_sham_update,
  1419. .final = omap_sham_final,
  1420. .finup = omap_sham_finup,
  1421. .digest = omap_sham_digest,
  1422. .setkey = omap_sham_setkey,
  1423. .halg.digestsize = SHA512_DIGEST_SIZE,
  1424. .halg.base = {
  1425. .cra_name = "hmac(sha512)",
  1426. .cra_driver_name = "omap-hmac-sha512",
  1427. .cra_priority = 400,
  1428. .cra_flags = CRYPTO_ALG_ASYNC |
  1429. CRYPTO_ALG_NEED_FALLBACK,
  1430. .cra_blocksize = SHA512_BLOCK_SIZE,
  1431. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1432. sizeof(struct omap_sham_hmac_ctx),
  1433. .cra_alignmask = OMAP_ALIGN_MASK,
  1434. .cra_module = THIS_MODULE,
  1435. .cra_init = omap_sham_cra_sha512_init,
  1436. .cra_exit = omap_sham_cra_exit,
  1437. }
  1438. },
  1439. };
  1440. static void omap_sham_done_task(unsigned long data)
  1441. {
  1442. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1443. int err = 0;
  1444. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1445. omap_sham_handle_queue(dd, NULL);
  1446. return;
  1447. }
  1448. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1449. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
  1450. goto finish;
  1451. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1452. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1453. omap_sham_update_dma_stop(dd);
  1454. if (dd->err) {
  1455. err = dd->err;
  1456. goto finish;
  1457. }
  1458. }
  1459. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1460. /* hash or semi-hash ready */
  1461. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1462. goto finish;
  1463. }
  1464. }
  1465. return;
  1466. finish:
  1467. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1468. /* finish curent request */
  1469. omap_sham_finish_req(dd->req, err);
  1470. /* If we are not busy, process next req */
  1471. if (!test_bit(FLAGS_BUSY, &dd->flags))
  1472. omap_sham_handle_queue(dd, NULL);
  1473. }
  1474. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1475. {
  1476. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1477. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1478. } else {
  1479. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1480. tasklet_schedule(&dd->done_task);
  1481. }
  1482. return IRQ_HANDLED;
  1483. }
  1484. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1485. {
  1486. struct omap_sham_dev *dd = dev_id;
  1487. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1488. /* final -> allow device to go to power-saving mode */
  1489. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1490. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1491. SHA_REG_CTRL_OUTPUT_READY);
  1492. omap_sham_read(dd, SHA_REG_CTRL);
  1493. return omap_sham_irq_common(dd);
  1494. }
  1495. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1496. {
  1497. struct omap_sham_dev *dd = dev_id;
  1498. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1499. return omap_sham_irq_common(dd);
  1500. }
  1501. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1502. {
  1503. .algs_list = algs_sha1_md5,
  1504. .size = ARRAY_SIZE(algs_sha1_md5),
  1505. },
  1506. };
  1507. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1508. .algs_info = omap_sham_algs_info_omap2,
  1509. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1510. .flags = BIT(FLAGS_BE32_SHA1),
  1511. .digest_size = SHA1_DIGEST_SIZE,
  1512. .copy_hash = omap_sham_copy_hash_omap2,
  1513. .write_ctrl = omap_sham_write_ctrl_omap2,
  1514. .trigger = omap_sham_trigger_omap2,
  1515. .poll_irq = omap_sham_poll_irq_omap2,
  1516. .intr_hdlr = omap_sham_irq_omap2,
  1517. .idigest_ofs = 0x00,
  1518. .din_ofs = 0x1c,
  1519. .digcnt_ofs = 0x14,
  1520. .rev_ofs = 0x5c,
  1521. .mask_ofs = 0x60,
  1522. .sysstatus_ofs = 0x64,
  1523. .major_mask = 0xf0,
  1524. .major_shift = 4,
  1525. .minor_mask = 0x0f,
  1526. .minor_shift = 0,
  1527. };
  1528. #ifdef CONFIG_OF
  1529. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1530. {
  1531. .algs_list = algs_sha1_md5,
  1532. .size = ARRAY_SIZE(algs_sha1_md5),
  1533. },
  1534. {
  1535. .algs_list = algs_sha224_sha256,
  1536. .size = ARRAY_SIZE(algs_sha224_sha256),
  1537. },
  1538. };
  1539. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1540. .algs_info = omap_sham_algs_info_omap4,
  1541. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1542. .flags = BIT(FLAGS_AUTO_XOR),
  1543. .digest_size = SHA256_DIGEST_SIZE,
  1544. .copy_hash = omap_sham_copy_hash_omap4,
  1545. .write_ctrl = omap_sham_write_ctrl_omap4,
  1546. .trigger = omap_sham_trigger_omap4,
  1547. .poll_irq = omap_sham_poll_irq_omap4,
  1548. .intr_hdlr = omap_sham_irq_omap4,
  1549. .idigest_ofs = 0x020,
  1550. .odigest_ofs = 0x0,
  1551. .din_ofs = 0x080,
  1552. .digcnt_ofs = 0x040,
  1553. .rev_ofs = 0x100,
  1554. .mask_ofs = 0x110,
  1555. .sysstatus_ofs = 0x114,
  1556. .mode_ofs = 0x44,
  1557. .length_ofs = 0x48,
  1558. .major_mask = 0x0700,
  1559. .major_shift = 8,
  1560. .minor_mask = 0x003f,
  1561. .minor_shift = 0,
  1562. };
  1563. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1564. {
  1565. .algs_list = algs_sha1_md5,
  1566. .size = ARRAY_SIZE(algs_sha1_md5),
  1567. },
  1568. {
  1569. .algs_list = algs_sha224_sha256,
  1570. .size = ARRAY_SIZE(algs_sha224_sha256),
  1571. },
  1572. {
  1573. .algs_list = algs_sha384_sha512,
  1574. .size = ARRAY_SIZE(algs_sha384_sha512),
  1575. },
  1576. };
  1577. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1578. .algs_info = omap_sham_algs_info_omap5,
  1579. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1580. .flags = BIT(FLAGS_AUTO_XOR),
  1581. .digest_size = SHA512_DIGEST_SIZE,
  1582. .copy_hash = omap_sham_copy_hash_omap4,
  1583. .write_ctrl = omap_sham_write_ctrl_omap4,
  1584. .trigger = omap_sham_trigger_omap4,
  1585. .poll_irq = omap_sham_poll_irq_omap4,
  1586. .intr_hdlr = omap_sham_irq_omap4,
  1587. .idigest_ofs = 0x240,
  1588. .odigest_ofs = 0x200,
  1589. .din_ofs = 0x080,
  1590. .digcnt_ofs = 0x280,
  1591. .rev_ofs = 0x100,
  1592. .mask_ofs = 0x110,
  1593. .sysstatus_ofs = 0x114,
  1594. .mode_ofs = 0x284,
  1595. .length_ofs = 0x288,
  1596. .major_mask = 0x0700,
  1597. .major_shift = 8,
  1598. .minor_mask = 0x003f,
  1599. .minor_shift = 0,
  1600. };
  1601. static const struct of_device_id omap_sham_of_match[] = {
  1602. {
  1603. .compatible = "ti,omap2-sham",
  1604. .data = &omap_sham_pdata_omap2,
  1605. },
  1606. {
  1607. .compatible = "ti,omap3-sham",
  1608. .data = &omap_sham_pdata_omap2,
  1609. },
  1610. {
  1611. .compatible = "ti,omap4-sham",
  1612. .data = &omap_sham_pdata_omap4,
  1613. },
  1614. {
  1615. .compatible = "ti,omap5-sham",
  1616. .data = &omap_sham_pdata_omap5,
  1617. },
  1618. {},
  1619. };
  1620. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1621. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1622. struct device *dev, struct resource *res)
  1623. {
  1624. struct device_node *node = dev->of_node;
  1625. int err = 0;
  1626. dd->pdata = of_device_get_match_data(dev);
  1627. if (!dd->pdata) {
  1628. dev_err(dev, "no compatible OF match\n");
  1629. err = -EINVAL;
  1630. goto err;
  1631. }
  1632. err = of_address_to_resource(node, 0, res);
  1633. if (err < 0) {
  1634. dev_err(dev, "can't translate OF node address\n");
  1635. err = -EINVAL;
  1636. goto err;
  1637. }
  1638. dd->irq = irq_of_parse_and_map(node, 0);
  1639. if (!dd->irq) {
  1640. dev_err(dev, "can't translate OF irq value\n");
  1641. err = -EINVAL;
  1642. goto err;
  1643. }
  1644. err:
  1645. return err;
  1646. }
  1647. #else
  1648. static const struct of_device_id omap_sham_of_match[] = {
  1649. {},
  1650. };
  1651. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1652. struct device *dev, struct resource *res)
  1653. {
  1654. return -EINVAL;
  1655. }
  1656. #endif
  1657. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1658. struct platform_device *pdev, struct resource *res)
  1659. {
  1660. struct device *dev = &pdev->dev;
  1661. struct resource *r;
  1662. int err = 0;
  1663. /* Get the base address */
  1664. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1665. if (!r) {
  1666. dev_err(dev, "no MEM resource info\n");
  1667. err = -ENODEV;
  1668. goto err;
  1669. }
  1670. memcpy(res, r, sizeof(*res));
  1671. /* Get the IRQ */
  1672. dd->irq = platform_get_irq(pdev, 0);
  1673. if (dd->irq < 0) {
  1674. dev_err(dev, "no IRQ resource info\n");
  1675. err = dd->irq;
  1676. goto err;
  1677. }
  1678. /* Only OMAP2/3 can be non-DT */
  1679. dd->pdata = &omap_sham_pdata_omap2;
  1680. err:
  1681. return err;
  1682. }
  1683. static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
  1684. char *buf)
  1685. {
  1686. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1687. return sprintf(buf, "%d\n", dd->fallback_sz);
  1688. }
  1689. static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
  1690. const char *buf, size_t size)
  1691. {
  1692. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1693. ssize_t status;
  1694. long value;
  1695. status = kstrtol(buf, 0, &value);
  1696. if (status)
  1697. return status;
  1698. /* HW accelerator only works with buffers > 9 */
  1699. if (value < 9) {
  1700. dev_err(dev, "minimum fallback size 9\n");
  1701. return -EINVAL;
  1702. }
  1703. dd->fallback_sz = value;
  1704. return size;
  1705. }
  1706. static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
  1707. char *buf)
  1708. {
  1709. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1710. return sprintf(buf, "%d\n", dd->queue.max_qlen);
  1711. }
  1712. static ssize_t queue_len_store(struct device *dev,
  1713. struct device_attribute *attr, const char *buf,
  1714. size_t size)
  1715. {
  1716. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1717. ssize_t status;
  1718. long value;
  1719. unsigned long flags;
  1720. status = kstrtol(buf, 0, &value);
  1721. if (status)
  1722. return status;
  1723. if (value < 1)
  1724. return -EINVAL;
  1725. /*
  1726. * Changing the queue size in fly is safe, if size becomes smaller
  1727. * than current size, it will just not accept new entries until
  1728. * it has shrank enough.
  1729. */
  1730. spin_lock_irqsave(&dd->lock, flags);
  1731. dd->queue.max_qlen = value;
  1732. spin_unlock_irqrestore(&dd->lock, flags);
  1733. return size;
  1734. }
  1735. static DEVICE_ATTR_RW(queue_len);
  1736. static DEVICE_ATTR_RW(fallback);
  1737. static struct attribute *omap_sham_attrs[] = {
  1738. &dev_attr_queue_len.attr,
  1739. &dev_attr_fallback.attr,
  1740. NULL,
  1741. };
  1742. static struct attribute_group omap_sham_attr_group = {
  1743. .attrs = omap_sham_attrs,
  1744. };
  1745. static int omap_sham_probe(struct platform_device *pdev)
  1746. {
  1747. struct omap_sham_dev *dd;
  1748. struct device *dev = &pdev->dev;
  1749. struct resource res;
  1750. dma_cap_mask_t mask;
  1751. int err, i, j;
  1752. u32 rev;
  1753. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1754. if (dd == NULL) {
  1755. dev_err(dev, "unable to alloc data struct.\n");
  1756. err = -ENOMEM;
  1757. goto data_err;
  1758. }
  1759. dd->dev = dev;
  1760. platform_set_drvdata(pdev, dd);
  1761. INIT_LIST_HEAD(&dd->list);
  1762. spin_lock_init(&dd->lock);
  1763. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1764. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1765. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1766. omap_sham_get_res_pdev(dd, pdev, &res);
  1767. if (err)
  1768. goto data_err;
  1769. dd->io_base = devm_ioremap_resource(dev, &res);
  1770. if (IS_ERR(dd->io_base)) {
  1771. err = PTR_ERR(dd->io_base);
  1772. goto data_err;
  1773. }
  1774. dd->phys_base = res.start;
  1775. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1776. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1777. if (err) {
  1778. dev_err(dev, "unable to request irq %d, err = %d\n",
  1779. dd->irq, err);
  1780. goto data_err;
  1781. }
  1782. dma_cap_zero(mask);
  1783. dma_cap_set(DMA_SLAVE, mask);
  1784. dd->dma_lch = dma_request_chan(dev, "rx");
  1785. if (IS_ERR(dd->dma_lch)) {
  1786. err = PTR_ERR(dd->dma_lch);
  1787. if (err == -EPROBE_DEFER)
  1788. goto data_err;
  1789. dd->polling_mode = 1;
  1790. dev_dbg(dev, "using polling mode instead of dma\n");
  1791. }
  1792. dd->flags |= dd->pdata->flags;
  1793. pm_runtime_use_autosuspend(dev);
  1794. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  1795. dd->fallback_sz = OMAP_SHA_DMA_THRESHOLD;
  1796. pm_runtime_enable(dev);
  1797. pm_runtime_irq_safe(dev);
  1798. err = pm_runtime_get_sync(dev);
  1799. if (err < 0) {
  1800. dev_err(dev, "failed to get sync: %d\n", err);
  1801. goto err_pm;
  1802. }
  1803. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1804. pm_runtime_put_sync(&pdev->dev);
  1805. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1806. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1807. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1808. spin_lock(&sham.lock);
  1809. list_add_tail(&dd->list, &sham.dev_list);
  1810. spin_unlock(&sham.lock);
  1811. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1812. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1813. struct ahash_alg *alg;
  1814. alg = &dd->pdata->algs_info[i].algs_list[j];
  1815. alg->export = omap_sham_export;
  1816. alg->import = omap_sham_import;
  1817. alg->halg.statesize = sizeof(struct omap_sham_reqctx) +
  1818. BUFLEN;
  1819. err = crypto_register_ahash(alg);
  1820. if (err)
  1821. goto err_algs;
  1822. dd->pdata->algs_info[i].registered++;
  1823. }
  1824. }
  1825. err = sysfs_create_group(&dev->kobj, &omap_sham_attr_group);
  1826. if (err) {
  1827. dev_err(dev, "could not create sysfs device attrs\n");
  1828. goto err_algs;
  1829. }
  1830. return 0;
  1831. err_algs:
  1832. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1833. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1834. crypto_unregister_ahash(
  1835. &dd->pdata->algs_info[i].algs_list[j]);
  1836. err_pm:
  1837. pm_runtime_disable(dev);
  1838. if (!dd->polling_mode)
  1839. dma_release_channel(dd->dma_lch);
  1840. data_err:
  1841. dev_err(dev, "initialization failed.\n");
  1842. return err;
  1843. }
  1844. static int omap_sham_remove(struct platform_device *pdev)
  1845. {
  1846. struct omap_sham_dev *dd;
  1847. int i, j;
  1848. dd = platform_get_drvdata(pdev);
  1849. if (!dd)
  1850. return -ENODEV;
  1851. spin_lock(&sham.lock);
  1852. list_del(&dd->list);
  1853. spin_unlock(&sham.lock);
  1854. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1855. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1856. crypto_unregister_ahash(
  1857. &dd->pdata->algs_info[i].algs_list[j]);
  1858. tasklet_kill(&dd->done_task);
  1859. pm_runtime_disable(&pdev->dev);
  1860. if (!dd->polling_mode)
  1861. dma_release_channel(dd->dma_lch);
  1862. return 0;
  1863. }
  1864. #ifdef CONFIG_PM_SLEEP
  1865. static int omap_sham_suspend(struct device *dev)
  1866. {
  1867. pm_runtime_put_sync(dev);
  1868. return 0;
  1869. }
  1870. static int omap_sham_resume(struct device *dev)
  1871. {
  1872. int err = pm_runtime_get_sync(dev);
  1873. if (err < 0) {
  1874. dev_err(dev, "failed to get sync: %d\n", err);
  1875. return err;
  1876. }
  1877. return 0;
  1878. }
  1879. #endif
  1880. static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
  1881. static struct platform_driver omap_sham_driver = {
  1882. .probe = omap_sham_probe,
  1883. .remove = omap_sham_remove,
  1884. .driver = {
  1885. .name = "omap-sham",
  1886. .pm = &omap_sham_pm_ops,
  1887. .of_match_table = omap_sham_of_match,
  1888. },
  1889. };
  1890. module_platform_driver(omap_sham_driver);
  1891. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1892. MODULE_LICENSE("GPL v2");
  1893. MODULE_AUTHOR("Dmitry Kasatkin");
  1894. MODULE_ALIAS("platform:omap-sham");