omap-aes.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%20s: " fmt, __func__
  16. #define prn(num) pr_debug(#num "=%d\n", num)
  17. #define prx(num) pr_debug(#num "=%x\n", num)
  18. #include <linux/err.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/of.h>
  29. #include <linux/of_device.h>
  30. #include <linux/of_address.h>
  31. #include <linux/io.h>
  32. #include <linux/crypto.h>
  33. #include <linux/interrupt.h>
  34. #include <crypto/scatterwalk.h>
  35. #include <crypto/aes.h>
  36. #include <crypto/gcm.h>
  37. #include <crypto/engine.h>
  38. #include <crypto/internal/skcipher.h>
  39. #include <crypto/internal/aead.h>
  40. #include "omap-crypto.h"
  41. #include "omap-aes.h"
  42. /* keep registered devices data here */
  43. static LIST_HEAD(dev_list);
  44. static DEFINE_SPINLOCK(list_lock);
  45. static int aes_fallback_sz = 200;
  46. #ifdef DEBUG
  47. #define omap_aes_read(dd, offset) \
  48. ({ \
  49. int _read_ret; \
  50. _read_ret = __raw_readl(dd->io_base + offset); \
  51. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  52. offset, _read_ret); \
  53. _read_ret; \
  54. })
  55. #else
  56. inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  57. {
  58. return __raw_readl(dd->io_base + offset);
  59. }
  60. #endif
  61. #ifdef DEBUG
  62. #define omap_aes_write(dd, offset, value) \
  63. do { \
  64. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  65. offset, value); \
  66. __raw_writel(value, dd->io_base + offset); \
  67. } while (0)
  68. #else
  69. inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  70. u32 value)
  71. {
  72. __raw_writel(value, dd->io_base + offset);
  73. }
  74. #endif
  75. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  76. u32 value, u32 mask)
  77. {
  78. u32 val;
  79. val = omap_aes_read(dd, offset);
  80. val &= ~mask;
  81. val |= value;
  82. omap_aes_write(dd, offset, val);
  83. }
  84. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  85. u32 *value, int count)
  86. {
  87. for (; count--; value++, offset += 4)
  88. omap_aes_write(dd, offset, *value);
  89. }
  90. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  91. {
  92. int err;
  93. if (!(dd->flags & FLAGS_INIT)) {
  94. dd->flags |= FLAGS_INIT;
  95. dd->err = 0;
  96. }
  97. err = pm_runtime_get_sync(dd->dev);
  98. if (err < 0) {
  99. dev_err(dd->dev, "failed to get sync: %d\n", err);
  100. return err;
  101. }
  102. return 0;
  103. }
  104. void omap_aes_clear_copy_flags(struct omap_aes_dev *dd)
  105. {
  106. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT);
  107. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT);
  108. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT);
  109. }
  110. int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  111. {
  112. struct omap_aes_reqctx *rctx;
  113. unsigned int key32;
  114. int i, err;
  115. u32 val;
  116. err = omap_aes_hw_init(dd);
  117. if (err)
  118. return err;
  119. key32 = dd->ctx->keylen / sizeof(u32);
  120. /* RESET the key as previous HASH keys should not get affected*/
  121. if (dd->flags & FLAGS_GCM)
  122. for (i = 0; i < 0x40; i = i + 4)
  123. omap_aes_write(dd, i, 0x0);
  124. for (i = 0; i < key32; i++) {
  125. omap_aes_write(dd, AES_REG_KEY(dd, i),
  126. __le32_to_cpu(dd->ctx->key[i]));
  127. }
  128. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  129. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  130. if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) {
  131. rctx = aead_request_ctx(dd->aead_req);
  132. omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4);
  133. }
  134. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  135. if (dd->flags & FLAGS_CBC)
  136. val |= AES_REG_CTRL_CBC;
  137. if (dd->flags & (FLAGS_CTR | FLAGS_GCM))
  138. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
  139. if (dd->flags & FLAGS_GCM)
  140. val |= AES_REG_CTRL_GCM;
  141. if (dd->flags & FLAGS_ENCRYPT)
  142. val |= AES_REG_CTRL_DIRECTION;
  143. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
  144. return 0;
  145. }
  146. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  147. {
  148. u32 mask, val;
  149. val = dd->pdata->dma_start;
  150. if (dd->dma_lch_out != NULL)
  151. val |= dd->pdata->dma_enable_out;
  152. if (dd->dma_lch_in != NULL)
  153. val |= dd->pdata->dma_enable_in;
  154. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  155. dd->pdata->dma_start;
  156. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  157. }
  158. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  159. {
  160. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  161. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  162. if (dd->flags & FLAGS_GCM)
  163. omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len);
  164. omap_aes_dma_trigger_omap2(dd, length);
  165. }
  166. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  167. {
  168. u32 mask;
  169. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  170. dd->pdata->dma_start;
  171. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  172. }
  173. struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx)
  174. {
  175. struct omap_aes_dev *dd;
  176. spin_lock_bh(&list_lock);
  177. dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
  178. list_move_tail(&dd->list, &dev_list);
  179. rctx->dd = dd;
  180. spin_unlock_bh(&list_lock);
  181. return dd;
  182. }
  183. static void omap_aes_dma_out_callback(void *data)
  184. {
  185. struct omap_aes_dev *dd = data;
  186. /* dma_lch_out - completed */
  187. tasklet_schedule(&dd->done_task);
  188. }
  189. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  190. {
  191. int err;
  192. dd->dma_lch_out = NULL;
  193. dd->dma_lch_in = NULL;
  194. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  195. if (IS_ERR(dd->dma_lch_in)) {
  196. dev_err(dd->dev, "Unable to request in DMA channel\n");
  197. return PTR_ERR(dd->dma_lch_in);
  198. }
  199. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  200. if (IS_ERR(dd->dma_lch_out)) {
  201. dev_err(dd->dev, "Unable to request out DMA channel\n");
  202. err = PTR_ERR(dd->dma_lch_out);
  203. goto err_dma_out;
  204. }
  205. return 0;
  206. err_dma_out:
  207. dma_release_channel(dd->dma_lch_in);
  208. return err;
  209. }
  210. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  211. {
  212. if (dd->pio_only)
  213. return;
  214. dma_release_channel(dd->dma_lch_out);
  215. dma_release_channel(dd->dma_lch_in);
  216. }
  217. static int omap_aes_crypt_dma(struct omap_aes_dev *dd,
  218. struct scatterlist *in_sg,
  219. struct scatterlist *out_sg,
  220. int in_sg_len, int out_sg_len)
  221. {
  222. struct dma_async_tx_descriptor *tx_in, *tx_out;
  223. struct dma_slave_config cfg;
  224. int ret;
  225. if (dd->pio_only) {
  226. scatterwalk_start(&dd->in_walk, dd->in_sg);
  227. scatterwalk_start(&dd->out_walk, dd->out_sg);
  228. /* Enable DATAIN interrupt and let it take
  229. care of the rest */
  230. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  231. return 0;
  232. }
  233. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  234. memset(&cfg, 0, sizeof(cfg));
  235. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  236. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  237. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  238. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  239. cfg.src_maxburst = DST_MAXBURST;
  240. cfg.dst_maxburst = DST_MAXBURST;
  241. /* IN */
  242. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  243. if (ret) {
  244. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  245. ret);
  246. return ret;
  247. }
  248. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  249. DMA_MEM_TO_DEV,
  250. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  251. if (!tx_in) {
  252. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  253. return -EINVAL;
  254. }
  255. /* No callback necessary */
  256. tx_in->callback_param = dd;
  257. /* OUT */
  258. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  259. if (ret) {
  260. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  261. ret);
  262. return ret;
  263. }
  264. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  265. DMA_DEV_TO_MEM,
  266. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  267. if (!tx_out) {
  268. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  269. return -EINVAL;
  270. }
  271. if (dd->flags & FLAGS_GCM)
  272. tx_out->callback = omap_aes_gcm_dma_out_callback;
  273. else
  274. tx_out->callback = omap_aes_dma_out_callback;
  275. tx_out->callback_param = dd;
  276. dmaengine_submit(tx_in);
  277. dmaengine_submit(tx_out);
  278. dma_async_issue_pending(dd->dma_lch_in);
  279. dma_async_issue_pending(dd->dma_lch_out);
  280. /* start DMA */
  281. dd->pdata->trigger(dd, dd->total);
  282. return 0;
  283. }
  284. int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  285. {
  286. int err;
  287. pr_debug("total: %d\n", dd->total);
  288. if (!dd->pio_only) {
  289. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  290. DMA_TO_DEVICE);
  291. if (!err) {
  292. dev_err(dd->dev, "dma_map_sg() error\n");
  293. return -EINVAL;
  294. }
  295. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  296. DMA_FROM_DEVICE);
  297. if (!err) {
  298. dev_err(dd->dev, "dma_map_sg() error\n");
  299. return -EINVAL;
  300. }
  301. }
  302. err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len,
  303. dd->out_sg_len);
  304. if (err && !dd->pio_only) {
  305. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  306. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  307. DMA_FROM_DEVICE);
  308. }
  309. return err;
  310. }
  311. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  312. {
  313. struct ablkcipher_request *req = dd->req;
  314. pr_debug("err: %d\n", err);
  315. crypto_finalize_ablkcipher_request(dd->engine, req, err);
  316. pm_runtime_mark_last_busy(dd->dev);
  317. pm_runtime_put_autosuspend(dd->dev);
  318. }
  319. int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  320. {
  321. pr_debug("total: %d\n", dd->total);
  322. omap_aes_dma_stop(dd);
  323. return 0;
  324. }
  325. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  326. struct ablkcipher_request *req)
  327. {
  328. if (req)
  329. return crypto_transfer_ablkcipher_request_to_engine(dd->engine, req);
  330. return 0;
  331. }
  332. static int omap_aes_prepare_req(struct crypto_engine *engine,
  333. void *areq)
  334. {
  335. struct ablkcipher_request *req = container_of(areq, struct ablkcipher_request, base);
  336. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  337. crypto_ablkcipher_reqtfm(req));
  338. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  339. struct omap_aes_dev *dd = rctx->dd;
  340. int ret;
  341. u16 flags;
  342. if (!dd)
  343. return -ENODEV;
  344. /* assign new request to device */
  345. dd->req = req;
  346. dd->total = req->nbytes;
  347. dd->total_save = req->nbytes;
  348. dd->in_sg = req->src;
  349. dd->out_sg = req->dst;
  350. dd->orig_out = req->dst;
  351. flags = OMAP_CRYPTO_COPY_DATA;
  352. if (req->src == req->dst)
  353. flags |= OMAP_CRYPTO_FORCE_COPY;
  354. ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE,
  355. dd->in_sgl, flags,
  356. FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
  357. if (ret)
  358. return ret;
  359. ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE,
  360. &dd->out_sgl, 0,
  361. FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
  362. if (ret)
  363. return ret;
  364. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  365. if (dd->in_sg_len < 0)
  366. return dd->in_sg_len;
  367. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  368. if (dd->out_sg_len < 0)
  369. return dd->out_sg_len;
  370. rctx->mode &= FLAGS_MODE_MASK;
  371. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  372. dd->ctx = ctx;
  373. rctx->dd = dd;
  374. return omap_aes_write_ctrl(dd);
  375. }
  376. static int omap_aes_crypt_req(struct crypto_engine *engine,
  377. void *areq)
  378. {
  379. struct ablkcipher_request *req = container_of(areq, struct ablkcipher_request, base);
  380. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  381. struct omap_aes_dev *dd = rctx->dd;
  382. if (!dd)
  383. return -ENODEV;
  384. return omap_aes_crypt_dma_start(dd);
  385. }
  386. static void omap_aes_done_task(unsigned long data)
  387. {
  388. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  389. pr_debug("enter done_task\n");
  390. if (!dd->pio_only) {
  391. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  392. DMA_FROM_DEVICE);
  393. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  394. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  395. DMA_FROM_DEVICE);
  396. omap_aes_crypt_dma_stop(dd);
  397. }
  398. omap_crypto_cleanup(dd->in_sgl, NULL, 0, dd->total_save,
  399. FLAGS_IN_DATA_ST_SHIFT, dd->flags);
  400. omap_crypto_cleanup(&dd->out_sgl, dd->orig_out, 0, dd->total_save,
  401. FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
  402. omap_aes_finish_req(dd, 0);
  403. pr_debug("exit\n");
  404. }
  405. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  406. {
  407. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  408. crypto_ablkcipher_reqtfm(req));
  409. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  410. struct omap_aes_dev *dd;
  411. int ret;
  412. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  413. !!(mode & FLAGS_ENCRYPT),
  414. !!(mode & FLAGS_CBC));
  415. if (req->nbytes < aes_fallback_sz) {
  416. SYNC_SKCIPHER_REQUEST_ON_STACK(subreq, ctx->fallback);
  417. skcipher_request_set_sync_tfm(subreq, ctx->fallback);
  418. skcipher_request_set_callback(subreq, req->base.flags, NULL,
  419. NULL);
  420. skcipher_request_set_crypt(subreq, req->src, req->dst,
  421. req->nbytes, req->info);
  422. if (mode & FLAGS_ENCRYPT)
  423. ret = crypto_skcipher_encrypt(subreq);
  424. else
  425. ret = crypto_skcipher_decrypt(subreq);
  426. skcipher_request_zero(subreq);
  427. return ret;
  428. }
  429. dd = omap_aes_find_dev(rctx);
  430. if (!dd)
  431. return -ENODEV;
  432. rctx->mode = mode;
  433. return omap_aes_handle_queue(dd, req);
  434. }
  435. /* ********************** ALG API ************************************ */
  436. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  437. unsigned int keylen)
  438. {
  439. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  440. int ret;
  441. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  442. keylen != AES_KEYSIZE_256)
  443. return -EINVAL;
  444. pr_debug("enter, keylen: %d\n", keylen);
  445. memcpy(ctx->key, key, keylen);
  446. ctx->keylen = keylen;
  447. crypto_sync_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
  448. crypto_sync_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
  449. CRYPTO_TFM_REQ_MASK);
  450. ret = crypto_sync_skcipher_setkey(ctx->fallback, key, keylen);
  451. if (!ret)
  452. return 0;
  453. return 0;
  454. }
  455. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  456. {
  457. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  458. }
  459. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  460. {
  461. return omap_aes_crypt(req, 0);
  462. }
  463. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  464. {
  465. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  466. }
  467. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  468. {
  469. return omap_aes_crypt(req, FLAGS_CBC);
  470. }
  471. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  472. {
  473. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  474. }
  475. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  476. {
  477. return omap_aes_crypt(req, FLAGS_CTR);
  478. }
  479. static int omap_aes_prepare_req(struct crypto_engine *engine,
  480. void *req);
  481. static int omap_aes_crypt_req(struct crypto_engine *engine,
  482. void *req);
  483. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  484. {
  485. const char *name = crypto_tfm_alg_name(tfm);
  486. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  487. struct crypto_sync_skcipher *blk;
  488. blk = crypto_alloc_sync_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK);
  489. if (IS_ERR(blk))
  490. return PTR_ERR(blk);
  491. ctx->fallback = blk;
  492. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  493. ctx->enginectx.op.prepare_request = omap_aes_prepare_req;
  494. ctx->enginectx.op.unprepare_request = NULL;
  495. ctx->enginectx.op.do_one_request = omap_aes_crypt_req;
  496. return 0;
  497. }
  498. static int omap_aes_gcm_cra_init(struct crypto_aead *tfm)
  499. {
  500. struct omap_aes_dev *dd = NULL;
  501. struct omap_aes_ctx *ctx = crypto_aead_ctx(tfm);
  502. int err;
  503. /* Find AES device, currently picks the first device */
  504. spin_lock_bh(&list_lock);
  505. list_for_each_entry(dd, &dev_list, list) {
  506. break;
  507. }
  508. spin_unlock_bh(&list_lock);
  509. err = pm_runtime_get_sync(dd->dev);
  510. if (err < 0) {
  511. dev_err(dd->dev, "%s: failed to get_sync(%d)\n",
  512. __func__, err);
  513. return err;
  514. }
  515. tfm->reqsize = sizeof(struct omap_aes_reqctx);
  516. ctx->ctr = crypto_alloc_skcipher("ecb(aes)", 0, 0);
  517. if (IS_ERR(ctx->ctr)) {
  518. pr_warn("could not load aes driver for encrypting IV\n");
  519. return PTR_ERR(ctx->ctr);
  520. }
  521. return 0;
  522. }
  523. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  524. {
  525. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  526. if (ctx->fallback)
  527. crypto_free_sync_skcipher(ctx->fallback);
  528. ctx->fallback = NULL;
  529. }
  530. static void omap_aes_gcm_cra_exit(struct crypto_aead *tfm)
  531. {
  532. struct omap_aes_ctx *ctx = crypto_aead_ctx(tfm);
  533. omap_aes_cra_exit(crypto_aead_tfm(tfm));
  534. if (ctx->ctr)
  535. crypto_free_skcipher(ctx->ctr);
  536. }
  537. /* ********************** ALGS ************************************ */
  538. static struct crypto_alg algs_ecb_cbc[] = {
  539. {
  540. .cra_name = "ecb(aes)",
  541. .cra_driver_name = "ecb-aes-omap",
  542. .cra_priority = 300,
  543. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  544. CRYPTO_ALG_KERN_DRIVER_ONLY |
  545. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  546. .cra_blocksize = AES_BLOCK_SIZE,
  547. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  548. .cra_alignmask = 0,
  549. .cra_type = &crypto_ablkcipher_type,
  550. .cra_module = THIS_MODULE,
  551. .cra_init = omap_aes_cra_init,
  552. .cra_exit = omap_aes_cra_exit,
  553. .cra_u.ablkcipher = {
  554. .min_keysize = AES_MIN_KEY_SIZE,
  555. .max_keysize = AES_MAX_KEY_SIZE,
  556. .setkey = omap_aes_setkey,
  557. .encrypt = omap_aes_ecb_encrypt,
  558. .decrypt = omap_aes_ecb_decrypt,
  559. }
  560. },
  561. {
  562. .cra_name = "cbc(aes)",
  563. .cra_driver_name = "cbc-aes-omap",
  564. .cra_priority = 300,
  565. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  566. CRYPTO_ALG_KERN_DRIVER_ONLY |
  567. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  568. .cra_blocksize = AES_BLOCK_SIZE,
  569. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  570. .cra_alignmask = 0,
  571. .cra_type = &crypto_ablkcipher_type,
  572. .cra_module = THIS_MODULE,
  573. .cra_init = omap_aes_cra_init,
  574. .cra_exit = omap_aes_cra_exit,
  575. .cra_u.ablkcipher = {
  576. .min_keysize = AES_MIN_KEY_SIZE,
  577. .max_keysize = AES_MAX_KEY_SIZE,
  578. .ivsize = AES_BLOCK_SIZE,
  579. .setkey = omap_aes_setkey,
  580. .encrypt = omap_aes_cbc_encrypt,
  581. .decrypt = omap_aes_cbc_decrypt,
  582. }
  583. }
  584. };
  585. static struct crypto_alg algs_ctr[] = {
  586. {
  587. .cra_name = "ctr(aes)",
  588. .cra_driver_name = "ctr-aes-omap",
  589. .cra_priority = 300,
  590. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  591. CRYPTO_ALG_KERN_DRIVER_ONLY |
  592. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  593. .cra_blocksize = AES_BLOCK_SIZE,
  594. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  595. .cra_alignmask = 0,
  596. .cra_type = &crypto_ablkcipher_type,
  597. .cra_module = THIS_MODULE,
  598. .cra_init = omap_aes_cra_init,
  599. .cra_exit = omap_aes_cra_exit,
  600. .cra_u.ablkcipher = {
  601. .min_keysize = AES_MIN_KEY_SIZE,
  602. .max_keysize = AES_MAX_KEY_SIZE,
  603. .geniv = "eseqiv",
  604. .ivsize = AES_BLOCK_SIZE,
  605. .setkey = omap_aes_setkey,
  606. .encrypt = omap_aes_ctr_encrypt,
  607. .decrypt = omap_aes_ctr_decrypt,
  608. }
  609. } ,
  610. };
  611. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  612. {
  613. .algs_list = algs_ecb_cbc,
  614. .size = ARRAY_SIZE(algs_ecb_cbc),
  615. },
  616. };
  617. static struct aead_alg algs_aead_gcm[] = {
  618. {
  619. .base = {
  620. .cra_name = "gcm(aes)",
  621. .cra_driver_name = "gcm-aes-omap",
  622. .cra_priority = 300,
  623. .cra_flags = CRYPTO_ALG_ASYNC |
  624. CRYPTO_ALG_KERN_DRIVER_ONLY,
  625. .cra_blocksize = 1,
  626. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  627. .cra_alignmask = 0xf,
  628. .cra_module = THIS_MODULE,
  629. },
  630. .init = omap_aes_gcm_cra_init,
  631. .exit = omap_aes_gcm_cra_exit,
  632. .ivsize = GCM_AES_IV_SIZE,
  633. .maxauthsize = AES_BLOCK_SIZE,
  634. .setkey = omap_aes_gcm_setkey,
  635. .encrypt = omap_aes_gcm_encrypt,
  636. .decrypt = omap_aes_gcm_decrypt,
  637. },
  638. {
  639. .base = {
  640. .cra_name = "rfc4106(gcm(aes))",
  641. .cra_driver_name = "rfc4106-gcm-aes-omap",
  642. .cra_priority = 300,
  643. .cra_flags = CRYPTO_ALG_ASYNC |
  644. CRYPTO_ALG_KERN_DRIVER_ONLY,
  645. .cra_blocksize = 1,
  646. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  647. .cra_alignmask = 0xf,
  648. .cra_module = THIS_MODULE,
  649. },
  650. .init = omap_aes_gcm_cra_init,
  651. .exit = omap_aes_gcm_cra_exit,
  652. .maxauthsize = AES_BLOCK_SIZE,
  653. .ivsize = GCM_RFC4106_IV_SIZE,
  654. .setkey = omap_aes_4106gcm_setkey,
  655. .encrypt = omap_aes_4106gcm_encrypt,
  656. .decrypt = omap_aes_4106gcm_decrypt,
  657. },
  658. };
  659. static struct omap_aes_aead_algs omap_aes_aead_info = {
  660. .algs_list = algs_aead_gcm,
  661. .size = ARRAY_SIZE(algs_aead_gcm),
  662. };
  663. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  664. .algs_info = omap_aes_algs_info_ecb_cbc,
  665. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  666. .trigger = omap_aes_dma_trigger_omap2,
  667. .key_ofs = 0x1c,
  668. .iv_ofs = 0x20,
  669. .ctrl_ofs = 0x30,
  670. .data_ofs = 0x34,
  671. .rev_ofs = 0x44,
  672. .mask_ofs = 0x48,
  673. .dma_enable_in = BIT(2),
  674. .dma_enable_out = BIT(3),
  675. .dma_start = BIT(5),
  676. .major_mask = 0xf0,
  677. .major_shift = 4,
  678. .minor_mask = 0x0f,
  679. .minor_shift = 0,
  680. };
  681. #ifdef CONFIG_OF
  682. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  683. {
  684. .algs_list = algs_ecb_cbc,
  685. .size = ARRAY_SIZE(algs_ecb_cbc),
  686. },
  687. {
  688. .algs_list = algs_ctr,
  689. .size = ARRAY_SIZE(algs_ctr),
  690. },
  691. };
  692. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  693. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  694. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  695. .trigger = omap_aes_dma_trigger_omap2,
  696. .key_ofs = 0x1c,
  697. .iv_ofs = 0x20,
  698. .ctrl_ofs = 0x30,
  699. .data_ofs = 0x34,
  700. .rev_ofs = 0x44,
  701. .mask_ofs = 0x48,
  702. .dma_enable_in = BIT(2),
  703. .dma_enable_out = BIT(3),
  704. .dma_start = BIT(5),
  705. .major_mask = 0xf0,
  706. .major_shift = 4,
  707. .minor_mask = 0x0f,
  708. .minor_shift = 0,
  709. };
  710. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  711. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  712. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  713. .aead_algs_info = &omap_aes_aead_info,
  714. .trigger = omap_aes_dma_trigger_omap4,
  715. .key_ofs = 0x3c,
  716. .iv_ofs = 0x40,
  717. .ctrl_ofs = 0x50,
  718. .data_ofs = 0x60,
  719. .rev_ofs = 0x80,
  720. .mask_ofs = 0x84,
  721. .irq_status_ofs = 0x8c,
  722. .irq_enable_ofs = 0x90,
  723. .dma_enable_in = BIT(5),
  724. .dma_enable_out = BIT(6),
  725. .major_mask = 0x0700,
  726. .major_shift = 8,
  727. .minor_mask = 0x003f,
  728. .minor_shift = 0,
  729. };
  730. static irqreturn_t omap_aes_irq(int irq, void *dev_id)
  731. {
  732. struct omap_aes_dev *dd = dev_id;
  733. u32 status, i;
  734. u32 *src, *dst;
  735. status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
  736. if (status & AES_REG_IRQ_DATA_IN) {
  737. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  738. BUG_ON(!dd->in_sg);
  739. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  740. src = sg_virt(dd->in_sg) + _calc_walked(in);
  741. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  742. omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
  743. scatterwalk_advance(&dd->in_walk, 4);
  744. if (dd->in_sg->length == _calc_walked(in)) {
  745. dd->in_sg = sg_next(dd->in_sg);
  746. if (dd->in_sg) {
  747. scatterwalk_start(&dd->in_walk,
  748. dd->in_sg);
  749. src = sg_virt(dd->in_sg) +
  750. _calc_walked(in);
  751. }
  752. } else {
  753. src++;
  754. }
  755. }
  756. /* Clear IRQ status */
  757. status &= ~AES_REG_IRQ_DATA_IN;
  758. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  759. /* Enable DATA_OUT interrupt */
  760. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
  761. } else if (status & AES_REG_IRQ_DATA_OUT) {
  762. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  763. BUG_ON(!dd->out_sg);
  764. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  765. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  766. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  767. *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
  768. scatterwalk_advance(&dd->out_walk, 4);
  769. if (dd->out_sg->length == _calc_walked(out)) {
  770. dd->out_sg = sg_next(dd->out_sg);
  771. if (dd->out_sg) {
  772. scatterwalk_start(&dd->out_walk,
  773. dd->out_sg);
  774. dst = sg_virt(dd->out_sg) +
  775. _calc_walked(out);
  776. }
  777. } else {
  778. dst++;
  779. }
  780. }
  781. dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
  782. /* Clear IRQ status */
  783. status &= ~AES_REG_IRQ_DATA_OUT;
  784. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  785. if (!dd->total)
  786. /* All bytes read! */
  787. tasklet_schedule(&dd->done_task);
  788. else
  789. /* Enable DATA_IN interrupt for next block */
  790. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  791. }
  792. return IRQ_HANDLED;
  793. }
  794. static const struct of_device_id omap_aes_of_match[] = {
  795. {
  796. .compatible = "ti,omap2-aes",
  797. .data = &omap_aes_pdata_omap2,
  798. },
  799. {
  800. .compatible = "ti,omap3-aes",
  801. .data = &omap_aes_pdata_omap3,
  802. },
  803. {
  804. .compatible = "ti,omap4-aes",
  805. .data = &omap_aes_pdata_omap4,
  806. },
  807. {},
  808. };
  809. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  810. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  811. struct device *dev, struct resource *res)
  812. {
  813. struct device_node *node = dev->of_node;
  814. int err = 0;
  815. dd->pdata = of_device_get_match_data(dev);
  816. if (!dd->pdata) {
  817. dev_err(dev, "no compatible OF match\n");
  818. err = -EINVAL;
  819. goto err;
  820. }
  821. err = of_address_to_resource(node, 0, res);
  822. if (err < 0) {
  823. dev_err(dev, "can't translate OF node address\n");
  824. err = -EINVAL;
  825. goto err;
  826. }
  827. err:
  828. return err;
  829. }
  830. #else
  831. static const struct of_device_id omap_aes_of_match[] = {
  832. {},
  833. };
  834. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  835. struct device *dev, struct resource *res)
  836. {
  837. return -EINVAL;
  838. }
  839. #endif
  840. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  841. struct platform_device *pdev, struct resource *res)
  842. {
  843. struct device *dev = &pdev->dev;
  844. struct resource *r;
  845. int err = 0;
  846. /* Get the base address */
  847. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  848. if (!r) {
  849. dev_err(dev, "no MEM resource info\n");
  850. err = -ENODEV;
  851. goto err;
  852. }
  853. memcpy(res, r, sizeof(*res));
  854. /* Only OMAP2/3 can be non-DT */
  855. dd->pdata = &omap_aes_pdata_omap2;
  856. err:
  857. return err;
  858. }
  859. static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
  860. char *buf)
  861. {
  862. return sprintf(buf, "%d\n", aes_fallback_sz);
  863. }
  864. static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
  865. const char *buf, size_t size)
  866. {
  867. ssize_t status;
  868. long value;
  869. status = kstrtol(buf, 0, &value);
  870. if (status)
  871. return status;
  872. /* HW accelerator only works with buffers > 9 */
  873. if (value < 9) {
  874. dev_err(dev, "minimum fallback size 9\n");
  875. return -EINVAL;
  876. }
  877. aes_fallback_sz = value;
  878. return size;
  879. }
  880. static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
  881. char *buf)
  882. {
  883. struct omap_aes_dev *dd = dev_get_drvdata(dev);
  884. return sprintf(buf, "%d\n", dd->engine->queue.max_qlen);
  885. }
  886. static ssize_t queue_len_store(struct device *dev,
  887. struct device_attribute *attr, const char *buf,
  888. size_t size)
  889. {
  890. struct omap_aes_dev *dd;
  891. ssize_t status;
  892. long value;
  893. unsigned long flags;
  894. status = kstrtol(buf, 0, &value);
  895. if (status)
  896. return status;
  897. if (value < 1)
  898. return -EINVAL;
  899. /*
  900. * Changing the queue size in fly is safe, if size becomes smaller
  901. * than current size, it will just not accept new entries until
  902. * it has shrank enough.
  903. */
  904. spin_lock_bh(&list_lock);
  905. list_for_each_entry(dd, &dev_list, list) {
  906. spin_lock_irqsave(&dd->lock, flags);
  907. dd->engine->queue.max_qlen = value;
  908. dd->aead_queue.base.max_qlen = value;
  909. spin_unlock_irqrestore(&dd->lock, flags);
  910. }
  911. spin_unlock_bh(&list_lock);
  912. return size;
  913. }
  914. static DEVICE_ATTR_RW(queue_len);
  915. static DEVICE_ATTR_RW(fallback);
  916. static struct attribute *omap_aes_attrs[] = {
  917. &dev_attr_queue_len.attr,
  918. &dev_attr_fallback.attr,
  919. NULL,
  920. };
  921. static struct attribute_group omap_aes_attr_group = {
  922. .attrs = omap_aes_attrs,
  923. };
  924. static int omap_aes_probe(struct platform_device *pdev)
  925. {
  926. struct device *dev = &pdev->dev;
  927. struct omap_aes_dev *dd;
  928. struct crypto_alg *algp;
  929. struct aead_alg *aalg;
  930. struct resource res;
  931. int err = -ENOMEM, i, j, irq = -1;
  932. u32 reg;
  933. dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
  934. if (dd == NULL) {
  935. dev_err(dev, "unable to alloc data struct.\n");
  936. goto err_data;
  937. }
  938. dd->dev = dev;
  939. platform_set_drvdata(pdev, dd);
  940. aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH);
  941. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  942. omap_aes_get_res_pdev(dd, pdev, &res);
  943. if (err)
  944. goto err_res;
  945. dd->io_base = devm_ioremap_resource(dev, &res);
  946. if (IS_ERR(dd->io_base)) {
  947. err = PTR_ERR(dd->io_base);
  948. goto err_res;
  949. }
  950. dd->phys_base = res.start;
  951. pm_runtime_use_autosuspend(dev);
  952. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  953. pm_runtime_enable(dev);
  954. err = pm_runtime_get_sync(dev);
  955. if (err < 0) {
  956. dev_err(dev, "%s: failed to get_sync(%d)\n",
  957. __func__, err);
  958. goto err_res;
  959. }
  960. omap_aes_dma_stop(dd);
  961. reg = omap_aes_read(dd, AES_REG_REV(dd));
  962. pm_runtime_put_sync(dev);
  963. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  964. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  965. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  966. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  967. err = omap_aes_dma_init(dd);
  968. if (err == -EPROBE_DEFER) {
  969. goto err_irq;
  970. } else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
  971. dd->pio_only = 1;
  972. irq = platform_get_irq(pdev, 0);
  973. if (irq < 0) {
  974. dev_err(dev, "can't get IRQ resource\n");
  975. err = irq;
  976. goto err_irq;
  977. }
  978. err = devm_request_irq(dev, irq, omap_aes_irq, 0,
  979. dev_name(dev), dd);
  980. if (err) {
  981. dev_err(dev, "Unable to grab omap-aes IRQ\n");
  982. goto err_irq;
  983. }
  984. }
  985. spin_lock_init(&dd->lock);
  986. INIT_LIST_HEAD(&dd->list);
  987. spin_lock(&list_lock);
  988. list_add_tail(&dd->list, &dev_list);
  989. spin_unlock(&list_lock);
  990. /* Initialize crypto engine */
  991. dd->engine = crypto_engine_alloc_init(dev, 1);
  992. if (!dd->engine) {
  993. err = -ENOMEM;
  994. goto err_engine;
  995. }
  996. err = crypto_engine_start(dd->engine);
  997. if (err)
  998. goto err_engine;
  999. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1000. if (!dd->pdata->algs_info[i].registered) {
  1001. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1002. algp = &dd->pdata->algs_info[i].algs_list[j];
  1003. pr_debug("reg alg: %s\n", algp->cra_name);
  1004. INIT_LIST_HEAD(&algp->cra_list);
  1005. err = crypto_register_alg(algp);
  1006. if (err)
  1007. goto err_algs;
  1008. dd->pdata->algs_info[i].registered++;
  1009. }
  1010. }
  1011. }
  1012. if (dd->pdata->aead_algs_info &&
  1013. !dd->pdata->aead_algs_info->registered) {
  1014. for (i = 0; i < dd->pdata->aead_algs_info->size; i++) {
  1015. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  1016. algp = &aalg->base;
  1017. pr_debug("reg alg: %s\n", algp->cra_name);
  1018. INIT_LIST_HEAD(&algp->cra_list);
  1019. err = crypto_register_aead(aalg);
  1020. if (err)
  1021. goto err_aead_algs;
  1022. dd->pdata->aead_algs_info->registered++;
  1023. }
  1024. }
  1025. err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group);
  1026. if (err) {
  1027. dev_err(dev, "could not create sysfs device attrs\n");
  1028. goto err_aead_algs;
  1029. }
  1030. return 0;
  1031. err_aead_algs:
  1032. for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
  1033. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  1034. crypto_unregister_aead(aalg);
  1035. }
  1036. err_algs:
  1037. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1038. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1039. crypto_unregister_alg(
  1040. &dd->pdata->algs_info[i].algs_list[j]);
  1041. err_engine:
  1042. if (dd->engine)
  1043. crypto_engine_exit(dd->engine);
  1044. omap_aes_dma_cleanup(dd);
  1045. err_irq:
  1046. tasklet_kill(&dd->done_task);
  1047. pm_runtime_disable(dev);
  1048. err_res:
  1049. dd = NULL;
  1050. err_data:
  1051. dev_err(dev, "initialization failed.\n");
  1052. return err;
  1053. }
  1054. static int omap_aes_remove(struct platform_device *pdev)
  1055. {
  1056. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  1057. struct aead_alg *aalg;
  1058. int i, j;
  1059. if (!dd)
  1060. return -ENODEV;
  1061. spin_lock(&list_lock);
  1062. list_del(&dd->list);
  1063. spin_unlock(&list_lock);
  1064. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1065. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1066. crypto_unregister_alg(
  1067. &dd->pdata->algs_info[i].algs_list[j]);
  1068. for (i = dd->pdata->aead_algs_info->size - 1; i >= 0; i--) {
  1069. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  1070. crypto_unregister_aead(aalg);
  1071. }
  1072. crypto_engine_exit(dd->engine);
  1073. tasklet_kill(&dd->done_task);
  1074. omap_aes_dma_cleanup(dd);
  1075. pm_runtime_disable(dd->dev);
  1076. dd = NULL;
  1077. return 0;
  1078. }
  1079. #ifdef CONFIG_PM_SLEEP
  1080. static int omap_aes_suspend(struct device *dev)
  1081. {
  1082. pm_runtime_put_sync(dev);
  1083. return 0;
  1084. }
  1085. static int omap_aes_resume(struct device *dev)
  1086. {
  1087. pm_runtime_get_sync(dev);
  1088. return 0;
  1089. }
  1090. #endif
  1091. static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
  1092. static struct platform_driver omap_aes_driver = {
  1093. .probe = omap_aes_probe,
  1094. .remove = omap_aes_remove,
  1095. .driver = {
  1096. .name = "omap-aes",
  1097. .pm = &omap_aes_pm_ops,
  1098. .of_match_table = omap_aes_of_match,
  1099. },
  1100. };
  1101. module_platform_driver(omap_aes_driver);
  1102. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1103. MODULE_LICENSE("GPL v2");
  1104. MODULE_AUTHOR("Dmitry Kasatkin");