cpt_common.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright (C) 2016 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #ifndef __CPT_COMMON_H
  9. #define __CPT_COMMON_H
  10. #include <asm/byteorder.h>
  11. #include <linux/delay.h>
  12. #include <linux/pci.h>
  13. #include "cpt_hw_types.h"
  14. /* Device ID */
  15. #define CPT_81XX_PCI_PF_DEVICE_ID 0xa040
  16. #define CPT_81XX_PCI_VF_DEVICE_ID 0xa041
  17. /* flags to indicate the features supported */
  18. #define CPT_FLAG_SRIOV_ENABLED BIT(1)
  19. #define CPT_FLAG_VF_DRIVER BIT(2)
  20. #define CPT_FLAG_DEVICE_READY BIT(3)
  21. #define cpt_sriov_enabled(cpt) ((cpt)->flags & CPT_FLAG_SRIOV_ENABLED)
  22. #define cpt_vf_driver(cpt) ((cpt)->flags & CPT_FLAG_VF_DRIVER)
  23. #define cpt_device_ready(cpt) ((cpt)->flags & CPT_FLAG_DEVICE_READY)
  24. #define CPT_MBOX_MSG_TYPE_ACK 1
  25. #define CPT_MBOX_MSG_TYPE_NACK 2
  26. #define CPT_MBOX_MSG_TIMEOUT 2000
  27. #define VF_STATE_DOWN 0
  28. #define VF_STATE_UP 1
  29. /*
  30. * CPT Registers map for 81xx
  31. */
  32. /* PF registers */
  33. #define CPTX_PF_CONSTANTS(a) (0x0ll + ((u64)(a) << 36))
  34. #define CPTX_PF_RESET(a) (0x100ll + ((u64)(a) << 36))
  35. #define CPTX_PF_DIAG(a) (0x120ll + ((u64)(a) << 36))
  36. #define CPTX_PF_BIST_STATUS(a) (0x160ll + ((u64)(a) << 36))
  37. #define CPTX_PF_ECC0_CTL(a) (0x200ll + ((u64)(a) << 36))
  38. #define CPTX_PF_ECC0_FLIP(a) (0x210ll + ((u64)(a) << 36))
  39. #define CPTX_PF_ECC0_INT(a) (0x220ll + ((u64)(a) << 36))
  40. #define CPTX_PF_ECC0_INT_W1S(a) (0x230ll + ((u64)(a) << 36))
  41. #define CPTX_PF_ECC0_ENA_W1S(a) (0x240ll + ((u64)(a) << 36))
  42. #define CPTX_PF_ECC0_ENA_W1C(a) (0x250ll + ((u64)(a) << 36))
  43. #define CPTX_PF_MBOX_INTX(a, b) \
  44. (0x400ll + ((u64)(a) << 36) + ((b) << 3))
  45. #define CPTX_PF_MBOX_INT_W1SX(a, b) \
  46. (0x420ll + ((u64)(a) << 36) + ((b) << 3))
  47. #define CPTX_PF_MBOX_ENA_W1CX(a, b) \
  48. (0x440ll + ((u64)(a) << 36) + ((b) << 3))
  49. #define CPTX_PF_MBOX_ENA_W1SX(a, b) \
  50. (0x460ll + ((u64)(a) << 36) + ((b) << 3))
  51. #define CPTX_PF_EXEC_INT(a) (0x500ll + 0x1000000000ll * ((a) & 0x1))
  52. #define CPTX_PF_EXEC_INT_W1S(a) (0x520ll + ((u64)(a) << 36))
  53. #define CPTX_PF_EXEC_ENA_W1C(a) (0x540ll + ((u64)(a) << 36))
  54. #define CPTX_PF_EXEC_ENA_W1S(a) (0x560ll + ((u64)(a) << 36))
  55. #define CPTX_PF_GX_EN(a, b) \
  56. (0x600ll + ((u64)(a) << 36) + ((b) << 3))
  57. #define CPTX_PF_EXEC_INFO(a) (0x700ll + ((u64)(a) << 36))
  58. #define CPTX_PF_EXEC_BUSY(a) (0x800ll + ((u64)(a) << 36))
  59. #define CPTX_PF_EXEC_INFO0(a) (0x900ll + ((u64)(a) << 36))
  60. #define CPTX_PF_EXEC_INFO1(a) (0x910ll + ((u64)(a) << 36))
  61. #define CPTX_PF_INST_REQ_PC(a) (0x10000ll + ((u64)(a) << 36))
  62. #define CPTX_PF_INST_LATENCY_PC(a) \
  63. (0x10020ll + ((u64)(a) << 36))
  64. #define CPTX_PF_RD_REQ_PC(a) (0x10040ll + ((u64)(a) << 36))
  65. #define CPTX_PF_RD_LATENCY_PC(a) (0x10060ll + ((u64)(a) << 36))
  66. #define CPTX_PF_RD_UC_PC(a) (0x10080ll + ((u64)(a) << 36))
  67. #define CPTX_PF_ACTIVE_CYCLES_PC(a) (0x10100ll + ((u64)(a) << 36))
  68. #define CPTX_PF_EXE_CTL(a) (0x4000000ll + ((u64)(a) << 36))
  69. #define CPTX_PF_EXE_STATUS(a) (0x4000008ll + ((u64)(a) << 36))
  70. #define CPTX_PF_EXE_CLK(a) (0x4000010ll + ((u64)(a) << 36))
  71. #define CPTX_PF_EXE_DBG_CTL(a) (0x4000018ll + ((u64)(a) << 36))
  72. #define CPTX_PF_EXE_DBG_DATA(a) (0x4000020ll + ((u64)(a) << 36))
  73. #define CPTX_PF_EXE_BIST_STATUS(a) (0x4000028ll + ((u64)(a) << 36))
  74. #define CPTX_PF_EXE_REQ_TIMER(a) (0x4000030ll + ((u64)(a) << 36))
  75. #define CPTX_PF_EXE_MEM_CTL(a) (0x4000038ll + ((u64)(a) << 36))
  76. #define CPTX_PF_EXE_PERF_CTL(a) (0x4001000ll + ((u64)(a) << 36))
  77. #define CPTX_PF_EXE_DBG_CNTX(a, b) \
  78. (0x4001100ll + ((u64)(a) << 36) + ((b) << 3))
  79. #define CPTX_PF_EXE_PERF_EVENT_CNT(a) (0x4001180ll + ((u64)(a) << 36))
  80. #define CPTX_PF_EXE_EPCI_INBX_CNT(a, b) \
  81. (0x4001200ll + ((u64)(a) << 36) + ((b) << 3))
  82. #define CPTX_PF_EXE_EPCI_OUTBX_CNT(a, b) \
  83. (0x4001240ll + ((u64)(a) << 36) + ((b) << 3))
  84. #define CPTX_PF_ENGX_UCODE_BASE(a, b) \
  85. (0x4002000ll + ((u64)(a) << 36) + ((b) << 3))
  86. #define CPTX_PF_QX_CTL(a, b) \
  87. (0x8000000ll + ((u64)(a) << 36) + ((b) << 20))
  88. #define CPTX_PF_QX_GMCTL(a, b) \
  89. (0x8000020ll + ((u64)(a) << 36) + ((b) << 20))
  90. #define CPTX_PF_QX_CTL2(a, b) \
  91. (0x8000100ll + ((u64)(a) << 36) + ((b) << 20))
  92. #define CPTX_PF_VFX_MBOXX(a, b, c) \
  93. (0x8001000ll + ((u64)(a) << 36) + ((b) << 20) + ((c) << 8))
  94. /* VF registers */
  95. #define CPTX_VQX_CTL(a, b) (0x100ll + ((u64)(a) << 36) + ((b) << 20))
  96. #define CPTX_VQX_SADDR(a, b) (0x200ll + ((u64)(a) << 36) + ((b) << 20))
  97. #define CPTX_VQX_DONE_WAIT(a, b) (0x400ll + ((u64)(a) << 36) + ((b) << 20))
  98. #define CPTX_VQX_INPROG(a, b) (0x410ll + ((u64)(a) << 36) + ((b) << 20))
  99. #define CPTX_VQX_DONE(a, b) (0x420ll + ((u64)(a) << 36) + ((b) << 20))
  100. #define CPTX_VQX_DONE_ACK(a, b) (0x440ll + ((u64)(a) << 36) + ((b) << 20))
  101. #define CPTX_VQX_DONE_INT_W1S(a, b) (0x460ll + ((u64)(a) << 36) + ((b) << 20))
  102. #define CPTX_VQX_DONE_INT_W1C(a, b) (0x468ll + ((u64)(a) << 36) + ((b) << 20))
  103. #define CPTX_VQX_DONE_ENA_W1S(a, b) (0x470ll + ((u64)(a) << 36) + ((b) << 20))
  104. #define CPTX_VQX_DONE_ENA_W1C(a, b) (0x478ll + ((u64)(a) << 36) + ((b) << 20))
  105. #define CPTX_VQX_MISC_INT(a, b) (0x500ll + ((u64)(a) << 36) + ((b) << 20))
  106. #define CPTX_VQX_MISC_INT_W1S(a, b) (0x508ll + ((u64)(a) << 36) + ((b) << 20))
  107. #define CPTX_VQX_MISC_ENA_W1S(a, b) (0x510ll + ((u64)(a) << 36) + ((b) << 20))
  108. #define CPTX_VQX_MISC_ENA_W1C(a, b) (0x518ll + ((u64)(a) << 36) + ((b) << 20))
  109. #define CPTX_VQX_DOORBELL(a, b) (0x600ll + ((u64)(a) << 36) + ((b) << 20))
  110. #define CPTX_VFX_PF_MBOXX(a, b, c) \
  111. (0x1000ll + ((u64)(a) << 36) + ((b) << 20) + ((c) << 3))
  112. enum vftype {
  113. AE_TYPES = 1,
  114. SE_TYPES = 2,
  115. BAD_CPT_TYPES,
  116. };
  117. /* Max CPT devices supported */
  118. enum cpt_mbox_opcode {
  119. CPT_MSG_VF_UP = 1,
  120. CPT_MSG_VF_DOWN,
  121. CPT_MSG_READY,
  122. CPT_MSG_QLEN,
  123. CPT_MSG_QBIND_GRP,
  124. CPT_MSG_VQ_PRIORITY,
  125. };
  126. /* CPT mailbox structure */
  127. struct cpt_mbox {
  128. u64 msg; /* Message type MBOX[0] */
  129. u64 data;/* Data MBOX[1] */
  130. };
  131. /* Register read/write APIs */
  132. static inline void cpt_write_csr64(u8 __iomem *hw_addr, u64 offset,
  133. u64 val)
  134. {
  135. writeq(val, hw_addr + offset);
  136. }
  137. static inline u64 cpt_read_csr64(u8 __iomem *hw_addr, u64 offset)
  138. {
  139. return readq(hw_addr + offset);
  140. }
  141. #endif /* __CPT_COMMON_H */