atmel-tdes.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Cryptographic API.
  4. *
  5. * Support for ATMEL DES/TDES HW acceleration.
  6. *
  7. * Copyright (c) 2012 Eukréa Electromatique - ATMEL
  8. * Author: Nicolas Royer <nicolas@eukrea.com>
  9. *
  10. * Some ideas are from omap-aes.c drivers.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/hw_random.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/device.h>
  21. #include <linux/init.h>
  22. #include <linux/errno.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/scatterlist.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/of_device.h>
  28. #include <linux/delay.h>
  29. #include <linux/crypto.h>
  30. #include <linux/cryptohash.h>
  31. #include <crypto/scatterwalk.h>
  32. #include <crypto/algapi.h>
  33. #include <crypto/des.h>
  34. #include <crypto/hash.h>
  35. #include <crypto/internal/hash.h>
  36. #include <linux/platform_data/crypto-atmel.h>
  37. #include "atmel-tdes-regs.h"
  38. /* TDES flags */
  39. #define TDES_FLAGS_MODE_MASK 0x00ff
  40. #define TDES_FLAGS_ENCRYPT BIT(0)
  41. #define TDES_FLAGS_CBC BIT(1)
  42. #define TDES_FLAGS_CFB BIT(2)
  43. #define TDES_FLAGS_CFB8 BIT(3)
  44. #define TDES_FLAGS_CFB16 BIT(4)
  45. #define TDES_FLAGS_CFB32 BIT(5)
  46. #define TDES_FLAGS_CFB64 BIT(6)
  47. #define TDES_FLAGS_OFB BIT(7)
  48. #define TDES_FLAGS_INIT BIT(16)
  49. #define TDES_FLAGS_FAST BIT(17)
  50. #define TDES_FLAGS_BUSY BIT(18)
  51. #define TDES_FLAGS_DMA BIT(19)
  52. #define ATMEL_TDES_QUEUE_LENGTH 50
  53. #define CFB8_BLOCK_SIZE 1
  54. #define CFB16_BLOCK_SIZE 2
  55. #define CFB32_BLOCK_SIZE 4
  56. struct atmel_tdes_caps {
  57. bool has_dma;
  58. u32 has_cfb_3keys;
  59. };
  60. struct atmel_tdes_dev;
  61. struct atmel_tdes_ctx {
  62. struct atmel_tdes_dev *dd;
  63. int keylen;
  64. u32 key[3*DES_KEY_SIZE / sizeof(u32)];
  65. unsigned long flags;
  66. u16 block_size;
  67. };
  68. struct atmel_tdes_reqctx {
  69. unsigned long mode;
  70. };
  71. struct atmel_tdes_dma {
  72. struct dma_chan *chan;
  73. struct dma_slave_config dma_conf;
  74. };
  75. struct atmel_tdes_dev {
  76. struct list_head list;
  77. unsigned long phys_base;
  78. void __iomem *io_base;
  79. struct atmel_tdes_ctx *ctx;
  80. struct device *dev;
  81. struct clk *iclk;
  82. int irq;
  83. unsigned long flags;
  84. int err;
  85. spinlock_t lock;
  86. struct crypto_queue queue;
  87. struct tasklet_struct done_task;
  88. struct tasklet_struct queue_task;
  89. struct ablkcipher_request *req;
  90. size_t total;
  91. struct scatterlist *in_sg;
  92. unsigned int nb_in_sg;
  93. size_t in_offset;
  94. struct scatterlist *out_sg;
  95. unsigned int nb_out_sg;
  96. size_t out_offset;
  97. size_t buflen;
  98. size_t dma_size;
  99. void *buf_in;
  100. int dma_in;
  101. dma_addr_t dma_addr_in;
  102. struct atmel_tdes_dma dma_lch_in;
  103. void *buf_out;
  104. int dma_out;
  105. dma_addr_t dma_addr_out;
  106. struct atmel_tdes_dma dma_lch_out;
  107. struct atmel_tdes_caps caps;
  108. u32 hw_version;
  109. };
  110. struct atmel_tdes_drv {
  111. struct list_head dev_list;
  112. spinlock_t lock;
  113. };
  114. static struct atmel_tdes_drv atmel_tdes = {
  115. .dev_list = LIST_HEAD_INIT(atmel_tdes.dev_list),
  116. .lock = __SPIN_LOCK_UNLOCKED(atmel_tdes.lock),
  117. };
  118. static int atmel_tdes_sg_copy(struct scatterlist **sg, size_t *offset,
  119. void *buf, size_t buflen, size_t total, int out)
  120. {
  121. size_t count, off = 0;
  122. while (buflen && total) {
  123. count = min((*sg)->length - *offset, total);
  124. count = min(count, buflen);
  125. if (!count)
  126. return off;
  127. scatterwalk_map_and_copy(buf + off, *sg, *offset, count, out);
  128. off += count;
  129. buflen -= count;
  130. *offset += count;
  131. total -= count;
  132. if (*offset == (*sg)->length) {
  133. *sg = sg_next(*sg);
  134. if (*sg)
  135. *offset = 0;
  136. else
  137. total = 0;
  138. }
  139. }
  140. return off;
  141. }
  142. static inline u32 atmel_tdes_read(struct atmel_tdes_dev *dd, u32 offset)
  143. {
  144. return readl_relaxed(dd->io_base + offset);
  145. }
  146. static inline void atmel_tdes_write(struct atmel_tdes_dev *dd,
  147. u32 offset, u32 value)
  148. {
  149. writel_relaxed(value, dd->io_base + offset);
  150. }
  151. static void atmel_tdes_write_n(struct atmel_tdes_dev *dd, u32 offset,
  152. u32 *value, int count)
  153. {
  154. for (; count--; value++, offset += 4)
  155. atmel_tdes_write(dd, offset, *value);
  156. }
  157. static struct atmel_tdes_dev *atmel_tdes_find_dev(struct atmel_tdes_ctx *ctx)
  158. {
  159. struct atmel_tdes_dev *tdes_dd = NULL;
  160. struct atmel_tdes_dev *tmp;
  161. spin_lock_bh(&atmel_tdes.lock);
  162. if (!ctx->dd) {
  163. list_for_each_entry(tmp, &atmel_tdes.dev_list, list) {
  164. tdes_dd = tmp;
  165. break;
  166. }
  167. ctx->dd = tdes_dd;
  168. } else {
  169. tdes_dd = ctx->dd;
  170. }
  171. spin_unlock_bh(&atmel_tdes.lock);
  172. return tdes_dd;
  173. }
  174. static int atmel_tdes_hw_init(struct atmel_tdes_dev *dd)
  175. {
  176. int err;
  177. err = clk_prepare_enable(dd->iclk);
  178. if (err)
  179. return err;
  180. if (!(dd->flags & TDES_FLAGS_INIT)) {
  181. atmel_tdes_write(dd, TDES_CR, TDES_CR_SWRST);
  182. dd->flags |= TDES_FLAGS_INIT;
  183. dd->err = 0;
  184. }
  185. return 0;
  186. }
  187. static inline unsigned int atmel_tdes_get_version(struct atmel_tdes_dev *dd)
  188. {
  189. return atmel_tdes_read(dd, TDES_HW_VERSION) & 0x00000fff;
  190. }
  191. static void atmel_tdes_hw_version_init(struct atmel_tdes_dev *dd)
  192. {
  193. atmel_tdes_hw_init(dd);
  194. dd->hw_version = atmel_tdes_get_version(dd);
  195. dev_info(dd->dev,
  196. "version: 0x%x\n", dd->hw_version);
  197. clk_disable_unprepare(dd->iclk);
  198. }
  199. static void atmel_tdes_dma_callback(void *data)
  200. {
  201. struct atmel_tdes_dev *dd = data;
  202. /* dma_lch_out - completed */
  203. tasklet_schedule(&dd->done_task);
  204. }
  205. static int atmel_tdes_write_ctrl(struct atmel_tdes_dev *dd)
  206. {
  207. int err;
  208. u32 valcr = 0, valmr = TDES_MR_SMOD_PDC;
  209. err = atmel_tdes_hw_init(dd);
  210. if (err)
  211. return err;
  212. if (!dd->caps.has_dma)
  213. atmel_tdes_write(dd, TDES_PTCR,
  214. TDES_PTCR_TXTDIS | TDES_PTCR_RXTDIS);
  215. /* MR register must be set before IV registers */
  216. if (dd->ctx->keylen > (DES_KEY_SIZE << 1)) {
  217. valmr |= TDES_MR_KEYMOD_3KEY;
  218. valmr |= TDES_MR_TDESMOD_TDES;
  219. } else if (dd->ctx->keylen > DES_KEY_SIZE) {
  220. valmr |= TDES_MR_KEYMOD_2KEY;
  221. valmr |= TDES_MR_TDESMOD_TDES;
  222. } else {
  223. valmr |= TDES_MR_TDESMOD_DES;
  224. }
  225. if (dd->flags & TDES_FLAGS_CBC) {
  226. valmr |= TDES_MR_OPMOD_CBC;
  227. } else if (dd->flags & TDES_FLAGS_CFB) {
  228. valmr |= TDES_MR_OPMOD_CFB;
  229. if (dd->flags & TDES_FLAGS_CFB8)
  230. valmr |= TDES_MR_CFBS_8b;
  231. else if (dd->flags & TDES_FLAGS_CFB16)
  232. valmr |= TDES_MR_CFBS_16b;
  233. else if (dd->flags & TDES_FLAGS_CFB32)
  234. valmr |= TDES_MR_CFBS_32b;
  235. else if (dd->flags & TDES_FLAGS_CFB64)
  236. valmr |= TDES_MR_CFBS_64b;
  237. } else if (dd->flags & TDES_FLAGS_OFB) {
  238. valmr |= TDES_MR_OPMOD_OFB;
  239. }
  240. if ((dd->flags & TDES_FLAGS_ENCRYPT) || (dd->flags & TDES_FLAGS_OFB))
  241. valmr |= TDES_MR_CYPHER_ENC;
  242. atmel_tdes_write(dd, TDES_CR, valcr);
  243. atmel_tdes_write(dd, TDES_MR, valmr);
  244. atmel_tdes_write_n(dd, TDES_KEY1W1R, dd->ctx->key,
  245. dd->ctx->keylen >> 2);
  246. if (((dd->flags & TDES_FLAGS_CBC) || (dd->flags & TDES_FLAGS_CFB) ||
  247. (dd->flags & TDES_FLAGS_OFB)) && dd->req->info) {
  248. atmel_tdes_write_n(dd, TDES_IV1R, dd->req->info, 2);
  249. }
  250. return 0;
  251. }
  252. static int atmel_tdes_crypt_pdc_stop(struct atmel_tdes_dev *dd)
  253. {
  254. int err = 0;
  255. size_t count;
  256. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTDIS|TDES_PTCR_RXTDIS);
  257. if (dd->flags & TDES_FLAGS_FAST) {
  258. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  259. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  260. } else {
  261. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  262. dd->dma_size, DMA_FROM_DEVICE);
  263. /* copy data */
  264. count = atmel_tdes_sg_copy(&dd->out_sg, &dd->out_offset,
  265. dd->buf_out, dd->buflen, dd->dma_size, 1);
  266. if (count != dd->dma_size) {
  267. err = -EINVAL;
  268. pr_err("not all data converted: %zu\n", count);
  269. }
  270. }
  271. return err;
  272. }
  273. static int atmel_tdes_buff_init(struct atmel_tdes_dev *dd)
  274. {
  275. int err = -ENOMEM;
  276. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, 0);
  277. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, 0);
  278. dd->buflen = PAGE_SIZE;
  279. dd->buflen &= ~(DES_BLOCK_SIZE - 1);
  280. if (!dd->buf_in || !dd->buf_out) {
  281. dev_err(dd->dev, "unable to alloc pages.\n");
  282. goto err_alloc;
  283. }
  284. /* MAP here */
  285. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in,
  286. dd->buflen, DMA_TO_DEVICE);
  287. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  288. dev_err(dd->dev, "dma %zd bytes error\n", dd->buflen);
  289. err = -EINVAL;
  290. goto err_map_in;
  291. }
  292. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out,
  293. dd->buflen, DMA_FROM_DEVICE);
  294. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  295. dev_err(dd->dev, "dma %zd bytes error\n", dd->buflen);
  296. err = -EINVAL;
  297. goto err_map_out;
  298. }
  299. return 0;
  300. err_map_out:
  301. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
  302. DMA_TO_DEVICE);
  303. err_map_in:
  304. err_alloc:
  305. free_page((unsigned long)dd->buf_out);
  306. free_page((unsigned long)dd->buf_in);
  307. if (err)
  308. pr_err("error: %d\n", err);
  309. return err;
  310. }
  311. static void atmel_tdes_buff_cleanup(struct atmel_tdes_dev *dd)
  312. {
  313. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  314. DMA_FROM_DEVICE);
  315. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
  316. DMA_TO_DEVICE);
  317. free_page((unsigned long)dd->buf_out);
  318. free_page((unsigned long)dd->buf_in);
  319. }
  320. static int atmel_tdes_crypt_pdc(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  321. dma_addr_t dma_addr_out, int length)
  322. {
  323. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  324. struct atmel_tdes_dev *dd = ctx->dd;
  325. int len32;
  326. dd->dma_size = length;
  327. if (!(dd->flags & TDES_FLAGS_FAST)) {
  328. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  329. DMA_TO_DEVICE);
  330. }
  331. if ((dd->flags & TDES_FLAGS_CFB) && (dd->flags & TDES_FLAGS_CFB8))
  332. len32 = DIV_ROUND_UP(length, sizeof(u8));
  333. else if ((dd->flags & TDES_FLAGS_CFB) && (dd->flags & TDES_FLAGS_CFB16))
  334. len32 = DIV_ROUND_UP(length, sizeof(u16));
  335. else
  336. len32 = DIV_ROUND_UP(length, sizeof(u32));
  337. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTDIS|TDES_PTCR_RXTDIS);
  338. atmel_tdes_write(dd, TDES_TPR, dma_addr_in);
  339. atmel_tdes_write(dd, TDES_TCR, len32);
  340. atmel_tdes_write(dd, TDES_RPR, dma_addr_out);
  341. atmel_tdes_write(dd, TDES_RCR, len32);
  342. /* Enable Interrupt */
  343. atmel_tdes_write(dd, TDES_IER, TDES_INT_ENDRX);
  344. /* Start DMA transfer */
  345. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTEN | TDES_PTCR_RXTEN);
  346. return 0;
  347. }
  348. static int atmel_tdes_crypt_dma(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  349. dma_addr_t dma_addr_out, int length)
  350. {
  351. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  352. struct atmel_tdes_dev *dd = ctx->dd;
  353. struct scatterlist sg[2];
  354. struct dma_async_tx_descriptor *in_desc, *out_desc;
  355. dd->dma_size = length;
  356. if (!(dd->flags & TDES_FLAGS_FAST)) {
  357. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  358. DMA_TO_DEVICE);
  359. }
  360. if (dd->flags & TDES_FLAGS_CFB8) {
  361. dd->dma_lch_in.dma_conf.dst_addr_width =
  362. DMA_SLAVE_BUSWIDTH_1_BYTE;
  363. dd->dma_lch_out.dma_conf.src_addr_width =
  364. DMA_SLAVE_BUSWIDTH_1_BYTE;
  365. } else if (dd->flags & TDES_FLAGS_CFB16) {
  366. dd->dma_lch_in.dma_conf.dst_addr_width =
  367. DMA_SLAVE_BUSWIDTH_2_BYTES;
  368. dd->dma_lch_out.dma_conf.src_addr_width =
  369. DMA_SLAVE_BUSWIDTH_2_BYTES;
  370. } else {
  371. dd->dma_lch_in.dma_conf.dst_addr_width =
  372. DMA_SLAVE_BUSWIDTH_4_BYTES;
  373. dd->dma_lch_out.dma_conf.src_addr_width =
  374. DMA_SLAVE_BUSWIDTH_4_BYTES;
  375. }
  376. dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
  377. dmaengine_slave_config(dd->dma_lch_out.chan, &dd->dma_lch_out.dma_conf);
  378. dd->flags |= TDES_FLAGS_DMA;
  379. sg_init_table(&sg[0], 1);
  380. sg_dma_address(&sg[0]) = dma_addr_in;
  381. sg_dma_len(&sg[0]) = length;
  382. sg_init_table(&sg[1], 1);
  383. sg_dma_address(&sg[1]) = dma_addr_out;
  384. sg_dma_len(&sg[1]) = length;
  385. in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, &sg[0],
  386. 1, DMA_MEM_TO_DEV,
  387. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  388. if (!in_desc)
  389. return -EINVAL;
  390. out_desc = dmaengine_prep_slave_sg(dd->dma_lch_out.chan, &sg[1],
  391. 1, DMA_DEV_TO_MEM,
  392. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  393. if (!out_desc)
  394. return -EINVAL;
  395. out_desc->callback = atmel_tdes_dma_callback;
  396. out_desc->callback_param = dd;
  397. dmaengine_submit(out_desc);
  398. dma_async_issue_pending(dd->dma_lch_out.chan);
  399. dmaengine_submit(in_desc);
  400. dma_async_issue_pending(dd->dma_lch_in.chan);
  401. return 0;
  402. }
  403. static int atmel_tdes_crypt_start(struct atmel_tdes_dev *dd)
  404. {
  405. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  406. crypto_ablkcipher_reqtfm(dd->req));
  407. int err, fast = 0, in, out;
  408. size_t count;
  409. dma_addr_t addr_in, addr_out;
  410. if ((!dd->in_offset) && (!dd->out_offset)) {
  411. /* check for alignment */
  412. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32)) &&
  413. IS_ALIGNED(dd->in_sg->length, dd->ctx->block_size);
  414. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32)) &&
  415. IS_ALIGNED(dd->out_sg->length, dd->ctx->block_size);
  416. fast = in && out;
  417. if (sg_dma_len(dd->in_sg) != sg_dma_len(dd->out_sg))
  418. fast = 0;
  419. }
  420. if (fast) {
  421. count = min_t(size_t, dd->total, sg_dma_len(dd->in_sg));
  422. count = min_t(size_t, count, sg_dma_len(dd->out_sg));
  423. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  424. if (!err) {
  425. dev_err(dd->dev, "dma_map_sg() error\n");
  426. return -EINVAL;
  427. }
  428. err = dma_map_sg(dd->dev, dd->out_sg, 1,
  429. DMA_FROM_DEVICE);
  430. if (!err) {
  431. dev_err(dd->dev, "dma_map_sg() error\n");
  432. dma_unmap_sg(dd->dev, dd->in_sg, 1,
  433. DMA_TO_DEVICE);
  434. return -EINVAL;
  435. }
  436. addr_in = sg_dma_address(dd->in_sg);
  437. addr_out = sg_dma_address(dd->out_sg);
  438. dd->flags |= TDES_FLAGS_FAST;
  439. } else {
  440. /* use cache buffers */
  441. count = atmel_tdes_sg_copy(&dd->in_sg, &dd->in_offset,
  442. dd->buf_in, dd->buflen, dd->total, 0);
  443. addr_in = dd->dma_addr_in;
  444. addr_out = dd->dma_addr_out;
  445. dd->flags &= ~TDES_FLAGS_FAST;
  446. }
  447. dd->total -= count;
  448. if (dd->caps.has_dma)
  449. err = atmel_tdes_crypt_dma(tfm, addr_in, addr_out, count);
  450. else
  451. err = atmel_tdes_crypt_pdc(tfm, addr_in, addr_out, count);
  452. if (err && (dd->flags & TDES_FLAGS_FAST)) {
  453. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  454. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
  455. }
  456. return err;
  457. }
  458. static void atmel_tdes_finish_req(struct atmel_tdes_dev *dd, int err)
  459. {
  460. struct ablkcipher_request *req = dd->req;
  461. clk_disable_unprepare(dd->iclk);
  462. dd->flags &= ~TDES_FLAGS_BUSY;
  463. req->base.complete(&req->base, err);
  464. }
  465. static int atmel_tdes_handle_queue(struct atmel_tdes_dev *dd,
  466. struct ablkcipher_request *req)
  467. {
  468. struct crypto_async_request *async_req, *backlog;
  469. struct atmel_tdes_ctx *ctx;
  470. struct atmel_tdes_reqctx *rctx;
  471. unsigned long flags;
  472. int err, ret = 0;
  473. spin_lock_irqsave(&dd->lock, flags);
  474. if (req)
  475. ret = ablkcipher_enqueue_request(&dd->queue, req);
  476. if (dd->flags & TDES_FLAGS_BUSY) {
  477. spin_unlock_irqrestore(&dd->lock, flags);
  478. return ret;
  479. }
  480. backlog = crypto_get_backlog(&dd->queue);
  481. async_req = crypto_dequeue_request(&dd->queue);
  482. if (async_req)
  483. dd->flags |= TDES_FLAGS_BUSY;
  484. spin_unlock_irqrestore(&dd->lock, flags);
  485. if (!async_req)
  486. return ret;
  487. if (backlog)
  488. backlog->complete(backlog, -EINPROGRESS);
  489. req = ablkcipher_request_cast(async_req);
  490. /* assign new request to device */
  491. dd->req = req;
  492. dd->total = req->nbytes;
  493. dd->in_offset = 0;
  494. dd->in_sg = req->src;
  495. dd->out_offset = 0;
  496. dd->out_sg = req->dst;
  497. rctx = ablkcipher_request_ctx(req);
  498. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  499. rctx->mode &= TDES_FLAGS_MODE_MASK;
  500. dd->flags = (dd->flags & ~TDES_FLAGS_MODE_MASK) | rctx->mode;
  501. dd->ctx = ctx;
  502. ctx->dd = dd;
  503. err = atmel_tdes_write_ctrl(dd);
  504. if (!err)
  505. err = atmel_tdes_crypt_start(dd);
  506. if (err) {
  507. /* des_task will not finish it, so do it here */
  508. atmel_tdes_finish_req(dd, err);
  509. tasklet_schedule(&dd->queue_task);
  510. }
  511. return ret;
  512. }
  513. static int atmel_tdes_crypt_dma_stop(struct atmel_tdes_dev *dd)
  514. {
  515. int err = -EINVAL;
  516. size_t count;
  517. if (dd->flags & TDES_FLAGS_DMA) {
  518. err = 0;
  519. if (dd->flags & TDES_FLAGS_FAST) {
  520. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  521. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  522. } else {
  523. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  524. dd->dma_size, DMA_FROM_DEVICE);
  525. /* copy data */
  526. count = atmel_tdes_sg_copy(&dd->out_sg, &dd->out_offset,
  527. dd->buf_out, dd->buflen, dd->dma_size, 1);
  528. if (count != dd->dma_size) {
  529. err = -EINVAL;
  530. pr_err("not all data converted: %zu\n", count);
  531. }
  532. }
  533. }
  534. return err;
  535. }
  536. static int atmel_tdes_crypt(struct ablkcipher_request *req, unsigned long mode)
  537. {
  538. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(
  539. crypto_ablkcipher_reqtfm(req));
  540. struct atmel_tdes_reqctx *rctx = ablkcipher_request_ctx(req);
  541. if (mode & TDES_FLAGS_CFB8) {
  542. if (!IS_ALIGNED(req->nbytes, CFB8_BLOCK_SIZE)) {
  543. pr_err("request size is not exact amount of CFB8 blocks\n");
  544. return -EINVAL;
  545. }
  546. ctx->block_size = CFB8_BLOCK_SIZE;
  547. } else if (mode & TDES_FLAGS_CFB16) {
  548. if (!IS_ALIGNED(req->nbytes, CFB16_BLOCK_SIZE)) {
  549. pr_err("request size is not exact amount of CFB16 blocks\n");
  550. return -EINVAL;
  551. }
  552. ctx->block_size = CFB16_BLOCK_SIZE;
  553. } else if (mode & TDES_FLAGS_CFB32) {
  554. if (!IS_ALIGNED(req->nbytes, CFB32_BLOCK_SIZE)) {
  555. pr_err("request size is not exact amount of CFB32 blocks\n");
  556. return -EINVAL;
  557. }
  558. ctx->block_size = CFB32_BLOCK_SIZE;
  559. } else {
  560. if (!IS_ALIGNED(req->nbytes, DES_BLOCK_SIZE)) {
  561. pr_err("request size is not exact amount of DES blocks\n");
  562. return -EINVAL;
  563. }
  564. ctx->block_size = DES_BLOCK_SIZE;
  565. }
  566. rctx->mode = mode;
  567. return atmel_tdes_handle_queue(ctx->dd, req);
  568. }
  569. static bool atmel_tdes_filter(struct dma_chan *chan, void *slave)
  570. {
  571. struct at_dma_slave *sl = slave;
  572. if (sl && sl->dma_dev == chan->device->dev) {
  573. chan->private = sl;
  574. return true;
  575. } else {
  576. return false;
  577. }
  578. }
  579. static int atmel_tdes_dma_init(struct atmel_tdes_dev *dd,
  580. struct crypto_platform_data *pdata)
  581. {
  582. dma_cap_mask_t mask;
  583. dma_cap_zero(mask);
  584. dma_cap_set(DMA_SLAVE, mask);
  585. /* Try to grab 2 DMA channels */
  586. dd->dma_lch_in.chan = dma_request_slave_channel_compat(mask,
  587. atmel_tdes_filter, &pdata->dma_slave->rxdata, dd->dev, "tx");
  588. if (!dd->dma_lch_in.chan)
  589. goto err_dma_in;
  590. dd->dma_lch_in.dma_conf.direction = DMA_MEM_TO_DEV;
  591. dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
  592. TDES_IDATA1R;
  593. dd->dma_lch_in.dma_conf.src_maxburst = 1;
  594. dd->dma_lch_in.dma_conf.src_addr_width =
  595. DMA_SLAVE_BUSWIDTH_4_BYTES;
  596. dd->dma_lch_in.dma_conf.dst_maxburst = 1;
  597. dd->dma_lch_in.dma_conf.dst_addr_width =
  598. DMA_SLAVE_BUSWIDTH_4_BYTES;
  599. dd->dma_lch_in.dma_conf.device_fc = false;
  600. dd->dma_lch_out.chan = dma_request_slave_channel_compat(mask,
  601. atmel_tdes_filter, &pdata->dma_slave->txdata, dd->dev, "rx");
  602. if (!dd->dma_lch_out.chan)
  603. goto err_dma_out;
  604. dd->dma_lch_out.dma_conf.direction = DMA_DEV_TO_MEM;
  605. dd->dma_lch_out.dma_conf.src_addr = dd->phys_base +
  606. TDES_ODATA1R;
  607. dd->dma_lch_out.dma_conf.src_maxburst = 1;
  608. dd->dma_lch_out.dma_conf.src_addr_width =
  609. DMA_SLAVE_BUSWIDTH_4_BYTES;
  610. dd->dma_lch_out.dma_conf.dst_maxburst = 1;
  611. dd->dma_lch_out.dma_conf.dst_addr_width =
  612. DMA_SLAVE_BUSWIDTH_4_BYTES;
  613. dd->dma_lch_out.dma_conf.device_fc = false;
  614. return 0;
  615. err_dma_out:
  616. dma_release_channel(dd->dma_lch_in.chan);
  617. err_dma_in:
  618. dev_warn(dd->dev, "no DMA channel available\n");
  619. return -ENODEV;
  620. }
  621. static void atmel_tdes_dma_cleanup(struct atmel_tdes_dev *dd)
  622. {
  623. dma_release_channel(dd->dma_lch_in.chan);
  624. dma_release_channel(dd->dma_lch_out.chan);
  625. }
  626. static int atmel_des_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  627. unsigned int keylen)
  628. {
  629. u32 tmp[DES_EXPKEY_WORDS];
  630. int err;
  631. struct crypto_tfm *ctfm = crypto_ablkcipher_tfm(tfm);
  632. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  633. if (keylen != DES_KEY_SIZE) {
  634. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  635. return -EINVAL;
  636. }
  637. err = des_ekey(tmp, key);
  638. if (err == 0 && (ctfm->crt_flags & CRYPTO_TFM_REQ_WEAK_KEY)) {
  639. ctfm->crt_flags |= CRYPTO_TFM_RES_WEAK_KEY;
  640. return -EINVAL;
  641. }
  642. memcpy(ctx->key, key, keylen);
  643. ctx->keylen = keylen;
  644. return 0;
  645. }
  646. static int atmel_tdes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  647. unsigned int keylen)
  648. {
  649. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  650. const char *alg_name;
  651. alg_name = crypto_tfm_alg_name(crypto_ablkcipher_tfm(tfm));
  652. /*
  653. * HW bug in cfb 3-keys mode.
  654. */
  655. if (!ctx->dd->caps.has_cfb_3keys && strstr(alg_name, "cfb")
  656. && (keylen != 2*DES_KEY_SIZE)) {
  657. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  658. return -EINVAL;
  659. } else if ((keylen != 2*DES_KEY_SIZE) && (keylen != 3*DES_KEY_SIZE)) {
  660. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  661. return -EINVAL;
  662. }
  663. memcpy(ctx->key, key, keylen);
  664. ctx->keylen = keylen;
  665. return 0;
  666. }
  667. static int atmel_tdes_ecb_encrypt(struct ablkcipher_request *req)
  668. {
  669. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT);
  670. }
  671. static int atmel_tdes_ecb_decrypt(struct ablkcipher_request *req)
  672. {
  673. return atmel_tdes_crypt(req, 0);
  674. }
  675. static int atmel_tdes_cbc_encrypt(struct ablkcipher_request *req)
  676. {
  677. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CBC);
  678. }
  679. static int atmel_tdes_cbc_decrypt(struct ablkcipher_request *req)
  680. {
  681. return atmel_tdes_crypt(req, TDES_FLAGS_CBC);
  682. }
  683. static int atmel_tdes_cfb_encrypt(struct ablkcipher_request *req)
  684. {
  685. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB);
  686. }
  687. static int atmel_tdes_cfb_decrypt(struct ablkcipher_request *req)
  688. {
  689. return atmel_tdes_crypt(req, TDES_FLAGS_CFB);
  690. }
  691. static int atmel_tdes_cfb8_encrypt(struct ablkcipher_request *req)
  692. {
  693. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  694. TDES_FLAGS_CFB8);
  695. }
  696. static int atmel_tdes_cfb8_decrypt(struct ablkcipher_request *req)
  697. {
  698. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB8);
  699. }
  700. static int atmel_tdes_cfb16_encrypt(struct ablkcipher_request *req)
  701. {
  702. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  703. TDES_FLAGS_CFB16);
  704. }
  705. static int atmel_tdes_cfb16_decrypt(struct ablkcipher_request *req)
  706. {
  707. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB16);
  708. }
  709. static int atmel_tdes_cfb32_encrypt(struct ablkcipher_request *req)
  710. {
  711. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  712. TDES_FLAGS_CFB32);
  713. }
  714. static int atmel_tdes_cfb32_decrypt(struct ablkcipher_request *req)
  715. {
  716. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB32);
  717. }
  718. static int atmel_tdes_ofb_encrypt(struct ablkcipher_request *req)
  719. {
  720. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_OFB);
  721. }
  722. static int atmel_tdes_ofb_decrypt(struct ablkcipher_request *req)
  723. {
  724. return atmel_tdes_crypt(req, TDES_FLAGS_OFB);
  725. }
  726. static int atmel_tdes_cra_init(struct crypto_tfm *tfm)
  727. {
  728. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  729. struct atmel_tdes_dev *dd;
  730. tfm->crt_ablkcipher.reqsize = sizeof(struct atmel_tdes_reqctx);
  731. dd = atmel_tdes_find_dev(ctx);
  732. if (!dd)
  733. return -ENODEV;
  734. return 0;
  735. }
  736. static struct crypto_alg tdes_algs[] = {
  737. {
  738. .cra_name = "ecb(des)",
  739. .cra_driver_name = "atmel-ecb-des",
  740. .cra_priority = 100,
  741. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  742. .cra_blocksize = DES_BLOCK_SIZE,
  743. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  744. .cra_alignmask = 0x7,
  745. .cra_type = &crypto_ablkcipher_type,
  746. .cra_module = THIS_MODULE,
  747. .cra_init = atmel_tdes_cra_init,
  748. .cra_u.ablkcipher = {
  749. .min_keysize = DES_KEY_SIZE,
  750. .max_keysize = DES_KEY_SIZE,
  751. .setkey = atmel_des_setkey,
  752. .encrypt = atmel_tdes_ecb_encrypt,
  753. .decrypt = atmel_tdes_ecb_decrypt,
  754. }
  755. },
  756. {
  757. .cra_name = "cbc(des)",
  758. .cra_driver_name = "atmel-cbc-des",
  759. .cra_priority = 100,
  760. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  761. .cra_blocksize = DES_BLOCK_SIZE,
  762. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  763. .cra_alignmask = 0x7,
  764. .cra_type = &crypto_ablkcipher_type,
  765. .cra_module = THIS_MODULE,
  766. .cra_init = atmel_tdes_cra_init,
  767. .cra_u.ablkcipher = {
  768. .min_keysize = DES_KEY_SIZE,
  769. .max_keysize = DES_KEY_SIZE,
  770. .ivsize = DES_BLOCK_SIZE,
  771. .setkey = atmel_des_setkey,
  772. .encrypt = atmel_tdes_cbc_encrypt,
  773. .decrypt = atmel_tdes_cbc_decrypt,
  774. }
  775. },
  776. {
  777. .cra_name = "cfb(des)",
  778. .cra_driver_name = "atmel-cfb-des",
  779. .cra_priority = 100,
  780. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  781. .cra_blocksize = DES_BLOCK_SIZE,
  782. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  783. .cra_alignmask = 0x7,
  784. .cra_type = &crypto_ablkcipher_type,
  785. .cra_module = THIS_MODULE,
  786. .cra_init = atmel_tdes_cra_init,
  787. .cra_u.ablkcipher = {
  788. .min_keysize = DES_KEY_SIZE,
  789. .max_keysize = DES_KEY_SIZE,
  790. .ivsize = DES_BLOCK_SIZE,
  791. .setkey = atmel_des_setkey,
  792. .encrypt = atmel_tdes_cfb_encrypt,
  793. .decrypt = atmel_tdes_cfb_decrypt,
  794. }
  795. },
  796. {
  797. .cra_name = "cfb8(des)",
  798. .cra_driver_name = "atmel-cfb8-des",
  799. .cra_priority = 100,
  800. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  801. .cra_blocksize = CFB8_BLOCK_SIZE,
  802. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  803. .cra_alignmask = 0,
  804. .cra_type = &crypto_ablkcipher_type,
  805. .cra_module = THIS_MODULE,
  806. .cra_init = atmel_tdes_cra_init,
  807. .cra_u.ablkcipher = {
  808. .min_keysize = DES_KEY_SIZE,
  809. .max_keysize = DES_KEY_SIZE,
  810. .ivsize = DES_BLOCK_SIZE,
  811. .setkey = atmel_des_setkey,
  812. .encrypt = atmel_tdes_cfb8_encrypt,
  813. .decrypt = atmel_tdes_cfb8_decrypt,
  814. }
  815. },
  816. {
  817. .cra_name = "cfb16(des)",
  818. .cra_driver_name = "atmel-cfb16-des",
  819. .cra_priority = 100,
  820. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  821. .cra_blocksize = CFB16_BLOCK_SIZE,
  822. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  823. .cra_alignmask = 0x1,
  824. .cra_type = &crypto_ablkcipher_type,
  825. .cra_module = THIS_MODULE,
  826. .cra_init = atmel_tdes_cra_init,
  827. .cra_u.ablkcipher = {
  828. .min_keysize = DES_KEY_SIZE,
  829. .max_keysize = DES_KEY_SIZE,
  830. .ivsize = DES_BLOCK_SIZE,
  831. .setkey = atmel_des_setkey,
  832. .encrypt = atmel_tdes_cfb16_encrypt,
  833. .decrypt = atmel_tdes_cfb16_decrypt,
  834. }
  835. },
  836. {
  837. .cra_name = "cfb32(des)",
  838. .cra_driver_name = "atmel-cfb32-des",
  839. .cra_priority = 100,
  840. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  841. .cra_blocksize = CFB32_BLOCK_SIZE,
  842. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  843. .cra_alignmask = 0x3,
  844. .cra_type = &crypto_ablkcipher_type,
  845. .cra_module = THIS_MODULE,
  846. .cra_init = atmel_tdes_cra_init,
  847. .cra_u.ablkcipher = {
  848. .min_keysize = DES_KEY_SIZE,
  849. .max_keysize = DES_KEY_SIZE,
  850. .ivsize = DES_BLOCK_SIZE,
  851. .setkey = atmel_des_setkey,
  852. .encrypt = atmel_tdes_cfb32_encrypt,
  853. .decrypt = atmel_tdes_cfb32_decrypt,
  854. }
  855. },
  856. {
  857. .cra_name = "ofb(des)",
  858. .cra_driver_name = "atmel-ofb-des",
  859. .cra_priority = 100,
  860. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  861. .cra_blocksize = DES_BLOCK_SIZE,
  862. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  863. .cra_alignmask = 0x7,
  864. .cra_type = &crypto_ablkcipher_type,
  865. .cra_module = THIS_MODULE,
  866. .cra_init = atmel_tdes_cra_init,
  867. .cra_u.ablkcipher = {
  868. .min_keysize = DES_KEY_SIZE,
  869. .max_keysize = DES_KEY_SIZE,
  870. .ivsize = DES_BLOCK_SIZE,
  871. .setkey = atmel_des_setkey,
  872. .encrypt = atmel_tdes_ofb_encrypt,
  873. .decrypt = atmel_tdes_ofb_decrypt,
  874. }
  875. },
  876. {
  877. .cra_name = "ecb(des3_ede)",
  878. .cra_driver_name = "atmel-ecb-tdes",
  879. .cra_priority = 100,
  880. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  881. .cra_blocksize = DES_BLOCK_SIZE,
  882. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  883. .cra_alignmask = 0x7,
  884. .cra_type = &crypto_ablkcipher_type,
  885. .cra_module = THIS_MODULE,
  886. .cra_init = atmel_tdes_cra_init,
  887. .cra_u.ablkcipher = {
  888. .min_keysize = 2 * DES_KEY_SIZE,
  889. .max_keysize = 3 * DES_KEY_SIZE,
  890. .setkey = atmel_tdes_setkey,
  891. .encrypt = atmel_tdes_ecb_encrypt,
  892. .decrypt = atmel_tdes_ecb_decrypt,
  893. }
  894. },
  895. {
  896. .cra_name = "cbc(des3_ede)",
  897. .cra_driver_name = "atmel-cbc-tdes",
  898. .cra_priority = 100,
  899. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  900. .cra_blocksize = DES_BLOCK_SIZE,
  901. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  902. .cra_alignmask = 0x7,
  903. .cra_type = &crypto_ablkcipher_type,
  904. .cra_module = THIS_MODULE,
  905. .cra_init = atmel_tdes_cra_init,
  906. .cra_u.ablkcipher = {
  907. .min_keysize = 2*DES_KEY_SIZE,
  908. .max_keysize = 3*DES_KEY_SIZE,
  909. .ivsize = DES_BLOCK_SIZE,
  910. .setkey = atmel_tdes_setkey,
  911. .encrypt = atmel_tdes_cbc_encrypt,
  912. .decrypt = atmel_tdes_cbc_decrypt,
  913. }
  914. },
  915. {
  916. .cra_name = "cfb(des3_ede)",
  917. .cra_driver_name = "atmel-cfb-tdes",
  918. .cra_priority = 100,
  919. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  920. .cra_blocksize = DES_BLOCK_SIZE,
  921. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  922. .cra_alignmask = 0x7,
  923. .cra_type = &crypto_ablkcipher_type,
  924. .cra_module = THIS_MODULE,
  925. .cra_init = atmel_tdes_cra_init,
  926. .cra_u.ablkcipher = {
  927. .min_keysize = 2*DES_KEY_SIZE,
  928. .max_keysize = 2*DES_KEY_SIZE,
  929. .ivsize = DES_BLOCK_SIZE,
  930. .setkey = atmel_tdes_setkey,
  931. .encrypt = atmel_tdes_cfb_encrypt,
  932. .decrypt = atmel_tdes_cfb_decrypt,
  933. }
  934. },
  935. {
  936. .cra_name = "cfb8(des3_ede)",
  937. .cra_driver_name = "atmel-cfb8-tdes",
  938. .cra_priority = 100,
  939. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  940. .cra_blocksize = CFB8_BLOCK_SIZE,
  941. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  942. .cra_alignmask = 0,
  943. .cra_type = &crypto_ablkcipher_type,
  944. .cra_module = THIS_MODULE,
  945. .cra_init = atmel_tdes_cra_init,
  946. .cra_u.ablkcipher = {
  947. .min_keysize = 2*DES_KEY_SIZE,
  948. .max_keysize = 2*DES_KEY_SIZE,
  949. .ivsize = DES_BLOCK_SIZE,
  950. .setkey = atmel_tdes_setkey,
  951. .encrypt = atmel_tdes_cfb8_encrypt,
  952. .decrypt = atmel_tdes_cfb8_decrypt,
  953. }
  954. },
  955. {
  956. .cra_name = "cfb16(des3_ede)",
  957. .cra_driver_name = "atmel-cfb16-tdes",
  958. .cra_priority = 100,
  959. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  960. .cra_blocksize = CFB16_BLOCK_SIZE,
  961. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  962. .cra_alignmask = 0x1,
  963. .cra_type = &crypto_ablkcipher_type,
  964. .cra_module = THIS_MODULE,
  965. .cra_init = atmel_tdes_cra_init,
  966. .cra_u.ablkcipher = {
  967. .min_keysize = 2*DES_KEY_SIZE,
  968. .max_keysize = 2*DES_KEY_SIZE,
  969. .ivsize = DES_BLOCK_SIZE,
  970. .setkey = atmel_tdes_setkey,
  971. .encrypt = atmel_tdes_cfb16_encrypt,
  972. .decrypt = atmel_tdes_cfb16_decrypt,
  973. }
  974. },
  975. {
  976. .cra_name = "cfb32(des3_ede)",
  977. .cra_driver_name = "atmel-cfb32-tdes",
  978. .cra_priority = 100,
  979. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  980. .cra_blocksize = CFB32_BLOCK_SIZE,
  981. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  982. .cra_alignmask = 0x3,
  983. .cra_type = &crypto_ablkcipher_type,
  984. .cra_module = THIS_MODULE,
  985. .cra_init = atmel_tdes_cra_init,
  986. .cra_u.ablkcipher = {
  987. .min_keysize = 2*DES_KEY_SIZE,
  988. .max_keysize = 2*DES_KEY_SIZE,
  989. .ivsize = DES_BLOCK_SIZE,
  990. .setkey = atmel_tdes_setkey,
  991. .encrypt = atmel_tdes_cfb32_encrypt,
  992. .decrypt = atmel_tdes_cfb32_decrypt,
  993. }
  994. },
  995. {
  996. .cra_name = "ofb(des3_ede)",
  997. .cra_driver_name = "atmel-ofb-tdes",
  998. .cra_priority = 100,
  999. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  1000. .cra_blocksize = DES_BLOCK_SIZE,
  1001. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  1002. .cra_alignmask = 0x7,
  1003. .cra_type = &crypto_ablkcipher_type,
  1004. .cra_module = THIS_MODULE,
  1005. .cra_init = atmel_tdes_cra_init,
  1006. .cra_u.ablkcipher = {
  1007. .min_keysize = 2*DES_KEY_SIZE,
  1008. .max_keysize = 3*DES_KEY_SIZE,
  1009. .ivsize = DES_BLOCK_SIZE,
  1010. .setkey = atmel_tdes_setkey,
  1011. .encrypt = atmel_tdes_ofb_encrypt,
  1012. .decrypt = atmel_tdes_ofb_decrypt,
  1013. }
  1014. },
  1015. };
  1016. static void atmel_tdes_queue_task(unsigned long data)
  1017. {
  1018. struct atmel_tdes_dev *dd = (struct atmel_tdes_dev *)data;
  1019. atmel_tdes_handle_queue(dd, NULL);
  1020. }
  1021. static void atmel_tdes_done_task(unsigned long data)
  1022. {
  1023. struct atmel_tdes_dev *dd = (struct atmel_tdes_dev *) data;
  1024. int err;
  1025. if (!(dd->flags & TDES_FLAGS_DMA))
  1026. err = atmel_tdes_crypt_pdc_stop(dd);
  1027. else
  1028. err = atmel_tdes_crypt_dma_stop(dd);
  1029. err = dd->err ? : err;
  1030. if (dd->total && !err) {
  1031. if (dd->flags & TDES_FLAGS_FAST) {
  1032. dd->in_sg = sg_next(dd->in_sg);
  1033. dd->out_sg = sg_next(dd->out_sg);
  1034. if (!dd->in_sg || !dd->out_sg)
  1035. err = -EINVAL;
  1036. }
  1037. if (!err)
  1038. err = atmel_tdes_crypt_start(dd);
  1039. if (!err)
  1040. return; /* DMA started. Not fininishing. */
  1041. }
  1042. atmel_tdes_finish_req(dd, err);
  1043. atmel_tdes_handle_queue(dd, NULL);
  1044. }
  1045. static irqreturn_t atmel_tdes_irq(int irq, void *dev_id)
  1046. {
  1047. struct atmel_tdes_dev *tdes_dd = dev_id;
  1048. u32 reg;
  1049. reg = atmel_tdes_read(tdes_dd, TDES_ISR);
  1050. if (reg & atmel_tdes_read(tdes_dd, TDES_IMR)) {
  1051. atmel_tdes_write(tdes_dd, TDES_IDR, reg);
  1052. if (TDES_FLAGS_BUSY & tdes_dd->flags)
  1053. tasklet_schedule(&tdes_dd->done_task);
  1054. else
  1055. dev_warn(tdes_dd->dev, "TDES interrupt when no active requests.\n");
  1056. return IRQ_HANDLED;
  1057. }
  1058. return IRQ_NONE;
  1059. }
  1060. static void atmel_tdes_unregister_algs(struct atmel_tdes_dev *dd)
  1061. {
  1062. int i;
  1063. for (i = 0; i < ARRAY_SIZE(tdes_algs); i++)
  1064. crypto_unregister_alg(&tdes_algs[i]);
  1065. }
  1066. static int atmel_tdes_register_algs(struct atmel_tdes_dev *dd)
  1067. {
  1068. int err, i, j;
  1069. for (i = 0; i < ARRAY_SIZE(tdes_algs); i++) {
  1070. err = crypto_register_alg(&tdes_algs[i]);
  1071. if (err)
  1072. goto err_tdes_algs;
  1073. }
  1074. return 0;
  1075. err_tdes_algs:
  1076. for (j = 0; j < i; j++)
  1077. crypto_unregister_alg(&tdes_algs[j]);
  1078. return err;
  1079. }
  1080. static void atmel_tdes_get_cap(struct atmel_tdes_dev *dd)
  1081. {
  1082. dd->caps.has_dma = 0;
  1083. dd->caps.has_cfb_3keys = 0;
  1084. /* keep only major version number */
  1085. switch (dd->hw_version & 0xf00) {
  1086. case 0x700:
  1087. dd->caps.has_dma = 1;
  1088. dd->caps.has_cfb_3keys = 1;
  1089. break;
  1090. case 0x600:
  1091. break;
  1092. default:
  1093. dev_warn(dd->dev,
  1094. "Unmanaged tdes version, set minimum capabilities\n");
  1095. break;
  1096. }
  1097. }
  1098. #if defined(CONFIG_OF)
  1099. static const struct of_device_id atmel_tdes_dt_ids[] = {
  1100. { .compatible = "atmel,at91sam9g46-tdes" },
  1101. { /* sentinel */ }
  1102. };
  1103. MODULE_DEVICE_TABLE(of, atmel_tdes_dt_ids);
  1104. static struct crypto_platform_data *atmel_tdes_of_init(struct platform_device *pdev)
  1105. {
  1106. struct device_node *np = pdev->dev.of_node;
  1107. struct crypto_platform_data *pdata;
  1108. if (!np) {
  1109. dev_err(&pdev->dev, "device node not found\n");
  1110. return ERR_PTR(-EINVAL);
  1111. }
  1112. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1113. if (!pdata)
  1114. return ERR_PTR(-ENOMEM);
  1115. pdata->dma_slave = devm_kzalloc(&pdev->dev,
  1116. sizeof(*(pdata->dma_slave)),
  1117. GFP_KERNEL);
  1118. if (!pdata->dma_slave)
  1119. return ERR_PTR(-ENOMEM);
  1120. return pdata;
  1121. }
  1122. #else /* CONFIG_OF */
  1123. static inline struct crypto_platform_data *atmel_tdes_of_init(struct platform_device *pdev)
  1124. {
  1125. return ERR_PTR(-EINVAL);
  1126. }
  1127. #endif
  1128. static int atmel_tdes_probe(struct platform_device *pdev)
  1129. {
  1130. struct atmel_tdes_dev *tdes_dd;
  1131. struct crypto_platform_data *pdata;
  1132. struct device *dev = &pdev->dev;
  1133. struct resource *tdes_res;
  1134. int err;
  1135. tdes_dd = devm_kmalloc(&pdev->dev, sizeof(*tdes_dd), GFP_KERNEL);
  1136. if (tdes_dd == NULL) {
  1137. err = -ENOMEM;
  1138. goto tdes_dd_err;
  1139. }
  1140. tdes_dd->dev = dev;
  1141. platform_set_drvdata(pdev, tdes_dd);
  1142. INIT_LIST_HEAD(&tdes_dd->list);
  1143. spin_lock_init(&tdes_dd->lock);
  1144. tasklet_init(&tdes_dd->done_task, atmel_tdes_done_task,
  1145. (unsigned long)tdes_dd);
  1146. tasklet_init(&tdes_dd->queue_task, atmel_tdes_queue_task,
  1147. (unsigned long)tdes_dd);
  1148. crypto_init_queue(&tdes_dd->queue, ATMEL_TDES_QUEUE_LENGTH);
  1149. /* Get the base address */
  1150. tdes_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1151. if (!tdes_res) {
  1152. dev_err(dev, "no MEM resource info\n");
  1153. err = -ENODEV;
  1154. goto res_err;
  1155. }
  1156. tdes_dd->phys_base = tdes_res->start;
  1157. /* Get the IRQ */
  1158. tdes_dd->irq = platform_get_irq(pdev, 0);
  1159. if (tdes_dd->irq < 0) {
  1160. dev_err(dev, "no IRQ resource info\n");
  1161. err = tdes_dd->irq;
  1162. goto res_err;
  1163. }
  1164. err = devm_request_irq(&pdev->dev, tdes_dd->irq, atmel_tdes_irq,
  1165. IRQF_SHARED, "atmel-tdes", tdes_dd);
  1166. if (err) {
  1167. dev_err(dev, "unable to request tdes irq.\n");
  1168. goto res_err;
  1169. }
  1170. /* Initializing the clock */
  1171. tdes_dd->iclk = devm_clk_get(&pdev->dev, "tdes_clk");
  1172. if (IS_ERR(tdes_dd->iclk)) {
  1173. dev_err(dev, "clock initialization failed.\n");
  1174. err = PTR_ERR(tdes_dd->iclk);
  1175. goto res_err;
  1176. }
  1177. tdes_dd->io_base = devm_ioremap_resource(&pdev->dev, tdes_res);
  1178. if (IS_ERR(tdes_dd->io_base)) {
  1179. dev_err(dev, "can't ioremap\n");
  1180. err = PTR_ERR(tdes_dd->io_base);
  1181. goto res_err;
  1182. }
  1183. atmel_tdes_hw_version_init(tdes_dd);
  1184. atmel_tdes_get_cap(tdes_dd);
  1185. err = atmel_tdes_buff_init(tdes_dd);
  1186. if (err)
  1187. goto err_tdes_buff;
  1188. if (tdes_dd->caps.has_dma) {
  1189. pdata = pdev->dev.platform_data;
  1190. if (!pdata) {
  1191. pdata = atmel_tdes_of_init(pdev);
  1192. if (IS_ERR(pdata)) {
  1193. dev_err(&pdev->dev, "platform data not available\n");
  1194. err = PTR_ERR(pdata);
  1195. goto err_pdata;
  1196. }
  1197. }
  1198. if (!pdata->dma_slave) {
  1199. err = -ENXIO;
  1200. goto err_pdata;
  1201. }
  1202. err = atmel_tdes_dma_init(tdes_dd, pdata);
  1203. if (err)
  1204. goto err_tdes_dma;
  1205. dev_info(dev, "using %s, %s for DMA transfers\n",
  1206. dma_chan_name(tdes_dd->dma_lch_in.chan),
  1207. dma_chan_name(tdes_dd->dma_lch_out.chan));
  1208. }
  1209. spin_lock(&atmel_tdes.lock);
  1210. list_add_tail(&tdes_dd->list, &atmel_tdes.dev_list);
  1211. spin_unlock(&atmel_tdes.lock);
  1212. err = atmel_tdes_register_algs(tdes_dd);
  1213. if (err)
  1214. goto err_algs;
  1215. dev_info(dev, "Atmel DES/TDES\n");
  1216. return 0;
  1217. err_algs:
  1218. spin_lock(&atmel_tdes.lock);
  1219. list_del(&tdes_dd->list);
  1220. spin_unlock(&atmel_tdes.lock);
  1221. if (tdes_dd->caps.has_dma)
  1222. atmel_tdes_dma_cleanup(tdes_dd);
  1223. err_tdes_dma:
  1224. err_pdata:
  1225. atmel_tdes_buff_cleanup(tdes_dd);
  1226. err_tdes_buff:
  1227. res_err:
  1228. tasklet_kill(&tdes_dd->done_task);
  1229. tasklet_kill(&tdes_dd->queue_task);
  1230. tdes_dd_err:
  1231. dev_err(dev, "initialization failed.\n");
  1232. return err;
  1233. }
  1234. static int atmel_tdes_remove(struct platform_device *pdev)
  1235. {
  1236. struct atmel_tdes_dev *tdes_dd;
  1237. tdes_dd = platform_get_drvdata(pdev);
  1238. if (!tdes_dd)
  1239. return -ENODEV;
  1240. spin_lock(&atmel_tdes.lock);
  1241. list_del(&tdes_dd->list);
  1242. spin_unlock(&atmel_tdes.lock);
  1243. atmel_tdes_unregister_algs(tdes_dd);
  1244. tasklet_kill(&tdes_dd->done_task);
  1245. tasklet_kill(&tdes_dd->queue_task);
  1246. if (tdes_dd->caps.has_dma)
  1247. atmel_tdes_dma_cleanup(tdes_dd);
  1248. atmel_tdes_buff_cleanup(tdes_dd);
  1249. return 0;
  1250. }
  1251. static struct platform_driver atmel_tdes_driver = {
  1252. .probe = atmel_tdes_probe,
  1253. .remove = atmel_tdes_remove,
  1254. .driver = {
  1255. .name = "atmel_tdes",
  1256. .of_match_table = of_match_ptr(atmel_tdes_dt_ids),
  1257. },
  1258. };
  1259. module_platform_driver(atmel_tdes_driver);
  1260. MODULE_DESCRIPTION("Atmel DES/TDES hw acceleration support.");
  1261. MODULE_LICENSE("GPL v2");
  1262. MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");