clk-44xx.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. * OMAP4 Clock init
  3. *
  4. * Copyright (C) 2013 Texas Instruments, Inc.
  5. *
  6. * Tero Kristo (t-kristo@ti.com)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/list.h>
  14. #include <linux/clk.h>
  15. #include <linux/clkdev.h>
  16. #include <linux/clk/ti.h>
  17. #include <dt-bindings/clock/omap4.h>
  18. #include "clock.h"
  19. /*
  20. * OMAP4 ABE DPLL default frequency. In OMAP4460 TRM version V, section
  21. * "3.6.3.2.3 CM1_ABE Clock Generator" states that the "DPLL_ABE_X2_CLK
  22. * must be set to 196.608 MHz" and hence, the DPLL locked frequency is
  23. * half of this value.
  24. */
  25. #define OMAP4_DPLL_ABE_DEFFREQ 98304000
  26. /*
  27. * OMAP4 USB DPLL default frequency. In OMAP4430 TRM version V, section
  28. * "3.6.3.9.5 DPLL_USB Preferred Settings" shows that the preferred
  29. * locked frequency for the USB DPLL is 960MHz.
  30. */
  31. #define OMAP4_DPLL_USB_DEFFREQ 960000000
  32. static const struct omap_clkctrl_reg_data omap4_mpuss_clkctrl_regs[] __initconst = {
  33. { OMAP4_MPU_CLKCTRL, NULL, 0, "dpll_mpu_m2_ck" },
  34. { 0 },
  35. };
  36. static const struct omap_clkctrl_reg_data omap4_tesla_clkctrl_regs[] __initconst = {
  37. { OMAP4_DSP_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_m4x2_ck" },
  38. { 0 },
  39. };
  40. static const char * const omap4_aess_fclk_parents[] __initconst = {
  41. "abe_clk",
  42. NULL,
  43. };
  44. static const struct omap_clkctrl_div_data omap4_aess_fclk_data __initconst = {
  45. .max_div = 2,
  46. };
  47. static const struct omap_clkctrl_bit_data omap4_aess_bit_data[] __initconst = {
  48. { 24, TI_CLK_DIVIDER, omap4_aess_fclk_parents, &omap4_aess_fclk_data },
  49. { 0 },
  50. };
  51. static const char * const omap4_func_dmic_abe_gfclk_parents[] __initconst = {
  52. "abe_cm:clk:0018:26",
  53. "pad_clks_ck",
  54. "slimbus_clk",
  55. NULL,
  56. };
  57. static const char * const omap4_dmic_sync_mux_ck_parents[] __initconst = {
  58. "abe_24m_fclk",
  59. "syc_clk_div_ck",
  60. "func_24m_clk",
  61. NULL,
  62. };
  63. static const struct omap_clkctrl_bit_data omap4_dmic_bit_data[] __initconst = {
  64. { 24, TI_CLK_MUX, omap4_func_dmic_abe_gfclk_parents, NULL },
  65. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  66. { 0 },
  67. };
  68. static const char * const omap4_func_mcasp_abe_gfclk_parents[] __initconst = {
  69. "abe_cm:clk:0020:26",
  70. "pad_clks_ck",
  71. "slimbus_clk",
  72. NULL,
  73. };
  74. static const struct omap_clkctrl_bit_data omap4_mcasp_bit_data[] __initconst = {
  75. { 24, TI_CLK_MUX, omap4_func_mcasp_abe_gfclk_parents, NULL },
  76. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  77. { 0 },
  78. };
  79. static const char * const omap4_func_mcbsp1_gfclk_parents[] __initconst = {
  80. "abe_cm:clk:0028:26",
  81. "pad_clks_ck",
  82. "slimbus_clk",
  83. NULL,
  84. };
  85. static const struct omap_clkctrl_bit_data omap4_mcbsp1_bit_data[] __initconst = {
  86. { 24, TI_CLK_MUX, omap4_func_mcbsp1_gfclk_parents, NULL },
  87. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  88. { 0 },
  89. };
  90. static const char * const omap4_func_mcbsp2_gfclk_parents[] __initconst = {
  91. "abe_cm:clk:0030:26",
  92. "pad_clks_ck",
  93. "slimbus_clk",
  94. NULL,
  95. };
  96. static const struct omap_clkctrl_bit_data omap4_mcbsp2_bit_data[] __initconst = {
  97. { 24, TI_CLK_MUX, omap4_func_mcbsp2_gfclk_parents, NULL },
  98. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  99. { 0 },
  100. };
  101. static const char * const omap4_func_mcbsp3_gfclk_parents[] __initconst = {
  102. "abe_cm:clk:0038:26",
  103. "pad_clks_ck",
  104. "slimbus_clk",
  105. NULL,
  106. };
  107. static const struct omap_clkctrl_bit_data omap4_mcbsp3_bit_data[] __initconst = {
  108. { 24, TI_CLK_MUX, omap4_func_mcbsp3_gfclk_parents, NULL },
  109. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  110. { 0 },
  111. };
  112. static const char * const omap4_slimbus1_fclk_0_parents[] __initconst = {
  113. "abe_24m_fclk",
  114. NULL,
  115. };
  116. static const char * const omap4_slimbus1_fclk_1_parents[] __initconst = {
  117. "func_24m_clk",
  118. NULL,
  119. };
  120. static const char * const omap4_slimbus1_fclk_2_parents[] __initconst = {
  121. "pad_clks_ck",
  122. NULL,
  123. };
  124. static const char * const omap4_slimbus1_slimbus_clk_parents[] __initconst = {
  125. "slimbus_clk",
  126. NULL,
  127. };
  128. static const struct omap_clkctrl_bit_data omap4_slimbus1_bit_data[] __initconst = {
  129. { 8, TI_CLK_GATE, omap4_slimbus1_fclk_0_parents, NULL },
  130. { 9, TI_CLK_GATE, omap4_slimbus1_fclk_1_parents, NULL },
  131. { 10, TI_CLK_GATE, omap4_slimbus1_fclk_2_parents, NULL },
  132. { 11, TI_CLK_GATE, omap4_slimbus1_slimbus_clk_parents, NULL },
  133. { 0 },
  134. };
  135. static const char * const omap4_timer5_sync_mux_parents[] __initconst = {
  136. "syc_clk_div_ck",
  137. "sys_32k_ck",
  138. NULL,
  139. };
  140. static const struct omap_clkctrl_bit_data omap4_timer5_bit_data[] __initconst = {
  141. { 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
  142. { 0 },
  143. };
  144. static const struct omap_clkctrl_bit_data omap4_timer6_bit_data[] __initconst = {
  145. { 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
  146. { 0 },
  147. };
  148. static const struct omap_clkctrl_bit_data omap4_timer7_bit_data[] __initconst = {
  149. { 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
  150. { 0 },
  151. };
  152. static const struct omap_clkctrl_bit_data omap4_timer8_bit_data[] __initconst = {
  153. { 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
  154. { 0 },
  155. };
  156. static const struct omap_clkctrl_reg_data omap4_abe_clkctrl_regs[] __initconst = {
  157. { OMAP4_L4_ABE_CLKCTRL, NULL, 0, "ocp_abe_iclk" },
  158. { OMAP4_AESS_CLKCTRL, omap4_aess_bit_data, CLKF_SW_SUP, "abe_cm:clk:0008:24" },
  159. { OMAP4_MCPDM_CLKCTRL, NULL, CLKF_SW_SUP, "pad_clks_ck" },
  160. { OMAP4_DMIC_CLKCTRL, omap4_dmic_bit_data, CLKF_SW_SUP, "abe_cm:clk:0018:24" },
  161. { OMAP4_MCASP_CLKCTRL, omap4_mcasp_bit_data, CLKF_SW_SUP, "abe_cm:clk:0020:24" },
  162. { OMAP4_MCBSP1_CLKCTRL, omap4_mcbsp1_bit_data, CLKF_SW_SUP, "abe_cm:clk:0028:24" },
  163. { OMAP4_MCBSP2_CLKCTRL, omap4_mcbsp2_bit_data, CLKF_SW_SUP, "abe_cm:clk:0030:24" },
  164. { OMAP4_MCBSP3_CLKCTRL, omap4_mcbsp3_bit_data, CLKF_SW_SUP, "abe_cm:clk:0038:24" },
  165. { OMAP4_SLIMBUS1_CLKCTRL, omap4_slimbus1_bit_data, CLKF_SW_SUP, "abe_cm:clk:0040:8" },
  166. { OMAP4_TIMER5_CLKCTRL, omap4_timer5_bit_data, CLKF_SW_SUP, "abe_cm:clk:0048:24" },
  167. { OMAP4_TIMER6_CLKCTRL, omap4_timer6_bit_data, CLKF_SW_SUP, "abe_cm:clk:0050:24" },
  168. { OMAP4_TIMER7_CLKCTRL, omap4_timer7_bit_data, CLKF_SW_SUP, "abe_cm:clk:0058:24" },
  169. { OMAP4_TIMER8_CLKCTRL, omap4_timer8_bit_data, CLKF_SW_SUP, "abe_cm:clk:0060:24" },
  170. { OMAP4_WD_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
  171. { 0 },
  172. };
  173. static const struct omap_clkctrl_reg_data omap4_l4_ao_clkctrl_regs[] __initconst = {
  174. { OMAP4_SMARTREFLEX_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
  175. { OMAP4_SMARTREFLEX_IVA_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
  176. { OMAP4_SMARTREFLEX_CORE_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
  177. { 0 },
  178. };
  179. static const struct omap_clkctrl_reg_data omap4_l3_1_clkctrl_regs[] __initconst = {
  180. { OMAP4_L3_MAIN_1_CLKCTRL, NULL, 0, "l3_div_ck" },
  181. { 0 },
  182. };
  183. static const struct omap_clkctrl_reg_data omap4_l3_2_clkctrl_regs[] __initconst = {
  184. { OMAP4_L3_MAIN_2_CLKCTRL, NULL, 0, "l3_div_ck" },
  185. { OMAP4_GPMC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
  186. { OMAP4_OCMC_RAM_CLKCTRL, NULL, 0, "l3_div_ck" },
  187. { 0 },
  188. };
  189. static const struct omap_clkctrl_reg_data omap4_ducati_clkctrl_regs[] __initconst = {
  190. { OMAP4_IPU_CLKCTRL, NULL, CLKF_HW_SUP, "ducati_clk_mux_ck" },
  191. { 0 },
  192. };
  193. static const struct omap_clkctrl_reg_data omap4_l3_dma_clkctrl_regs[] __initconst = {
  194. { OMAP4_DMA_SYSTEM_CLKCTRL, NULL, 0, "l3_div_ck" },
  195. { 0 },
  196. };
  197. static const struct omap_clkctrl_reg_data omap4_l3_emif_clkctrl_regs[] __initconst = {
  198. { OMAP4_DMM_CLKCTRL, NULL, 0, "l3_div_ck" },
  199. { OMAP4_EMIF1_CLKCTRL, NULL, CLKF_HW_SUP, "ddrphy_ck" },
  200. { OMAP4_EMIF2_CLKCTRL, NULL, CLKF_HW_SUP, "ddrphy_ck" },
  201. { 0 },
  202. };
  203. static const struct omap_clkctrl_reg_data omap4_d2d_clkctrl_regs[] __initconst = {
  204. { OMAP4_C2C_CLKCTRL, NULL, 0, "div_core_ck" },
  205. { 0 },
  206. };
  207. static const struct omap_clkctrl_reg_data omap4_l4_cfg_clkctrl_regs[] __initconst = {
  208. { OMAP4_L4_CFG_CLKCTRL, NULL, 0, "l4_div_ck" },
  209. { OMAP4_SPINLOCK_CLKCTRL, NULL, 0, "l4_div_ck" },
  210. { OMAP4_MAILBOX_CLKCTRL, NULL, 0, "l4_div_ck" },
  211. { 0 },
  212. };
  213. static const struct omap_clkctrl_reg_data omap4_l3_instr_clkctrl_regs[] __initconst = {
  214. { OMAP4_L3_MAIN_3_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
  215. { OMAP4_L3_INSTR_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
  216. { OMAP4_OCP_WP_NOC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
  217. { 0 },
  218. };
  219. static const struct omap_clkctrl_reg_data omap4_ivahd_clkctrl_regs[] __initconst = {
  220. { OMAP4_IVA_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_m5x2_ck" },
  221. { OMAP4_SL2IF_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_m5x2_ck" },
  222. { 0 },
  223. };
  224. static const char * const omap4_iss_ctrlclk_parents[] __initconst = {
  225. "func_96m_fclk",
  226. NULL,
  227. };
  228. static const struct omap_clkctrl_bit_data omap4_iss_bit_data[] __initconst = {
  229. { 8, TI_CLK_GATE, omap4_iss_ctrlclk_parents, NULL },
  230. { 0 },
  231. };
  232. static const char * const omap4_fdif_fck_parents[] __initconst = {
  233. "dpll_per_m4x2_ck",
  234. NULL,
  235. };
  236. static const struct omap_clkctrl_div_data omap4_fdif_fck_data __initconst = {
  237. .max_div = 4,
  238. .flags = CLK_DIVIDER_POWER_OF_TWO,
  239. };
  240. static const struct omap_clkctrl_bit_data omap4_fdif_bit_data[] __initconst = {
  241. { 24, TI_CLK_DIVIDER, omap4_fdif_fck_parents, &omap4_fdif_fck_data },
  242. { 0 },
  243. };
  244. static const struct omap_clkctrl_reg_data omap4_iss_clkctrl_regs[] __initconst = {
  245. { OMAP4_ISS_CLKCTRL, omap4_iss_bit_data, CLKF_SW_SUP, "ducati_clk_mux_ck" },
  246. { OMAP4_FDIF_CLKCTRL, omap4_fdif_bit_data, CLKF_SW_SUP, "iss_cm:clk:0008:24" },
  247. { 0 },
  248. };
  249. static const char * const omap4_dss_dss_clk_parents[] __initconst = {
  250. "dpll_per_m5x2_ck",
  251. NULL,
  252. };
  253. static const char * const omap4_dss_48mhz_clk_parents[] __initconst = {
  254. "func_48mc_fclk",
  255. NULL,
  256. };
  257. static const char * const omap4_dss_sys_clk_parents[] __initconst = {
  258. "syc_clk_div_ck",
  259. NULL,
  260. };
  261. static const char * const omap4_dss_tv_clk_parents[] __initconst = {
  262. "extalt_clkin_ck",
  263. NULL,
  264. };
  265. static const struct omap_clkctrl_bit_data omap4_dss_core_bit_data[] __initconst = {
  266. { 8, TI_CLK_GATE, omap4_dss_dss_clk_parents, NULL },
  267. { 9, TI_CLK_GATE, omap4_dss_48mhz_clk_parents, NULL },
  268. { 10, TI_CLK_GATE, omap4_dss_sys_clk_parents, NULL },
  269. { 11, TI_CLK_GATE, omap4_dss_tv_clk_parents, NULL },
  270. { 0 },
  271. };
  272. static const struct omap_clkctrl_reg_data omap4_l3_dss_clkctrl_regs[] __initconst = {
  273. { OMAP4_DSS_CORE_CLKCTRL, omap4_dss_core_bit_data, CLKF_SW_SUP, "l3_dss_cm:clk:0000:8" },
  274. { 0 },
  275. };
  276. static const char * const omap4_sgx_clk_mux_parents[] __initconst = {
  277. "dpll_core_m7x2_ck",
  278. "dpll_per_m7x2_ck",
  279. NULL,
  280. };
  281. static const struct omap_clkctrl_bit_data omap4_gpu_bit_data[] __initconst = {
  282. { 24, TI_CLK_MUX, omap4_sgx_clk_mux_parents, NULL },
  283. { 0 },
  284. };
  285. static const struct omap_clkctrl_reg_data omap4_l3_gfx_clkctrl_regs[] __initconst = {
  286. { OMAP4_GPU_CLKCTRL, omap4_gpu_bit_data, CLKF_SW_SUP, "l3_gfx_cm:clk:0000:24" },
  287. { 0 },
  288. };
  289. static const char * const omap4_hsmmc1_fclk_parents[] __initconst = {
  290. "func_64m_fclk",
  291. "func_96m_fclk",
  292. NULL,
  293. };
  294. static const struct omap_clkctrl_bit_data omap4_mmc1_bit_data[] __initconst = {
  295. { 24, TI_CLK_MUX, omap4_hsmmc1_fclk_parents, NULL },
  296. { 0 },
  297. };
  298. static const struct omap_clkctrl_bit_data omap4_mmc2_bit_data[] __initconst = {
  299. { 24, TI_CLK_MUX, omap4_hsmmc1_fclk_parents, NULL },
  300. { 0 },
  301. };
  302. static const char * const omap4_hsi_fck_parents[] __initconst = {
  303. "dpll_per_m2x2_ck",
  304. NULL,
  305. };
  306. static const struct omap_clkctrl_div_data omap4_hsi_fck_data __initconst = {
  307. .max_div = 4,
  308. .flags = CLK_DIVIDER_POWER_OF_TWO,
  309. };
  310. static const struct omap_clkctrl_bit_data omap4_hsi_bit_data[] __initconst = {
  311. { 24, TI_CLK_DIVIDER, omap4_hsi_fck_parents, &omap4_hsi_fck_data },
  312. { 0 },
  313. };
  314. static const char * const omap4_usb_host_hs_utmi_p1_clk_parents[] __initconst = {
  315. "l3_init_cm:clk:0038:24",
  316. NULL,
  317. };
  318. static const char * const omap4_usb_host_hs_utmi_p2_clk_parents[] __initconst = {
  319. "l3_init_cm:clk:0038:25",
  320. NULL,
  321. };
  322. static const char * const omap4_usb_host_hs_utmi_p3_clk_parents[] __initconst = {
  323. "init_60m_fclk",
  324. NULL,
  325. };
  326. static const char * const omap4_usb_host_hs_hsic480m_p1_clk_parents[] __initconst = {
  327. "dpll_usb_m2_ck",
  328. NULL,
  329. };
  330. static const char * const omap4_utmi_p1_gfclk_parents[] __initconst = {
  331. "init_60m_fclk",
  332. "xclk60mhsp1_ck",
  333. NULL,
  334. };
  335. static const char * const omap4_utmi_p2_gfclk_parents[] __initconst = {
  336. "init_60m_fclk",
  337. "xclk60mhsp2_ck",
  338. NULL,
  339. };
  340. static const struct omap_clkctrl_bit_data omap4_usb_host_hs_bit_data[] __initconst = {
  341. { 8, TI_CLK_GATE, omap4_usb_host_hs_utmi_p1_clk_parents, NULL },
  342. { 9, TI_CLK_GATE, omap4_usb_host_hs_utmi_p2_clk_parents, NULL },
  343. { 10, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  344. { 11, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  345. { 12, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  346. { 13, TI_CLK_GATE, omap4_usb_host_hs_hsic480m_p1_clk_parents, NULL },
  347. { 14, TI_CLK_GATE, omap4_usb_host_hs_hsic480m_p1_clk_parents, NULL },
  348. { 15, TI_CLK_GATE, omap4_dss_48mhz_clk_parents, NULL },
  349. { 24, TI_CLK_MUX, omap4_utmi_p1_gfclk_parents, NULL },
  350. { 25, TI_CLK_MUX, omap4_utmi_p2_gfclk_parents, NULL },
  351. { 0 },
  352. };
  353. static const char * const omap4_usb_otg_hs_xclk_parents[] __initconst = {
  354. "l3_init_cm:clk:0040:24",
  355. NULL,
  356. };
  357. static const char * const omap4_otg_60m_gfclk_parents[] __initconst = {
  358. "utmi_phy_clkout_ck",
  359. "xclk60motg_ck",
  360. NULL,
  361. };
  362. static const struct omap_clkctrl_bit_data omap4_usb_otg_hs_bit_data[] __initconst = {
  363. { 8, TI_CLK_GATE, omap4_usb_otg_hs_xclk_parents, NULL },
  364. { 24, TI_CLK_MUX, omap4_otg_60m_gfclk_parents, NULL },
  365. { 0 },
  366. };
  367. static const struct omap_clkctrl_bit_data omap4_usb_tll_hs_bit_data[] __initconst = {
  368. { 8, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  369. { 9, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  370. { 10, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  371. { 0 },
  372. };
  373. static const char * const omap4_ocp2scp_usb_phy_phy_48m_parents[] __initconst = {
  374. "func_48m_fclk",
  375. NULL,
  376. };
  377. static const struct omap_clkctrl_bit_data omap4_ocp2scp_usb_phy_bit_data[] __initconst = {
  378. { 8, TI_CLK_GATE, omap4_ocp2scp_usb_phy_phy_48m_parents, NULL },
  379. { 0 },
  380. };
  381. static const struct omap_clkctrl_reg_data omap4_l3_init_clkctrl_regs[] __initconst = {
  382. { OMAP4_MMC1_CLKCTRL, omap4_mmc1_bit_data, CLKF_SW_SUP, "l3_init_cm:clk:0008:24" },
  383. { OMAP4_MMC2_CLKCTRL, omap4_mmc2_bit_data, CLKF_SW_SUP, "l3_init_cm:clk:0010:24" },
  384. { OMAP4_HSI_CLKCTRL, omap4_hsi_bit_data, CLKF_HW_SUP, "l3_init_cm:clk:0018:24" },
  385. { OMAP4_USB_HOST_HS_CLKCTRL, omap4_usb_host_hs_bit_data, CLKF_SW_SUP, "init_60m_fclk" },
  386. { OMAP4_USB_OTG_HS_CLKCTRL, omap4_usb_otg_hs_bit_data, CLKF_HW_SUP, "l3_div_ck" },
  387. { OMAP4_USB_TLL_HS_CLKCTRL, omap4_usb_tll_hs_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  388. { OMAP4_USB_HOST_FS_CLKCTRL, NULL, CLKF_SW_SUP, "func_48mc_fclk" },
  389. { OMAP4_OCP2SCP_USB_PHY_CLKCTRL, omap4_ocp2scp_usb_phy_bit_data, CLKF_HW_SUP, "l3_init_cm:clk:00c0:8" },
  390. { 0 },
  391. };
  392. static const char * const omap4_cm2_dm10_mux_parents[] __initconst = {
  393. "sys_clkin_ck",
  394. "sys_32k_ck",
  395. NULL,
  396. };
  397. static const struct omap_clkctrl_bit_data omap4_timer10_bit_data[] __initconst = {
  398. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  399. { 0 },
  400. };
  401. static const struct omap_clkctrl_bit_data omap4_timer11_bit_data[] __initconst = {
  402. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  403. { 0 },
  404. };
  405. static const struct omap_clkctrl_bit_data omap4_timer2_bit_data[] __initconst = {
  406. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  407. { 0 },
  408. };
  409. static const struct omap_clkctrl_bit_data omap4_timer3_bit_data[] __initconst = {
  410. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  411. { 0 },
  412. };
  413. static const struct omap_clkctrl_bit_data omap4_timer4_bit_data[] __initconst = {
  414. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  415. { 0 },
  416. };
  417. static const struct omap_clkctrl_bit_data omap4_timer9_bit_data[] __initconst = {
  418. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  419. { 0 },
  420. };
  421. static const char * const omap4_gpio2_dbclk_parents[] __initconst = {
  422. "sys_32k_ck",
  423. NULL,
  424. };
  425. static const struct omap_clkctrl_bit_data omap4_gpio2_bit_data[] __initconst = {
  426. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  427. { 0 },
  428. };
  429. static const struct omap_clkctrl_bit_data omap4_gpio3_bit_data[] __initconst = {
  430. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  431. { 0 },
  432. };
  433. static const struct omap_clkctrl_bit_data omap4_gpio4_bit_data[] __initconst = {
  434. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  435. { 0 },
  436. };
  437. static const struct omap_clkctrl_bit_data omap4_gpio5_bit_data[] __initconst = {
  438. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  439. { 0 },
  440. };
  441. static const struct omap_clkctrl_bit_data omap4_gpio6_bit_data[] __initconst = {
  442. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  443. { 0 },
  444. };
  445. static const char * const omap4_per_mcbsp4_gfclk_parents[] __initconst = {
  446. "l4_per_cm:clk:00c0:26",
  447. "pad_clks_ck",
  448. NULL,
  449. };
  450. static const char * const omap4_mcbsp4_sync_mux_ck_parents[] __initconst = {
  451. "func_96m_fclk",
  452. "per_abe_nc_fclk",
  453. NULL,
  454. };
  455. static const struct omap_clkctrl_bit_data omap4_mcbsp4_bit_data[] __initconst = {
  456. { 24, TI_CLK_MUX, omap4_per_mcbsp4_gfclk_parents, NULL },
  457. { 26, TI_CLK_MUX, omap4_mcbsp4_sync_mux_ck_parents, NULL },
  458. { 0 },
  459. };
  460. static const char * const omap4_slimbus2_fclk_0_parents[] __initconst = {
  461. "func_24mc_fclk",
  462. NULL,
  463. };
  464. static const char * const omap4_slimbus2_fclk_1_parents[] __initconst = {
  465. "per_abe_24m_fclk",
  466. NULL,
  467. };
  468. static const char * const omap4_slimbus2_slimbus_clk_parents[] __initconst = {
  469. "pad_slimbus_core_clks_ck",
  470. NULL,
  471. };
  472. static const struct omap_clkctrl_bit_data omap4_slimbus2_bit_data[] __initconst = {
  473. { 8, TI_CLK_GATE, omap4_slimbus2_fclk_0_parents, NULL },
  474. { 9, TI_CLK_GATE, omap4_slimbus2_fclk_1_parents, NULL },
  475. { 10, TI_CLK_GATE, omap4_slimbus2_slimbus_clk_parents, NULL },
  476. { 0 },
  477. };
  478. static const struct omap_clkctrl_reg_data omap4_l4_per_clkctrl_regs[] __initconst = {
  479. { OMAP4_TIMER10_CLKCTRL, omap4_timer10_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0008:24" },
  480. { OMAP4_TIMER11_CLKCTRL, omap4_timer11_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0010:24" },
  481. { OMAP4_TIMER2_CLKCTRL, omap4_timer2_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0018:24" },
  482. { OMAP4_TIMER3_CLKCTRL, omap4_timer3_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0020:24" },
  483. { OMAP4_TIMER4_CLKCTRL, omap4_timer4_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0028:24" },
  484. { OMAP4_TIMER9_CLKCTRL, omap4_timer9_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0030:24" },
  485. { OMAP4_ELM_CLKCTRL, NULL, 0, "l4_div_ck" },
  486. { OMAP4_GPIO2_CLKCTRL, omap4_gpio2_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  487. { OMAP4_GPIO3_CLKCTRL, omap4_gpio3_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  488. { OMAP4_GPIO4_CLKCTRL, omap4_gpio4_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  489. { OMAP4_GPIO5_CLKCTRL, omap4_gpio5_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  490. { OMAP4_GPIO6_CLKCTRL, omap4_gpio6_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  491. { OMAP4_HDQ1W_CLKCTRL, NULL, CLKF_SW_SUP, "func_12m_fclk" },
  492. { OMAP4_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
  493. { OMAP4_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
  494. { OMAP4_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
  495. { OMAP4_I2C4_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
  496. { OMAP4_L4_PER_CLKCTRL, NULL, 0, "l4_div_ck" },
  497. { OMAP4_MCBSP4_CLKCTRL, omap4_mcbsp4_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:00c0:24" },
  498. { OMAP4_MCSPI1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  499. { OMAP4_MCSPI2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  500. { OMAP4_MCSPI3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  501. { OMAP4_MCSPI4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  502. { OMAP4_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  503. { OMAP4_MMC4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  504. { OMAP4_SLIMBUS2_CLKCTRL, omap4_slimbus2_bit_data, CLKF_SW_SUP, "l4_per_cm:clk:0118:8" },
  505. { OMAP4_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  506. { OMAP4_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  507. { OMAP4_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  508. { OMAP4_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  509. { OMAP4_MMC5_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  510. { 0 },
  511. };
  512. static const struct omap_clkctrl_bit_data omap4_gpio1_bit_data[] __initconst = {
  513. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  514. { 0 },
  515. };
  516. static const struct omap_clkctrl_bit_data omap4_timer1_bit_data[] __initconst = {
  517. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  518. { 0 },
  519. };
  520. static const struct omap_clkctrl_reg_data omap4_l4_wkup_clkctrl_regs[] __initconst = {
  521. { OMAP4_L4_WKUP_CLKCTRL, NULL, 0, "l4_wkup_clk_mux_ck" },
  522. { OMAP4_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
  523. { OMAP4_GPIO1_CLKCTRL, omap4_gpio1_bit_data, CLKF_HW_SUP, "l4_wkup_clk_mux_ck" },
  524. { OMAP4_TIMER1_CLKCTRL, omap4_timer1_bit_data, CLKF_SW_SUP, "l4_wkup_cm:clk:0020:24" },
  525. { OMAP4_COUNTER_32K_CLKCTRL, NULL, 0, "sys_32k_ck" },
  526. { OMAP4_KBD_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
  527. { 0 },
  528. };
  529. static const char * const omap4_pmd_stm_clock_mux_ck_parents[] __initconst = {
  530. "sys_clkin_ck",
  531. "dpll_core_m6x2_ck",
  532. "tie_low_clock_ck",
  533. NULL,
  534. };
  535. static const char * const omap4_trace_clk_div_div_ck_parents[] __initconst = {
  536. "emu_sys_cm:clk:0000:22",
  537. NULL,
  538. };
  539. static const int omap4_trace_clk_div_div_ck_divs[] __initconst = {
  540. 0,
  541. 1,
  542. 2,
  543. 0,
  544. 4,
  545. -1,
  546. };
  547. static const struct omap_clkctrl_div_data omap4_trace_clk_div_div_ck_data __initconst = {
  548. .dividers = omap4_trace_clk_div_div_ck_divs,
  549. };
  550. static const char * const omap4_stm_clk_div_ck_parents[] __initconst = {
  551. "emu_sys_cm:clk:0000:20",
  552. NULL,
  553. };
  554. static const struct omap_clkctrl_div_data omap4_stm_clk_div_ck_data __initconst = {
  555. .max_div = 64,
  556. .flags = CLK_DIVIDER_POWER_OF_TWO,
  557. };
  558. static const struct omap_clkctrl_bit_data omap4_debugss_bit_data[] __initconst = {
  559. { 20, TI_CLK_MUX, omap4_pmd_stm_clock_mux_ck_parents, NULL },
  560. { 22, TI_CLK_MUX, omap4_pmd_stm_clock_mux_ck_parents, NULL },
  561. { 24, TI_CLK_DIVIDER, omap4_trace_clk_div_div_ck_parents, &omap4_trace_clk_div_div_ck_data },
  562. { 27, TI_CLK_DIVIDER, omap4_stm_clk_div_ck_parents, &omap4_stm_clk_div_ck_data },
  563. { 0 },
  564. };
  565. static const struct omap_clkctrl_reg_data omap4_emu_sys_clkctrl_regs[] __initconst = {
  566. { OMAP4_DEBUGSS_CLKCTRL, omap4_debugss_bit_data, 0, "trace_clk_div_ck" },
  567. { 0 },
  568. };
  569. const struct omap_clkctrl_data omap4_clkctrl_data[] __initconst = {
  570. { 0x4a004320, omap4_mpuss_clkctrl_regs },
  571. { 0x4a004420, omap4_tesla_clkctrl_regs },
  572. { 0x4a004520, omap4_abe_clkctrl_regs },
  573. { 0x4a008620, omap4_l4_ao_clkctrl_regs },
  574. { 0x4a008720, omap4_l3_1_clkctrl_regs },
  575. { 0x4a008820, omap4_l3_2_clkctrl_regs },
  576. { 0x4a008920, omap4_ducati_clkctrl_regs },
  577. { 0x4a008a20, omap4_l3_dma_clkctrl_regs },
  578. { 0x4a008b20, omap4_l3_emif_clkctrl_regs },
  579. { 0x4a008c20, omap4_d2d_clkctrl_regs },
  580. { 0x4a008d20, omap4_l4_cfg_clkctrl_regs },
  581. { 0x4a008e20, omap4_l3_instr_clkctrl_regs },
  582. { 0x4a008f20, omap4_ivahd_clkctrl_regs },
  583. { 0x4a009020, omap4_iss_clkctrl_regs },
  584. { 0x4a009120, omap4_l3_dss_clkctrl_regs },
  585. { 0x4a009220, omap4_l3_gfx_clkctrl_regs },
  586. { 0x4a009320, omap4_l3_init_clkctrl_regs },
  587. { 0x4a009420, omap4_l4_per_clkctrl_regs },
  588. { 0x4a307820, omap4_l4_wkup_clkctrl_regs },
  589. { 0x4a307a20, omap4_emu_sys_clkctrl_regs },
  590. { 0 },
  591. };
  592. static struct ti_dt_clk omap44xx_clks[] = {
  593. DT_CLK(NULL, "timer_32k_ck", "sys_32k_ck"),
  594. /*
  595. * XXX: All the clock aliases below are only needed for legacy
  596. * hwmod support. Once hwmod is removed, these can be removed
  597. * also.
  598. */
  599. DT_CLK(NULL, "aess_fclk", "abe_cm:0008:24"),
  600. DT_CLK(NULL, "cm2_dm10_mux", "l4_per_cm:0008:24"),
  601. DT_CLK(NULL, "cm2_dm11_mux", "l4_per_cm:0010:24"),
  602. DT_CLK(NULL, "cm2_dm2_mux", "l4_per_cm:0018:24"),
  603. DT_CLK(NULL, "cm2_dm3_mux", "l4_per_cm:0020:24"),
  604. DT_CLK(NULL, "cm2_dm4_mux", "l4_per_cm:0028:24"),
  605. DT_CLK(NULL, "cm2_dm9_mux", "l4_per_cm:0030:24"),
  606. DT_CLK(NULL, "dmic_sync_mux_ck", "abe_cm:0018:26"),
  607. DT_CLK(NULL, "dmt1_clk_mux", "l4_wkup_cm:0020:24"),
  608. DT_CLK(NULL, "dss_48mhz_clk", "l3_dss_cm:0000:9"),
  609. DT_CLK(NULL, "dss_dss_clk", "l3_dss_cm:0000:8"),
  610. DT_CLK(NULL, "dss_sys_clk", "l3_dss_cm:0000:10"),
  611. DT_CLK(NULL, "dss_tv_clk", "l3_dss_cm:0000:11"),
  612. DT_CLK(NULL, "fdif_fck", "iss_cm:0008:24"),
  613. DT_CLK(NULL, "func_dmic_abe_gfclk", "abe_cm:0018:24"),
  614. DT_CLK(NULL, "func_mcasp_abe_gfclk", "abe_cm:0020:24"),
  615. DT_CLK(NULL, "func_mcbsp1_gfclk", "abe_cm:0028:24"),
  616. DT_CLK(NULL, "func_mcbsp2_gfclk", "abe_cm:0030:24"),
  617. DT_CLK(NULL, "func_mcbsp3_gfclk", "abe_cm:0038:24"),
  618. DT_CLK(NULL, "gpio1_dbclk", "l4_wkup_cm:0018:8"),
  619. DT_CLK(NULL, "gpio2_dbclk", "l4_per_cm:0040:8"),
  620. DT_CLK(NULL, "gpio3_dbclk", "l4_per_cm:0048:8"),
  621. DT_CLK(NULL, "gpio4_dbclk", "l4_per_cm:0050:8"),
  622. DT_CLK(NULL, "gpio5_dbclk", "l4_per_cm:0058:8"),
  623. DT_CLK(NULL, "gpio6_dbclk", "l4_per_cm:0060:8"),
  624. DT_CLK(NULL, "hsi_fck", "l3_init_cm:0018:24"),
  625. DT_CLK(NULL, "hsmmc1_fclk", "l3_init_cm:0008:24"),
  626. DT_CLK(NULL, "hsmmc2_fclk", "l3_init_cm:0010:24"),
  627. DT_CLK(NULL, "iss_ctrlclk", "iss_cm:0000:8"),
  628. DT_CLK(NULL, "mcasp_sync_mux_ck", "abe_cm:0020:26"),
  629. DT_CLK(NULL, "mcbsp1_sync_mux_ck", "abe_cm:0028:26"),
  630. DT_CLK(NULL, "mcbsp2_sync_mux_ck", "abe_cm:0030:26"),
  631. DT_CLK(NULL, "mcbsp3_sync_mux_ck", "abe_cm:0038:26"),
  632. DT_CLK(NULL, "mcbsp4_sync_mux_ck", "l4_per_cm:00c0:26"),
  633. DT_CLK(NULL, "ocp2scp_usb_phy_phy_48m", "l3_init_cm:00c0:8"),
  634. DT_CLK(NULL, "otg_60m_gfclk", "l3_init_cm:0040:24"),
  635. DT_CLK(NULL, "per_mcbsp4_gfclk", "l4_per_cm:00c0:24"),
  636. DT_CLK(NULL, "pmd_stm_clock_mux_ck", "emu_sys_cm:0000:20"),
  637. DT_CLK(NULL, "pmd_trace_clk_mux_ck", "emu_sys_cm:0000:22"),
  638. DT_CLK(NULL, "sgx_clk_mux", "l3_gfx_cm:0000:24"),
  639. DT_CLK(NULL, "slimbus1_fclk_0", "abe_cm:0040:8"),
  640. DT_CLK(NULL, "slimbus1_fclk_1", "abe_cm:0040:9"),
  641. DT_CLK(NULL, "slimbus1_fclk_2", "abe_cm:0040:10"),
  642. DT_CLK(NULL, "slimbus1_slimbus_clk", "abe_cm:0040:11"),
  643. DT_CLK(NULL, "slimbus2_fclk_0", "l4_per_cm:0118:8"),
  644. DT_CLK(NULL, "slimbus2_fclk_1", "l4_per_cm:0118:9"),
  645. DT_CLK(NULL, "slimbus2_slimbus_clk", "l4_per_cm:0118:10"),
  646. DT_CLK(NULL, "stm_clk_div_ck", "emu_sys_cm:0000:27"),
  647. DT_CLK(NULL, "timer5_sync_mux", "abe_cm:0048:24"),
  648. DT_CLK(NULL, "timer6_sync_mux", "abe_cm:0050:24"),
  649. DT_CLK(NULL, "timer7_sync_mux", "abe_cm:0058:24"),
  650. DT_CLK(NULL, "timer8_sync_mux", "abe_cm:0060:24"),
  651. DT_CLK(NULL, "trace_clk_div_div_ck", "emu_sys_cm:0000:24"),
  652. DT_CLK(NULL, "usb_host_hs_func48mclk", "l3_init_cm:0038:15"),
  653. DT_CLK(NULL, "usb_host_hs_hsic480m_p1_clk", "l3_init_cm:0038:13"),
  654. DT_CLK(NULL, "usb_host_hs_hsic480m_p2_clk", "l3_init_cm:0038:14"),
  655. DT_CLK(NULL, "usb_host_hs_hsic60m_p1_clk", "l3_init_cm:0038:11"),
  656. DT_CLK(NULL, "usb_host_hs_hsic60m_p2_clk", "l3_init_cm:0038:12"),
  657. DT_CLK(NULL, "usb_host_hs_utmi_p1_clk", "l3_init_cm:0038:8"),
  658. DT_CLK(NULL, "usb_host_hs_utmi_p2_clk", "l3_init_cm:0038:9"),
  659. DT_CLK(NULL, "usb_host_hs_utmi_p3_clk", "l3_init_cm:0038:10"),
  660. DT_CLK(NULL, "usb_otg_hs_xclk", "l3_init_cm:0040:8"),
  661. DT_CLK(NULL, "usb_tll_hs_usb_ch0_clk", "l3_init_cm:0048:8"),
  662. DT_CLK(NULL, "usb_tll_hs_usb_ch1_clk", "l3_init_cm:0048:9"),
  663. DT_CLK(NULL, "usb_tll_hs_usb_ch2_clk", "l3_init_cm:0048:10"),
  664. DT_CLK(NULL, "utmi_p1_gfclk", "l3_init_cm:0038:24"),
  665. DT_CLK(NULL, "utmi_p2_gfclk", "l3_init_cm:0038:25"),
  666. { .node_name = NULL },
  667. };
  668. int __init omap4xxx_dt_clk_init(void)
  669. {
  670. int rc;
  671. struct clk *abe_dpll_ref, *abe_dpll, *sys_32k_ck, *usb_dpll;
  672. ti_dt_clocks_register(omap44xx_clks);
  673. omap2_clk_disable_autoidle_all();
  674. ti_clk_add_aliases();
  675. /*
  676. * Lock USB DPLL on OMAP4 devices so that the L3INIT power
  677. * domain can transition to retention state when not in use.
  678. */
  679. usb_dpll = clk_get_sys(NULL, "dpll_usb_ck");
  680. rc = clk_set_rate(usb_dpll, OMAP4_DPLL_USB_DEFFREQ);
  681. if (rc)
  682. pr_err("%s: failed to configure USB DPLL!\n", __func__);
  683. /*
  684. * On OMAP4460 the ABE DPLL fails to turn on if in idle low-power
  685. * state when turning the ABE clock domain. Workaround this by
  686. * locking the ABE DPLL on boot.
  687. * Lock the ABE DPLL in any case to avoid issues with audio.
  688. */
  689. abe_dpll_ref = clk_get_sys(NULL, "abe_dpll_refclk_mux_ck");
  690. sys_32k_ck = clk_get_sys(NULL, "sys_32k_ck");
  691. rc = clk_set_parent(abe_dpll_ref, sys_32k_ck);
  692. abe_dpll = clk_get_sys(NULL, "dpll_abe_ck");
  693. if (!rc)
  694. rc = clk_set_rate(abe_dpll, OMAP4_DPLL_ABE_DEFFREQ);
  695. if (rc)
  696. pr_err("%s: failed to configure ABE DPLL!\n", __func__);
  697. return 0;
  698. }