clk-tegra210.c 117 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588
  1. /*
  2. * Copyright (c) 2012-2014 NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/delay.h>
  23. #include <linux/export.h>
  24. #include <linux/mutex.h>
  25. #include <linux/clk/tegra.h>
  26. #include <dt-bindings/clock/tegra210-car.h>
  27. #include <dt-bindings/reset/tegra210-car.h>
  28. #include <linux/iopoll.h>
  29. #include <linux/sizes.h>
  30. #include <soc/tegra/pmc.h>
  31. #include "clk.h"
  32. #include "clk-id.h"
  33. /*
  34. * TEGRA210_CAR_BANK_COUNT: the number of peripheral clock register
  35. * banks present in the Tegra210 CAR IP block. The banks are
  36. * identified by single letters, e.g.: L, H, U, V, W, X, Y. See
  37. * periph_regs[] in drivers/clk/tegra/clk.c
  38. */
  39. #define TEGRA210_CAR_BANK_COUNT 7
  40. #define CLK_SOURCE_CSITE 0x1d4
  41. #define CLK_SOURCE_EMC 0x19c
  42. #define CLK_SOURCE_SOR1 0x410
  43. #define CLK_SOURCE_LA 0x1f8
  44. #define CLK_SOURCE_SDMMC2 0x154
  45. #define CLK_SOURCE_SDMMC4 0x164
  46. #define PLLC_BASE 0x80
  47. #define PLLC_OUT 0x84
  48. #define PLLC_MISC0 0x88
  49. #define PLLC_MISC1 0x8c
  50. #define PLLC_MISC2 0x5d0
  51. #define PLLC_MISC3 0x5d4
  52. #define PLLC2_BASE 0x4e8
  53. #define PLLC2_MISC0 0x4ec
  54. #define PLLC2_MISC1 0x4f0
  55. #define PLLC2_MISC2 0x4f4
  56. #define PLLC2_MISC3 0x4f8
  57. #define PLLC3_BASE 0x4fc
  58. #define PLLC3_MISC0 0x500
  59. #define PLLC3_MISC1 0x504
  60. #define PLLC3_MISC2 0x508
  61. #define PLLC3_MISC3 0x50c
  62. #define PLLM_BASE 0x90
  63. #define PLLM_MISC1 0x98
  64. #define PLLM_MISC2 0x9c
  65. #define PLLP_BASE 0xa0
  66. #define PLLP_MISC0 0xac
  67. #define PLLP_MISC1 0x680
  68. #define PLLA_BASE 0xb0
  69. #define PLLA_MISC0 0xbc
  70. #define PLLA_MISC1 0xb8
  71. #define PLLA_MISC2 0x5d8
  72. #define PLLD_BASE 0xd0
  73. #define PLLD_MISC0 0xdc
  74. #define PLLD_MISC1 0xd8
  75. #define PLLU_BASE 0xc0
  76. #define PLLU_OUTA 0xc4
  77. #define PLLU_MISC0 0xcc
  78. #define PLLU_MISC1 0xc8
  79. #define PLLX_BASE 0xe0
  80. #define PLLX_MISC0 0xe4
  81. #define PLLX_MISC1 0x510
  82. #define PLLX_MISC2 0x514
  83. #define PLLX_MISC3 0x518
  84. #define PLLX_MISC4 0x5f0
  85. #define PLLX_MISC5 0x5f4
  86. #define PLLE_BASE 0xe8
  87. #define PLLE_MISC0 0xec
  88. #define PLLD2_BASE 0x4b8
  89. #define PLLD2_MISC0 0x4bc
  90. #define PLLD2_MISC1 0x570
  91. #define PLLD2_MISC2 0x574
  92. #define PLLD2_MISC3 0x578
  93. #define PLLE_AUX 0x48c
  94. #define PLLRE_BASE 0x4c4
  95. #define PLLRE_MISC0 0x4c8
  96. #define PLLRE_OUT1 0x4cc
  97. #define PLLDP_BASE 0x590
  98. #define PLLDP_MISC 0x594
  99. #define PLLC4_BASE 0x5a4
  100. #define PLLC4_MISC0 0x5a8
  101. #define PLLC4_OUT 0x5e4
  102. #define PLLMB_BASE 0x5e8
  103. #define PLLMB_MISC1 0x5ec
  104. #define PLLA1_BASE 0x6a4
  105. #define PLLA1_MISC0 0x6a8
  106. #define PLLA1_MISC1 0x6ac
  107. #define PLLA1_MISC2 0x6b0
  108. #define PLLA1_MISC3 0x6b4
  109. #define PLLU_IDDQ_BIT 31
  110. #define PLLCX_IDDQ_BIT 27
  111. #define PLLRE_IDDQ_BIT 24
  112. #define PLLA_IDDQ_BIT 25
  113. #define PLLD_IDDQ_BIT 20
  114. #define PLLSS_IDDQ_BIT 18
  115. #define PLLM_IDDQ_BIT 5
  116. #define PLLMB_IDDQ_BIT 17
  117. #define PLLXP_IDDQ_BIT 3
  118. #define PLLCX_RESET_BIT 30
  119. #define PLL_BASE_LOCK BIT(27)
  120. #define PLLCX_BASE_LOCK BIT(26)
  121. #define PLLE_MISC_LOCK BIT(11)
  122. #define PLLRE_MISC_LOCK BIT(27)
  123. #define PLL_MISC_LOCK_ENABLE 18
  124. #define PLLC_MISC_LOCK_ENABLE 24
  125. #define PLLDU_MISC_LOCK_ENABLE 22
  126. #define PLLU_MISC_LOCK_ENABLE 29
  127. #define PLLE_MISC_LOCK_ENABLE 9
  128. #define PLLRE_MISC_LOCK_ENABLE 30
  129. #define PLLSS_MISC_LOCK_ENABLE 30
  130. #define PLLP_MISC_LOCK_ENABLE 18
  131. #define PLLM_MISC_LOCK_ENABLE 4
  132. #define PLLMB_MISC_LOCK_ENABLE 16
  133. #define PLLA_MISC_LOCK_ENABLE 28
  134. #define PLLU_MISC_LOCK_ENABLE 29
  135. #define PLLD_MISC_LOCK_ENABLE 18
  136. #define PLLA_SDM_DIN_MASK 0xffff
  137. #define PLLA_SDM_EN_MASK BIT(26)
  138. #define PLLD_SDM_EN_MASK BIT(16)
  139. #define PLLD2_SDM_EN_MASK BIT(31)
  140. #define PLLD2_SSC_EN_MASK 0
  141. #define PLLDP_SS_CFG 0x598
  142. #define PLLDP_SDM_EN_MASK BIT(31)
  143. #define PLLDP_SSC_EN_MASK BIT(30)
  144. #define PLLDP_SS_CTRL1 0x59c
  145. #define PLLDP_SS_CTRL2 0x5a0
  146. #define PMC_PLLM_WB0_OVERRIDE 0x1dc
  147. #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
  148. #define UTMIP_PLL_CFG2 0x488
  149. #define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xfff) << 6)
  150. #define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
  151. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN BIT(0)
  152. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERUP BIT(1)
  153. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN BIT(2)
  154. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERUP BIT(3)
  155. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN BIT(4)
  156. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERUP BIT(5)
  157. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERDOWN BIT(24)
  158. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERUP BIT(25)
  159. #define UTMIP_PLL_CFG1 0x484
  160. #define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 27)
  161. #define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
  162. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP BIT(17)
  163. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN BIT(16)
  164. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP BIT(15)
  165. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN BIT(14)
  166. #define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN BIT(12)
  167. #define SATA_PLL_CFG0 0x490
  168. #define SATA_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0)
  169. #define SATA_PLL_CFG0_PADPLL_USE_LOCKDET BIT(2)
  170. #define SATA_PLL_CFG0_SATA_SEQ_IN_SWCTL BIT(4)
  171. #define SATA_PLL_CFG0_SATA_SEQ_RESET_INPUT_VALUE BIT(5)
  172. #define SATA_PLL_CFG0_SATA_SEQ_LANE_PD_INPUT_VALUE BIT(6)
  173. #define SATA_PLL_CFG0_SATA_SEQ_PADPLL_PD_INPUT_VALUE BIT(7)
  174. #define SATA_PLL_CFG0_PADPLL_SLEEP_IDDQ BIT(13)
  175. #define SATA_PLL_CFG0_SEQ_ENABLE BIT(24)
  176. #define XUSBIO_PLL_CFG0 0x51c
  177. #define XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0)
  178. #define XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL BIT(2)
  179. #define XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET BIT(6)
  180. #define XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ BIT(13)
  181. #define XUSBIO_PLL_CFG0_SEQ_ENABLE BIT(24)
  182. #define UTMIPLL_HW_PWRDN_CFG0 0x52c
  183. #define UTMIPLL_HW_PWRDN_CFG0_UTMIPLL_LOCK BIT(31)
  184. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE BIT(25)
  185. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
  186. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE BIT(7)
  187. #define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
  188. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE BIT(5)
  189. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL BIT(4)
  190. #define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
  191. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE BIT(1)
  192. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL BIT(0)
  193. #define PLLU_HW_PWRDN_CFG0 0x530
  194. #define PLLU_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE BIT(28)
  195. #define PLLU_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
  196. #define PLLU_HW_PWRDN_CFG0_USE_SWITCH_DETECT BIT(7)
  197. #define PLLU_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
  198. #define PLLU_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
  199. #define PLLU_HW_PWRDN_CFG0_CLK_SWITCH_SWCTL BIT(0)
  200. #define XUSB_PLL_CFG0 0x534
  201. #define XUSB_PLL_CFG0_UTMIPLL_LOCK_DLY 0x3ff
  202. #define XUSB_PLL_CFG0_PLLU_LOCK_DLY_MASK (0x3ff << 14)
  203. #define SPARE_REG0 0x55c
  204. #define CLK_M_DIVISOR_SHIFT 2
  205. #define CLK_M_DIVISOR_MASK 0x3
  206. #define RST_DFLL_DVCO 0x2f4
  207. #define DVFS_DFLL_RESET_SHIFT 0
  208. #define CLK_RST_CONTROLLER_RST_DEV_Y_SET 0x2a8
  209. #define CLK_RST_CONTROLLER_RST_DEV_Y_CLR 0x2ac
  210. #define LVL2_CLK_GATE_OVRA 0xf8
  211. #define LVL2_CLK_GATE_OVRC 0x3a0
  212. #define LVL2_CLK_GATE_OVRD 0x3a4
  213. #define LVL2_CLK_GATE_OVRE 0x554
  214. /* I2S registers to handle during APE MBIST WAR */
  215. #define TEGRA210_I2S_BASE 0x1000
  216. #define TEGRA210_I2S_SIZE 0x100
  217. #define TEGRA210_I2S_CTRLS 5
  218. #define TEGRA210_I2S_CG 0x88
  219. #define TEGRA210_I2S_CTRL 0xa0
  220. /* DISPA registers to handle during MBIST WAR */
  221. #define DC_CMD_DISPLAY_COMMAND 0xc8
  222. #define DC_COM_DSC_TOP_CTL 0xcf8
  223. /* VIC register to handle during MBIST WAR */
  224. #define NV_PVIC_THI_SLCG_OVERRIDE_LOW 0x8c
  225. /* APE, DISPA and VIC base addesses needed for MBIST WAR */
  226. #define TEGRA210_AHUB_BASE 0x702d0000
  227. #define TEGRA210_DISPA_BASE 0x54200000
  228. #define TEGRA210_VIC_BASE 0x54340000
  229. /*
  230. * SDM fractional divisor is 16-bit 2's complement signed number within
  231. * (-2^12 ... 2^12-1) range. Represented in PLL data structure as unsigned
  232. * 16-bit value, with "0" divisor mapped to 0xFFFF. Data "0" is used to
  233. * indicate that SDM is disabled.
  234. *
  235. * Effective ndiv value when SDM is enabled: ndiv + 1/2 + sdm_din/2^13
  236. */
  237. #define PLL_SDM_COEFF BIT(13)
  238. #define sdin_din_to_data(din) ((u16)((din) ? : 0xFFFFU))
  239. #define sdin_data_to_din(dat) (((dat) == 0xFFFFU) ? 0 : (s16)dat)
  240. /* This macro returns ndiv effective scaled to SDM range */
  241. #define sdin_get_n_eff(cfg) ((cfg)->n * PLL_SDM_COEFF + ((cfg)->sdm_data ? \
  242. (PLL_SDM_COEFF/2 + sdin_data_to_din((cfg)->sdm_data)) : 0))
  243. /* Tegra CPU clock and reset control regs */
  244. #define CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470
  245. #ifdef CONFIG_PM_SLEEP
  246. static struct cpu_clk_suspend_context {
  247. u32 clk_csite_src;
  248. } tegra210_cpu_clk_sctx;
  249. #endif
  250. struct tegra210_domain_mbist_war {
  251. void (*handle_lvl2_ovr)(struct tegra210_domain_mbist_war *mbist);
  252. const u32 lvl2_offset;
  253. const u32 lvl2_mask;
  254. const unsigned int num_clks;
  255. const unsigned int *clk_init_data;
  256. struct clk_bulk_data *clks;
  257. };
  258. static struct clk **clks;
  259. static void __iomem *clk_base;
  260. static void __iomem *pmc_base;
  261. static void __iomem *ahub_base;
  262. static void __iomem *dispa_base;
  263. static void __iomem *vic_base;
  264. static unsigned long osc_freq;
  265. static unsigned long pll_ref_freq;
  266. static DEFINE_SPINLOCK(pll_d_lock);
  267. static DEFINE_SPINLOCK(pll_e_lock);
  268. static DEFINE_SPINLOCK(pll_re_lock);
  269. static DEFINE_SPINLOCK(pll_u_lock);
  270. static DEFINE_SPINLOCK(sor1_lock);
  271. static DEFINE_SPINLOCK(emc_lock);
  272. static DEFINE_MUTEX(lvl2_ovr_lock);
  273. /* possible OSC frequencies in Hz */
  274. static unsigned long tegra210_input_freq[] = {
  275. [5] = 38400000,
  276. [8] = 12000000,
  277. };
  278. static const char *mux_pllmcp_clkm[] = {
  279. "pll_m", "pll_c", "pll_p", "clk_m", "pll_m_ud", "pll_mb", "pll_mb",
  280. "pll_p",
  281. };
  282. #define mux_pllmcp_clkm_idx NULL
  283. #define PLL_ENABLE (1 << 30)
  284. #define PLLCX_MISC1_IDDQ (1 << 27)
  285. #define PLLCX_MISC0_RESET (1 << 30)
  286. #define PLLCX_MISC0_DEFAULT_VALUE 0x40080000
  287. #define PLLCX_MISC0_WRITE_MASK 0x400ffffb
  288. #define PLLCX_MISC1_DEFAULT_VALUE 0x08000000
  289. #define PLLCX_MISC1_WRITE_MASK 0x08003cff
  290. #define PLLCX_MISC2_DEFAULT_VALUE 0x1f720f05
  291. #define PLLCX_MISC2_WRITE_MASK 0xffffff17
  292. #define PLLCX_MISC3_DEFAULT_VALUE 0x000000c4
  293. #define PLLCX_MISC3_WRITE_MASK 0x00ffffff
  294. /* PLLA */
  295. #define PLLA_BASE_IDDQ (1 << 25)
  296. #define PLLA_BASE_LOCK (1 << 27)
  297. #define PLLA_MISC0_LOCK_ENABLE (1 << 28)
  298. #define PLLA_MISC0_LOCK_OVERRIDE (1 << 27)
  299. #define PLLA_MISC2_EN_SDM (1 << 26)
  300. #define PLLA_MISC2_EN_DYNRAMP (1 << 25)
  301. #define PLLA_MISC0_DEFAULT_VALUE 0x12000020
  302. #define PLLA_MISC0_WRITE_MASK 0x7fffffff
  303. #define PLLA_MISC2_DEFAULT_VALUE 0x0
  304. #define PLLA_MISC2_WRITE_MASK 0x06ffffff
  305. /* PLLD */
  306. #define PLLD_BASE_CSI_CLKSOURCE (1 << 23)
  307. #define PLLD_MISC0_EN_SDM (1 << 16)
  308. #define PLLD_MISC0_LOCK_OVERRIDE (1 << 17)
  309. #define PLLD_MISC0_LOCK_ENABLE (1 << 18)
  310. #define PLLD_MISC0_IDDQ (1 << 20)
  311. #define PLLD_MISC0_DSI_CLKENABLE (1 << 21)
  312. #define PLLD_MISC0_DEFAULT_VALUE 0x00140000
  313. #define PLLD_MISC0_WRITE_MASK 0x3ff7ffff
  314. #define PLLD_MISC1_DEFAULT_VALUE 0x20
  315. #define PLLD_MISC1_WRITE_MASK 0x00ffffff
  316. /* PLLD2 and PLLDP and PLLC4 */
  317. #define PLLDSS_BASE_LOCK (1 << 27)
  318. #define PLLDSS_BASE_LOCK_OVERRIDE (1 << 24)
  319. #define PLLDSS_BASE_IDDQ (1 << 18)
  320. #define PLLDSS_BASE_REF_SEL_SHIFT 25
  321. #define PLLDSS_BASE_REF_SEL_MASK (0x3 << PLLDSS_BASE_REF_SEL_SHIFT)
  322. #define PLLDSS_MISC0_LOCK_ENABLE (1 << 30)
  323. #define PLLDSS_MISC1_CFG_EN_SDM (1 << 31)
  324. #define PLLDSS_MISC1_CFG_EN_SSC (1 << 30)
  325. #define PLLD2_MISC0_DEFAULT_VALUE 0x40000020
  326. #define PLLD2_MISC1_CFG_DEFAULT_VALUE 0x10000000
  327. #define PLLD2_MISC2_CTRL1_DEFAULT_VALUE 0x0
  328. #define PLLD2_MISC3_CTRL2_DEFAULT_VALUE 0x0
  329. #define PLLDP_MISC0_DEFAULT_VALUE 0x40000020
  330. #define PLLDP_MISC1_CFG_DEFAULT_VALUE 0xc0000000
  331. #define PLLDP_MISC2_CTRL1_DEFAULT_VALUE 0xf400f0da
  332. #define PLLDP_MISC3_CTRL2_DEFAULT_VALUE 0x2004f400
  333. #define PLLDSS_MISC0_WRITE_MASK 0x47ffffff
  334. #define PLLDSS_MISC1_CFG_WRITE_MASK 0xf8000000
  335. #define PLLDSS_MISC2_CTRL1_WRITE_MASK 0xffffffff
  336. #define PLLDSS_MISC3_CTRL2_WRITE_MASK 0xffffffff
  337. #define PLLC4_MISC0_DEFAULT_VALUE 0x40000000
  338. /* PLLRE */
  339. #define PLLRE_MISC0_LOCK_ENABLE (1 << 30)
  340. #define PLLRE_MISC0_LOCK_OVERRIDE (1 << 29)
  341. #define PLLRE_MISC0_LOCK (1 << 27)
  342. #define PLLRE_MISC0_IDDQ (1 << 24)
  343. #define PLLRE_BASE_DEFAULT_VALUE 0x0
  344. #define PLLRE_MISC0_DEFAULT_VALUE 0x41000000
  345. #define PLLRE_BASE_DEFAULT_MASK 0x1c000000
  346. #define PLLRE_MISC0_WRITE_MASK 0x67ffffff
  347. /* PLLX */
  348. #define PLLX_USE_DYN_RAMP 1
  349. #define PLLX_BASE_LOCK (1 << 27)
  350. #define PLLX_MISC0_FO_G_DISABLE (0x1 << 28)
  351. #define PLLX_MISC0_LOCK_ENABLE (0x1 << 18)
  352. #define PLLX_MISC2_DYNRAMP_STEPB_SHIFT 24
  353. #define PLLX_MISC2_DYNRAMP_STEPB_MASK (0xFF << PLLX_MISC2_DYNRAMP_STEPB_SHIFT)
  354. #define PLLX_MISC2_DYNRAMP_STEPA_SHIFT 16
  355. #define PLLX_MISC2_DYNRAMP_STEPA_MASK (0xFF << PLLX_MISC2_DYNRAMP_STEPA_SHIFT)
  356. #define PLLX_MISC2_NDIV_NEW_SHIFT 8
  357. #define PLLX_MISC2_NDIV_NEW_MASK (0xFF << PLLX_MISC2_NDIV_NEW_SHIFT)
  358. #define PLLX_MISC2_LOCK_OVERRIDE (0x1 << 4)
  359. #define PLLX_MISC2_DYNRAMP_DONE (0x1 << 2)
  360. #define PLLX_MISC2_EN_DYNRAMP (0x1 << 0)
  361. #define PLLX_MISC3_IDDQ (0x1 << 3)
  362. #define PLLX_MISC0_DEFAULT_VALUE PLLX_MISC0_LOCK_ENABLE
  363. #define PLLX_MISC0_WRITE_MASK 0x10c40000
  364. #define PLLX_MISC1_DEFAULT_VALUE 0x20
  365. #define PLLX_MISC1_WRITE_MASK 0x00ffffff
  366. #define PLLX_MISC2_DEFAULT_VALUE 0x0
  367. #define PLLX_MISC2_WRITE_MASK 0xffffff11
  368. #define PLLX_MISC3_DEFAULT_VALUE PLLX_MISC3_IDDQ
  369. #define PLLX_MISC3_WRITE_MASK 0x01ff0f0f
  370. #define PLLX_MISC4_DEFAULT_VALUE 0x0
  371. #define PLLX_MISC4_WRITE_MASK 0x8000ffff
  372. #define PLLX_MISC5_DEFAULT_VALUE 0x0
  373. #define PLLX_MISC5_WRITE_MASK 0x0000ffff
  374. #define PLLX_HW_CTRL_CFG 0x548
  375. #define PLLX_HW_CTRL_CFG_SWCTRL (0x1 << 0)
  376. /* PLLMB */
  377. #define PLLMB_BASE_LOCK (1 << 27)
  378. #define PLLMB_MISC1_LOCK_OVERRIDE (1 << 18)
  379. #define PLLMB_MISC1_IDDQ (1 << 17)
  380. #define PLLMB_MISC1_LOCK_ENABLE (1 << 16)
  381. #define PLLMB_MISC1_DEFAULT_VALUE 0x00030000
  382. #define PLLMB_MISC1_WRITE_MASK 0x0007ffff
  383. /* PLLP */
  384. #define PLLP_BASE_OVERRIDE (1 << 28)
  385. #define PLLP_BASE_LOCK (1 << 27)
  386. #define PLLP_MISC0_LOCK_ENABLE (1 << 18)
  387. #define PLLP_MISC0_LOCK_OVERRIDE (1 << 17)
  388. #define PLLP_MISC0_IDDQ (1 << 3)
  389. #define PLLP_MISC1_HSIO_EN_SHIFT 29
  390. #define PLLP_MISC1_HSIO_EN (1 << PLLP_MISC1_HSIO_EN_SHIFT)
  391. #define PLLP_MISC1_XUSB_EN_SHIFT 28
  392. #define PLLP_MISC1_XUSB_EN (1 << PLLP_MISC1_XUSB_EN_SHIFT)
  393. #define PLLP_MISC0_DEFAULT_VALUE 0x00040008
  394. #define PLLP_MISC1_DEFAULT_VALUE 0x0
  395. #define PLLP_MISC0_WRITE_MASK 0xdc6000f
  396. #define PLLP_MISC1_WRITE_MASK 0x70ffffff
  397. /* PLLU */
  398. #define PLLU_BASE_LOCK (1 << 27)
  399. #define PLLU_BASE_OVERRIDE (1 << 24)
  400. #define PLLU_BASE_CLKENABLE_USB (1 << 21)
  401. #define PLLU_BASE_CLKENABLE_HSIC (1 << 22)
  402. #define PLLU_BASE_CLKENABLE_ICUSB (1 << 23)
  403. #define PLLU_BASE_CLKENABLE_48M (1 << 25)
  404. #define PLLU_BASE_CLKENABLE_ALL (PLLU_BASE_CLKENABLE_USB |\
  405. PLLU_BASE_CLKENABLE_HSIC |\
  406. PLLU_BASE_CLKENABLE_ICUSB |\
  407. PLLU_BASE_CLKENABLE_48M)
  408. #define PLLU_MISC0_IDDQ (1 << 31)
  409. #define PLLU_MISC0_LOCK_ENABLE (1 << 29)
  410. #define PLLU_MISC1_LOCK_OVERRIDE (1 << 0)
  411. #define PLLU_MISC0_DEFAULT_VALUE 0xa0000000
  412. #define PLLU_MISC1_DEFAULT_VALUE 0x0
  413. #define PLLU_MISC0_WRITE_MASK 0xbfffffff
  414. #define PLLU_MISC1_WRITE_MASK 0x00000007
  415. void tegra210_xusb_pll_hw_control_enable(void)
  416. {
  417. u32 val;
  418. val = readl_relaxed(clk_base + XUSBIO_PLL_CFG0);
  419. val &= ~(XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL |
  420. XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL);
  421. val |= XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET |
  422. XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ;
  423. writel_relaxed(val, clk_base + XUSBIO_PLL_CFG0);
  424. }
  425. EXPORT_SYMBOL_GPL(tegra210_xusb_pll_hw_control_enable);
  426. void tegra210_xusb_pll_hw_sequence_start(void)
  427. {
  428. u32 val;
  429. val = readl_relaxed(clk_base + XUSBIO_PLL_CFG0);
  430. val |= XUSBIO_PLL_CFG0_SEQ_ENABLE;
  431. writel_relaxed(val, clk_base + XUSBIO_PLL_CFG0);
  432. }
  433. EXPORT_SYMBOL_GPL(tegra210_xusb_pll_hw_sequence_start);
  434. void tegra210_sata_pll_hw_control_enable(void)
  435. {
  436. u32 val;
  437. val = readl_relaxed(clk_base + SATA_PLL_CFG0);
  438. val &= ~SATA_PLL_CFG0_PADPLL_RESET_SWCTL;
  439. val |= SATA_PLL_CFG0_PADPLL_USE_LOCKDET |
  440. SATA_PLL_CFG0_PADPLL_SLEEP_IDDQ;
  441. writel_relaxed(val, clk_base + SATA_PLL_CFG0);
  442. }
  443. EXPORT_SYMBOL_GPL(tegra210_sata_pll_hw_control_enable);
  444. void tegra210_sata_pll_hw_sequence_start(void)
  445. {
  446. u32 val;
  447. val = readl_relaxed(clk_base + SATA_PLL_CFG0);
  448. val |= SATA_PLL_CFG0_SEQ_ENABLE;
  449. writel_relaxed(val, clk_base + SATA_PLL_CFG0);
  450. }
  451. EXPORT_SYMBOL_GPL(tegra210_sata_pll_hw_sequence_start);
  452. void tegra210_set_sata_pll_seq_sw(bool state)
  453. {
  454. u32 val;
  455. val = readl_relaxed(clk_base + SATA_PLL_CFG0);
  456. if (state) {
  457. val |= SATA_PLL_CFG0_SATA_SEQ_IN_SWCTL;
  458. val |= SATA_PLL_CFG0_SATA_SEQ_RESET_INPUT_VALUE;
  459. val |= SATA_PLL_CFG0_SATA_SEQ_LANE_PD_INPUT_VALUE;
  460. val |= SATA_PLL_CFG0_SATA_SEQ_PADPLL_PD_INPUT_VALUE;
  461. } else {
  462. val &= ~SATA_PLL_CFG0_SATA_SEQ_IN_SWCTL;
  463. val &= ~SATA_PLL_CFG0_SATA_SEQ_RESET_INPUT_VALUE;
  464. val &= ~SATA_PLL_CFG0_SATA_SEQ_LANE_PD_INPUT_VALUE;
  465. val &= ~SATA_PLL_CFG0_SATA_SEQ_PADPLL_PD_INPUT_VALUE;
  466. }
  467. writel_relaxed(val, clk_base + SATA_PLL_CFG0);
  468. }
  469. EXPORT_SYMBOL_GPL(tegra210_set_sata_pll_seq_sw);
  470. static void tegra210_generic_mbist_war(struct tegra210_domain_mbist_war *mbist)
  471. {
  472. u32 val;
  473. val = readl_relaxed(clk_base + mbist->lvl2_offset);
  474. writel_relaxed(val | mbist->lvl2_mask, clk_base + mbist->lvl2_offset);
  475. fence_udelay(1, clk_base);
  476. writel_relaxed(val, clk_base + mbist->lvl2_offset);
  477. fence_udelay(1, clk_base);
  478. }
  479. static void tegra210_venc_mbist_war(struct tegra210_domain_mbist_war *mbist)
  480. {
  481. u32 csi_src, ovra, ovre;
  482. unsigned long flags = 0;
  483. spin_lock_irqsave(&pll_d_lock, flags);
  484. csi_src = readl_relaxed(clk_base + PLLD_BASE);
  485. writel_relaxed(csi_src | PLLD_BASE_CSI_CLKSOURCE, clk_base + PLLD_BASE);
  486. fence_udelay(1, clk_base);
  487. ovra = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRA);
  488. writel_relaxed(ovra | BIT(15), clk_base + LVL2_CLK_GATE_OVRA);
  489. ovre = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRE);
  490. writel_relaxed(ovre | BIT(3), clk_base + LVL2_CLK_GATE_OVRE);
  491. fence_udelay(1, clk_base);
  492. writel_relaxed(ovra, clk_base + LVL2_CLK_GATE_OVRA);
  493. writel_relaxed(ovre, clk_base + LVL2_CLK_GATE_OVRE);
  494. writel_relaxed(csi_src, clk_base + PLLD_BASE);
  495. fence_udelay(1, clk_base);
  496. spin_unlock_irqrestore(&pll_d_lock, flags);
  497. }
  498. static void tegra210_disp_mbist_war(struct tegra210_domain_mbist_war *mbist)
  499. {
  500. u32 ovra, dsc_top_ctrl;
  501. ovra = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRA);
  502. writel_relaxed(ovra | BIT(1), clk_base + LVL2_CLK_GATE_OVRA);
  503. fence_udelay(1, clk_base);
  504. dsc_top_ctrl = readl_relaxed(dispa_base + DC_COM_DSC_TOP_CTL);
  505. writel_relaxed(dsc_top_ctrl | BIT(2), dispa_base + DC_COM_DSC_TOP_CTL);
  506. readl_relaxed(dispa_base + DC_CMD_DISPLAY_COMMAND);
  507. writel_relaxed(dsc_top_ctrl, dispa_base + DC_COM_DSC_TOP_CTL);
  508. readl_relaxed(dispa_base + DC_CMD_DISPLAY_COMMAND);
  509. writel_relaxed(ovra, clk_base + LVL2_CLK_GATE_OVRA);
  510. fence_udelay(1, clk_base);
  511. }
  512. static void tegra210_vic_mbist_war(struct tegra210_domain_mbist_war *mbist)
  513. {
  514. u32 ovre, val;
  515. ovre = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRE);
  516. writel_relaxed(ovre | BIT(5), clk_base + LVL2_CLK_GATE_OVRE);
  517. fence_udelay(1, clk_base);
  518. val = readl_relaxed(vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
  519. writel_relaxed(val | BIT(0) | GENMASK(7, 2) | BIT(24),
  520. vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
  521. fence_udelay(1, vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
  522. writel_relaxed(val, vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
  523. readl(vic_base + NV_PVIC_THI_SLCG_OVERRIDE_LOW);
  524. writel_relaxed(ovre, clk_base + LVL2_CLK_GATE_OVRE);
  525. fence_udelay(1, clk_base);
  526. }
  527. static void tegra210_ape_mbist_war(struct tegra210_domain_mbist_war *mbist)
  528. {
  529. void __iomem *i2s_base;
  530. unsigned int i;
  531. u32 ovrc, ovre;
  532. ovrc = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRC);
  533. ovre = readl_relaxed(clk_base + LVL2_CLK_GATE_OVRE);
  534. writel_relaxed(ovrc | BIT(1), clk_base + LVL2_CLK_GATE_OVRC);
  535. writel_relaxed(ovre | BIT(10) | BIT(11),
  536. clk_base + LVL2_CLK_GATE_OVRE);
  537. fence_udelay(1, clk_base);
  538. i2s_base = ahub_base + TEGRA210_I2S_BASE;
  539. for (i = 0; i < TEGRA210_I2S_CTRLS; i++) {
  540. u32 i2s_ctrl;
  541. i2s_ctrl = readl_relaxed(i2s_base + TEGRA210_I2S_CTRL);
  542. writel_relaxed(i2s_ctrl | BIT(10),
  543. i2s_base + TEGRA210_I2S_CTRL);
  544. writel_relaxed(0, i2s_base + TEGRA210_I2S_CG);
  545. readl(i2s_base + TEGRA210_I2S_CG);
  546. writel_relaxed(1, i2s_base + TEGRA210_I2S_CG);
  547. writel_relaxed(i2s_ctrl, i2s_base + TEGRA210_I2S_CTRL);
  548. readl(i2s_base + TEGRA210_I2S_CTRL);
  549. i2s_base += TEGRA210_I2S_SIZE;
  550. }
  551. writel_relaxed(ovrc, clk_base + LVL2_CLK_GATE_OVRC);
  552. writel_relaxed(ovre, clk_base + LVL2_CLK_GATE_OVRE);
  553. fence_udelay(1, clk_base);
  554. }
  555. static inline void _pll_misc_chk_default(void __iomem *base,
  556. struct tegra_clk_pll_params *params,
  557. u8 misc_num, u32 default_val, u32 mask)
  558. {
  559. u32 boot_val = readl_relaxed(base + params->ext_misc_reg[misc_num]);
  560. boot_val &= mask;
  561. default_val &= mask;
  562. if (boot_val != default_val) {
  563. pr_warn("boot misc%d 0x%x: expected 0x%x\n",
  564. misc_num, boot_val, default_val);
  565. pr_warn(" (comparison mask = 0x%x)\n", mask);
  566. params->defaults_set = false;
  567. }
  568. }
  569. /*
  570. * PLLCX: PLLC, PLLC2, PLLC3, PLLA1
  571. * Hybrid PLLs with dynamic ramp. Dynamic ramp is allowed for any transition
  572. * that changes NDIV only, while PLL is already locked.
  573. */
  574. static void pllcx_check_defaults(struct tegra_clk_pll_params *params)
  575. {
  576. u32 default_val;
  577. default_val = PLLCX_MISC0_DEFAULT_VALUE & (~PLLCX_MISC0_RESET);
  578. _pll_misc_chk_default(clk_base, params, 0, default_val,
  579. PLLCX_MISC0_WRITE_MASK);
  580. default_val = PLLCX_MISC1_DEFAULT_VALUE & (~PLLCX_MISC1_IDDQ);
  581. _pll_misc_chk_default(clk_base, params, 1, default_val,
  582. PLLCX_MISC1_WRITE_MASK);
  583. default_val = PLLCX_MISC2_DEFAULT_VALUE;
  584. _pll_misc_chk_default(clk_base, params, 2, default_val,
  585. PLLCX_MISC2_WRITE_MASK);
  586. default_val = PLLCX_MISC3_DEFAULT_VALUE;
  587. _pll_misc_chk_default(clk_base, params, 3, default_val,
  588. PLLCX_MISC3_WRITE_MASK);
  589. }
  590. static void tegra210_pllcx_set_defaults(const char *name,
  591. struct tegra_clk_pll *pllcx)
  592. {
  593. pllcx->params->defaults_set = true;
  594. if (readl_relaxed(clk_base + pllcx->params->base_reg) & PLL_ENABLE) {
  595. /* PLL is ON: only check if defaults already set */
  596. pllcx_check_defaults(pllcx->params);
  597. if (!pllcx->params->defaults_set)
  598. pr_warn("%s already enabled. Postponing set full defaults\n",
  599. name);
  600. return;
  601. }
  602. /* Defaults assert PLL reset, and set IDDQ */
  603. writel_relaxed(PLLCX_MISC0_DEFAULT_VALUE,
  604. clk_base + pllcx->params->ext_misc_reg[0]);
  605. writel_relaxed(PLLCX_MISC1_DEFAULT_VALUE,
  606. clk_base + pllcx->params->ext_misc_reg[1]);
  607. writel_relaxed(PLLCX_MISC2_DEFAULT_VALUE,
  608. clk_base + pllcx->params->ext_misc_reg[2]);
  609. writel_relaxed(PLLCX_MISC3_DEFAULT_VALUE,
  610. clk_base + pllcx->params->ext_misc_reg[3]);
  611. udelay(1);
  612. }
  613. static void _pllc_set_defaults(struct tegra_clk_pll *pllcx)
  614. {
  615. tegra210_pllcx_set_defaults("PLL_C", pllcx);
  616. }
  617. static void _pllc2_set_defaults(struct tegra_clk_pll *pllcx)
  618. {
  619. tegra210_pllcx_set_defaults("PLL_C2", pllcx);
  620. }
  621. static void _pllc3_set_defaults(struct tegra_clk_pll *pllcx)
  622. {
  623. tegra210_pllcx_set_defaults("PLL_C3", pllcx);
  624. }
  625. static void _plla1_set_defaults(struct tegra_clk_pll *pllcx)
  626. {
  627. tegra210_pllcx_set_defaults("PLL_A1", pllcx);
  628. }
  629. /*
  630. * PLLA
  631. * PLL with dynamic ramp and fractional SDM. Dynamic ramp is not used.
  632. * Fractional SDM is allowed to provide exact audio rates.
  633. */
  634. static void tegra210_plla_set_defaults(struct tegra_clk_pll *plla)
  635. {
  636. u32 mask;
  637. u32 val = readl_relaxed(clk_base + plla->params->base_reg);
  638. plla->params->defaults_set = true;
  639. if (val & PLL_ENABLE) {
  640. /*
  641. * PLL is ON: check if defaults already set, then set those
  642. * that can be updated in flight.
  643. */
  644. if (val & PLLA_BASE_IDDQ) {
  645. pr_warn("PLL_A boot enabled with IDDQ set\n");
  646. plla->params->defaults_set = false;
  647. }
  648. pr_warn("PLL_A already enabled. Postponing set full defaults\n");
  649. val = PLLA_MISC0_DEFAULT_VALUE; /* ignore lock enable */
  650. mask = PLLA_MISC0_LOCK_ENABLE | PLLA_MISC0_LOCK_OVERRIDE;
  651. _pll_misc_chk_default(clk_base, plla->params, 0, val,
  652. ~mask & PLLA_MISC0_WRITE_MASK);
  653. val = PLLA_MISC2_DEFAULT_VALUE; /* ignore all but control bit */
  654. _pll_misc_chk_default(clk_base, plla->params, 2, val,
  655. PLLA_MISC2_EN_DYNRAMP);
  656. /* Enable lock detect */
  657. val = readl_relaxed(clk_base + plla->params->ext_misc_reg[0]);
  658. val &= ~mask;
  659. val |= PLLA_MISC0_DEFAULT_VALUE & mask;
  660. writel_relaxed(val, clk_base + plla->params->ext_misc_reg[0]);
  661. udelay(1);
  662. return;
  663. }
  664. /* set IDDQ, enable lock detect, disable dynamic ramp and SDM */
  665. val |= PLLA_BASE_IDDQ;
  666. writel_relaxed(val, clk_base + plla->params->base_reg);
  667. writel_relaxed(PLLA_MISC0_DEFAULT_VALUE,
  668. clk_base + plla->params->ext_misc_reg[0]);
  669. writel_relaxed(PLLA_MISC2_DEFAULT_VALUE,
  670. clk_base + plla->params->ext_misc_reg[2]);
  671. udelay(1);
  672. }
  673. /*
  674. * PLLD
  675. * PLL with fractional SDM.
  676. */
  677. static void tegra210_plld_set_defaults(struct tegra_clk_pll *plld)
  678. {
  679. u32 val;
  680. u32 mask = 0xffff;
  681. plld->params->defaults_set = true;
  682. if (readl_relaxed(clk_base + plld->params->base_reg) &
  683. PLL_ENABLE) {
  684. /*
  685. * PLL is ON: check if defaults already set, then set those
  686. * that can be updated in flight.
  687. */
  688. val = PLLD_MISC1_DEFAULT_VALUE;
  689. _pll_misc_chk_default(clk_base, plld->params, 1,
  690. val, PLLD_MISC1_WRITE_MASK);
  691. /* ignore lock, DSI and SDM controls, make sure IDDQ not set */
  692. val = PLLD_MISC0_DEFAULT_VALUE & (~PLLD_MISC0_IDDQ);
  693. mask |= PLLD_MISC0_DSI_CLKENABLE | PLLD_MISC0_LOCK_ENABLE |
  694. PLLD_MISC0_LOCK_OVERRIDE | PLLD_MISC0_EN_SDM;
  695. _pll_misc_chk_default(clk_base, plld->params, 0, val,
  696. ~mask & PLLD_MISC0_WRITE_MASK);
  697. if (!plld->params->defaults_set)
  698. pr_warn("PLL_D already enabled. Postponing set full defaults\n");
  699. /* Enable lock detect */
  700. mask = PLLD_MISC0_LOCK_ENABLE | PLLD_MISC0_LOCK_OVERRIDE;
  701. val = readl_relaxed(clk_base + plld->params->ext_misc_reg[0]);
  702. val &= ~mask;
  703. val |= PLLD_MISC0_DEFAULT_VALUE & mask;
  704. writel_relaxed(val, clk_base + plld->params->ext_misc_reg[0]);
  705. udelay(1);
  706. return;
  707. }
  708. val = readl_relaxed(clk_base + plld->params->ext_misc_reg[0]);
  709. val &= PLLD_MISC0_DSI_CLKENABLE;
  710. val |= PLLD_MISC0_DEFAULT_VALUE;
  711. /* set IDDQ, enable lock detect, disable SDM */
  712. writel_relaxed(val, clk_base + plld->params->ext_misc_reg[0]);
  713. writel_relaxed(PLLD_MISC1_DEFAULT_VALUE, clk_base +
  714. plld->params->ext_misc_reg[1]);
  715. udelay(1);
  716. }
  717. /*
  718. * PLLD2, PLLDP
  719. * PLL with fractional SDM and Spread Spectrum (SDM is a must if SSC is used).
  720. */
  721. static void plldss_defaults(const char *pll_name, struct tegra_clk_pll *plldss,
  722. u32 misc0_val, u32 misc1_val, u32 misc2_val, u32 misc3_val)
  723. {
  724. u32 default_val;
  725. u32 val = readl_relaxed(clk_base + plldss->params->base_reg);
  726. plldss->params->defaults_set = true;
  727. if (val & PLL_ENABLE) {
  728. /*
  729. * PLL is ON: check if defaults already set, then set those
  730. * that can be updated in flight.
  731. */
  732. if (val & PLLDSS_BASE_IDDQ) {
  733. pr_warn("plldss boot enabled with IDDQ set\n");
  734. plldss->params->defaults_set = false;
  735. }
  736. /* ignore lock enable */
  737. default_val = misc0_val;
  738. _pll_misc_chk_default(clk_base, plldss->params, 0, default_val,
  739. PLLDSS_MISC0_WRITE_MASK &
  740. (~PLLDSS_MISC0_LOCK_ENABLE));
  741. /*
  742. * If SSC is used, check all settings, otherwise just confirm
  743. * that SSC is not used on boot as well. Do nothing when using
  744. * this function for PLLC4 that has only MISC0.
  745. */
  746. if (plldss->params->ssc_ctrl_en_mask) {
  747. default_val = misc1_val;
  748. _pll_misc_chk_default(clk_base, plldss->params, 1,
  749. default_val, PLLDSS_MISC1_CFG_WRITE_MASK);
  750. default_val = misc2_val;
  751. _pll_misc_chk_default(clk_base, plldss->params, 2,
  752. default_val, PLLDSS_MISC2_CTRL1_WRITE_MASK);
  753. default_val = misc3_val;
  754. _pll_misc_chk_default(clk_base, plldss->params, 3,
  755. default_val, PLLDSS_MISC3_CTRL2_WRITE_MASK);
  756. } else if (plldss->params->ext_misc_reg[1]) {
  757. default_val = misc1_val;
  758. _pll_misc_chk_default(clk_base, plldss->params, 1,
  759. default_val, PLLDSS_MISC1_CFG_WRITE_MASK &
  760. (~PLLDSS_MISC1_CFG_EN_SDM));
  761. }
  762. if (!plldss->params->defaults_set)
  763. pr_warn("%s already enabled. Postponing set full defaults\n",
  764. pll_name);
  765. /* Enable lock detect */
  766. if (val & PLLDSS_BASE_LOCK_OVERRIDE) {
  767. val &= ~PLLDSS_BASE_LOCK_OVERRIDE;
  768. writel_relaxed(val, clk_base +
  769. plldss->params->base_reg);
  770. }
  771. val = readl_relaxed(clk_base + plldss->params->ext_misc_reg[0]);
  772. val &= ~PLLDSS_MISC0_LOCK_ENABLE;
  773. val |= misc0_val & PLLDSS_MISC0_LOCK_ENABLE;
  774. writel_relaxed(val, clk_base + plldss->params->ext_misc_reg[0]);
  775. udelay(1);
  776. return;
  777. }
  778. /* set IDDQ, enable lock detect, configure SDM/SSC */
  779. val |= PLLDSS_BASE_IDDQ;
  780. val &= ~PLLDSS_BASE_LOCK_OVERRIDE;
  781. writel_relaxed(val, clk_base + plldss->params->base_reg);
  782. /* When using this function for PLLC4 exit here */
  783. if (!plldss->params->ext_misc_reg[1]) {
  784. writel_relaxed(misc0_val, clk_base +
  785. plldss->params->ext_misc_reg[0]);
  786. udelay(1);
  787. return;
  788. }
  789. writel_relaxed(misc0_val, clk_base +
  790. plldss->params->ext_misc_reg[0]);
  791. /* if SSC used set by 1st enable */
  792. writel_relaxed(misc1_val & (~PLLDSS_MISC1_CFG_EN_SSC),
  793. clk_base + plldss->params->ext_misc_reg[1]);
  794. writel_relaxed(misc2_val, clk_base + plldss->params->ext_misc_reg[2]);
  795. writel_relaxed(misc3_val, clk_base + plldss->params->ext_misc_reg[3]);
  796. udelay(1);
  797. }
  798. static void tegra210_plld2_set_defaults(struct tegra_clk_pll *plld2)
  799. {
  800. plldss_defaults("PLL_D2", plld2, PLLD2_MISC0_DEFAULT_VALUE,
  801. PLLD2_MISC1_CFG_DEFAULT_VALUE,
  802. PLLD2_MISC2_CTRL1_DEFAULT_VALUE,
  803. PLLD2_MISC3_CTRL2_DEFAULT_VALUE);
  804. }
  805. static void tegra210_plldp_set_defaults(struct tegra_clk_pll *plldp)
  806. {
  807. plldss_defaults("PLL_DP", plldp, PLLDP_MISC0_DEFAULT_VALUE,
  808. PLLDP_MISC1_CFG_DEFAULT_VALUE,
  809. PLLDP_MISC2_CTRL1_DEFAULT_VALUE,
  810. PLLDP_MISC3_CTRL2_DEFAULT_VALUE);
  811. }
  812. /*
  813. * PLLC4
  814. * Base and misc0 layout is the same as PLLD2/PLLDP, but no SDM/SSC support.
  815. * VCO is exposed to the clock tree via fixed 1/3 and 1/5 dividers.
  816. */
  817. static void tegra210_pllc4_set_defaults(struct tegra_clk_pll *pllc4)
  818. {
  819. plldss_defaults("PLL_C4", pllc4, PLLC4_MISC0_DEFAULT_VALUE, 0, 0, 0);
  820. }
  821. /*
  822. * PLLRE
  823. * VCO is exposed to the clock tree directly along with post-divider output
  824. */
  825. static void tegra210_pllre_set_defaults(struct tegra_clk_pll *pllre)
  826. {
  827. u32 mask;
  828. u32 val = readl_relaxed(clk_base + pllre->params->base_reg);
  829. pllre->params->defaults_set = true;
  830. if (val & PLL_ENABLE) {
  831. pr_warn("PLL_RE already enabled. Postponing set full defaults\n");
  832. /*
  833. * PLL is ON: check if defaults already set, then set those
  834. * that can be updated in flight.
  835. */
  836. val &= PLLRE_BASE_DEFAULT_MASK;
  837. if (val != PLLRE_BASE_DEFAULT_VALUE) {
  838. pr_warn("pllre boot base 0x%x : expected 0x%x\n",
  839. val, PLLRE_BASE_DEFAULT_VALUE);
  840. pr_warn("(comparison mask = 0x%x)\n",
  841. PLLRE_BASE_DEFAULT_MASK);
  842. pllre->params->defaults_set = false;
  843. }
  844. /* Ignore lock enable */
  845. val = PLLRE_MISC0_DEFAULT_VALUE & (~PLLRE_MISC0_IDDQ);
  846. mask = PLLRE_MISC0_LOCK_ENABLE | PLLRE_MISC0_LOCK_OVERRIDE;
  847. _pll_misc_chk_default(clk_base, pllre->params, 0, val,
  848. ~mask & PLLRE_MISC0_WRITE_MASK);
  849. /* Enable lock detect */
  850. val = readl_relaxed(clk_base + pllre->params->ext_misc_reg[0]);
  851. val &= ~mask;
  852. val |= PLLRE_MISC0_DEFAULT_VALUE & mask;
  853. writel_relaxed(val, clk_base + pllre->params->ext_misc_reg[0]);
  854. udelay(1);
  855. return;
  856. }
  857. /* set IDDQ, enable lock detect */
  858. val &= ~PLLRE_BASE_DEFAULT_MASK;
  859. val |= PLLRE_BASE_DEFAULT_VALUE & PLLRE_BASE_DEFAULT_MASK;
  860. writel_relaxed(val, clk_base + pllre->params->base_reg);
  861. writel_relaxed(PLLRE_MISC0_DEFAULT_VALUE,
  862. clk_base + pllre->params->ext_misc_reg[0]);
  863. udelay(1);
  864. }
  865. static void pllx_get_dyn_steps(struct clk_hw *hw, u32 *step_a, u32 *step_b)
  866. {
  867. unsigned long input_rate;
  868. /* cf rate */
  869. if (!IS_ERR_OR_NULL(hw->clk))
  870. input_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
  871. else
  872. input_rate = 38400000;
  873. input_rate /= tegra_pll_get_fixed_mdiv(hw, input_rate);
  874. switch (input_rate) {
  875. case 12000000:
  876. case 12800000:
  877. case 13000000:
  878. *step_a = 0x2B;
  879. *step_b = 0x0B;
  880. return;
  881. case 19200000:
  882. *step_a = 0x12;
  883. *step_b = 0x08;
  884. return;
  885. case 38400000:
  886. *step_a = 0x04;
  887. *step_b = 0x05;
  888. return;
  889. default:
  890. pr_err("%s: Unexpected reference rate %lu\n",
  891. __func__, input_rate);
  892. BUG();
  893. }
  894. }
  895. static void pllx_check_defaults(struct tegra_clk_pll *pll)
  896. {
  897. u32 default_val;
  898. default_val = PLLX_MISC0_DEFAULT_VALUE;
  899. /* ignore lock enable */
  900. _pll_misc_chk_default(clk_base, pll->params, 0, default_val,
  901. PLLX_MISC0_WRITE_MASK & (~PLLX_MISC0_LOCK_ENABLE));
  902. default_val = PLLX_MISC1_DEFAULT_VALUE;
  903. _pll_misc_chk_default(clk_base, pll->params, 1, default_val,
  904. PLLX_MISC1_WRITE_MASK);
  905. /* ignore all but control bit */
  906. default_val = PLLX_MISC2_DEFAULT_VALUE;
  907. _pll_misc_chk_default(clk_base, pll->params, 2,
  908. default_val, PLLX_MISC2_EN_DYNRAMP);
  909. default_val = PLLX_MISC3_DEFAULT_VALUE & (~PLLX_MISC3_IDDQ);
  910. _pll_misc_chk_default(clk_base, pll->params, 3, default_val,
  911. PLLX_MISC3_WRITE_MASK);
  912. default_val = PLLX_MISC4_DEFAULT_VALUE;
  913. _pll_misc_chk_default(clk_base, pll->params, 4, default_val,
  914. PLLX_MISC4_WRITE_MASK);
  915. default_val = PLLX_MISC5_DEFAULT_VALUE;
  916. _pll_misc_chk_default(clk_base, pll->params, 5, default_val,
  917. PLLX_MISC5_WRITE_MASK);
  918. }
  919. static void tegra210_pllx_set_defaults(struct tegra_clk_pll *pllx)
  920. {
  921. u32 val;
  922. u32 step_a, step_b;
  923. pllx->params->defaults_set = true;
  924. /* Get ready dyn ramp state machine settings */
  925. pllx_get_dyn_steps(&pllx->hw, &step_a, &step_b);
  926. val = PLLX_MISC2_DEFAULT_VALUE & (~PLLX_MISC2_DYNRAMP_STEPA_MASK) &
  927. (~PLLX_MISC2_DYNRAMP_STEPB_MASK);
  928. val |= step_a << PLLX_MISC2_DYNRAMP_STEPA_SHIFT;
  929. val |= step_b << PLLX_MISC2_DYNRAMP_STEPB_SHIFT;
  930. if (readl_relaxed(clk_base + pllx->params->base_reg) & PLL_ENABLE) {
  931. /*
  932. * PLL is ON: check if defaults already set, then set those
  933. * that can be updated in flight.
  934. */
  935. pllx_check_defaults(pllx);
  936. if (!pllx->params->defaults_set)
  937. pr_warn("PLL_X already enabled. Postponing set full defaults\n");
  938. /* Configure dyn ramp, disable lock override */
  939. writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
  940. /* Enable lock detect */
  941. val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[0]);
  942. val &= ~PLLX_MISC0_LOCK_ENABLE;
  943. val |= PLLX_MISC0_DEFAULT_VALUE & PLLX_MISC0_LOCK_ENABLE;
  944. writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[0]);
  945. udelay(1);
  946. return;
  947. }
  948. /* Enable lock detect and CPU output */
  949. writel_relaxed(PLLX_MISC0_DEFAULT_VALUE, clk_base +
  950. pllx->params->ext_misc_reg[0]);
  951. /* Setup */
  952. writel_relaxed(PLLX_MISC1_DEFAULT_VALUE, clk_base +
  953. pllx->params->ext_misc_reg[1]);
  954. /* Configure dyn ramp state machine, disable lock override */
  955. writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
  956. /* Set IDDQ */
  957. writel_relaxed(PLLX_MISC3_DEFAULT_VALUE, clk_base +
  958. pllx->params->ext_misc_reg[3]);
  959. /* Disable SDM */
  960. writel_relaxed(PLLX_MISC4_DEFAULT_VALUE, clk_base +
  961. pllx->params->ext_misc_reg[4]);
  962. writel_relaxed(PLLX_MISC5_DEFAULT_VALUE, clk_base +
  963. pllx->params->ext_misc_reg[5]);
  964. udelay(1);
  965. }
  966. /* PLLMB */
  967. static void tegra210_pllmb_set_defaults(struct tegra_clk_pll *pllmb)
  968. {
  969. u32 mask, val = readl_relaxed(clk_base + pllmb->params->base_reg);
  970. pllmb->params->defaults_set = true;
  971. if (val & PLL_ENABLE) {
  972. /*
  973. * PLL is ON: check if defaults already set, then set those
  974. * that can be updated in flight.
  975. */
  976. val = PLLMB_MISC1_DEFAULT_VALUE & (~PLLMB_MISC1_IDDQ);
  977. mask = PLLMB_MISC1_LOCK_ENABLE | PLLMB_MISC1_LOCK_OVERRIDE;
  978. _pll_misc_chk_default(clk_base, pllmb->params, 0, val,
  979. ~mask & PLLMB_MISC1_WRITE_MASK);
  980. if (!pllmb->params->defaults_set)
  981. pr_warn("PLL_MB already enabled. Postponing set full defaults\n");
  982. /* Enable lock detect */
  983. val = readl_relaxed(clk_base + pllmb->params->ext_misc_reg[0]);
  984. val &= ~mask;
  985. val |= PLLMB_MISC1_DEFAULT_VALUE & mask;
  986. writel_relaxed(val, clk_base + pllmb->params->ext_misc_reg[0]);
  987. udelay(1);
  988. return;
  989. }
  990. /* set IDDQ, enable lock detect */
  991. writel_relaxed(PLLMB_MISC1_DEFAULT_VALUE,
  992. clk_base + pllmb->params->ext_misc_reg[0]);
  993. udelay(1);
  994. }
  995. /*
  996. * PLLP
  997. * VCO is exposed to the clock tree directly along with post-divider output.
  998. * Both VCO and post-divider output rates are fixed at 408MHz and 204MHz,
  999. * respectively.
  1000. */
  1001. static void pllp_check_defaults(struct tegra_clk_pll *pll, bool enabled)
  1002. {
  1003. u32 val, mask;
  1004. /* Ignore lock enable (will be set), make sure not in IDDQ if enabled */
  1005. val = PLLP_MISC0_DEFAULT_VALUE & (~PLLP_MISC0_IDDQ);
  1006. mask = PLLP_MISC0_LOCK_ENABLE | PLLP_MISC0_LOCK_OVERRIDE;
  1007. if (!enabled)
  1008. mask |= PLLP_MISC0_IDDQ;
  1009. _pll_misc_chk_default(clk_base, pll->params, 0, val,
  1010. ~mask & PLLP_MISC0_WRITE_MASK);
  1011. /* Ignore branch controls */
  1012. val = PLLP_MISC1_DEFAULT_VALUE;
  1013. mask = PLLP_MISC1_HSIO_EN | PLLP_MISC1_XUSB_EN;
  1014. _pll_misc_chk_default(clk_base, pll->params, 1, val,
  1015. ~mask & PLLP_MISC1_WRITE_MASK);
  1016. }
  1017. static void tegra210_pllp_set_defaults(struct tegra_clk_pll *pllp)
  1018. {
  1019. u32 mask;
  1020. u32 val = readl_relaxed(clk_base + pllp->params->base_reg);
  1021. pllp->params->defaults_set = true;
  1022. if (val & PLL_ENABLE) {
  1023. /*
  1024. * PLL is ON: check if defaults already set, then set those
  1025. * that can be updated in flight.
  1026. */
  1027. pllp_check_defaults(pllp, true);
  1028. if (!pllp->params->defaults_set)
  1029. pr_warn("PLL_P already enabled. Postponing set full defaults\n");
  1030. /* Enable lock detect */
  1031. val = readl_relaxed(clk_base + pllp->params->ext_misc_reg[0]);
  1032. mask = PLLP_MISC0_LOCK_ENABLE | PLLP_MISC0_LOCK_OVERRIDE;
  1033. val &= ~mask;
  1034. val |= PLLP_MISC0_DEFAULT_VALUE & mask;
  1035. writel_relaxed(val, clk_base + pllp->params->ext_misc_reg[0]);
  1036. udelay(1);
  1037. return;
  1038. }
  1039. /* set IDDQ, enable lock detect */
  1040. writel_relaxed(PLLP_MISC0_DEFAULT_VALUE,
  1041. clk_base + pllp->params->ext_misc_reg[0]);
  1042. /* Preserve branch control */
  1043. val = readl_relaxed(clk_base + pllp->params->ext_misc_reg[1]);
  1044. mask = PLLP_MISC1_HSIO_EN | PLLP_MISC1_XUSB_EN;
  1045. val &= mask;
  1046. val |= ~mask & PLLP_MISC1_DEFAULT_VALUE;
  1047. writel_relaxed(val, clk_base + pllp->params->ext_misc_reg[1]);
  1048. udelay(1);
  1049. }
  1050. /*
  1051. * PLLU
  1052. * VCO is exposed to the clock tree directly along with post-divider output.
  1053. * Both VCO and post-divider output rates are fixed at 480MHz and 240MHz,
  1054. * respectively.
  1055. */
  1056. static void pllu_check_defaults(struct tegra_clk_pll_params *params,
  1057. bool hw_control)
  1058. {
  1059. u32 val, mask;
  1060. /* Ignore lock enable (will be set) and IDDQ if under h/w control */
  1061. val = PLLU_MISC0_DEFAULT_VALUE & (~PLLU_MISC0_IDDQ);
  1062. mask = PLLU_MISC0_LOCK_ENABLE | (hw_control ? PLLU_MISC0_IDDQ : 0);
  1063. _pll_misc_chk_default(clk_base, params, 0, val,
  1064. ~mask & PLLU_MISC0_WRITE_MASK);
  1065. val = PLLU_MISC1_DEFAULT_VALUE;
  1066. mask = PLLU_MISC1_LOCK_OVERRIDE;
  1067. _pll_misc_chk_default(clk_base, params, 1, val,
  1068. ~mask & PLLU_MISC1_WRITE_MASK);
  1069. }
  1070. static void tegra210_pllu_set_defaults(struct tegra_clk_pll_params *pllu)
  1071. {
  1072. u32 val = readl_relaxed(clk_base + pllu->base_reg);
  1073. pllu->defaults_set = true;
  1074. if (val & PLL_ENABLE) {
  1075. /*
  1076. * PLL is ON: check if defaults already set, then set those
  1077. * that can be updated in flight.
  1078. */
  1079. pllu_check_defaults(pllu, false);
  1080. if (!pllu->defaults_set)
  1081. pr_warn("PLL_U already enabled. Postponing set full defaults\n");
  1082. /* Enable lock detect */
  1083. val = readl_relaxed(clk_base + pllu->ext_misc_reg[0]);
  1084. val &= ~PLLU_MISC0_LOCK_ENABLE;
  1085. val |= PLLU_MISC0_DEFAULT_VALUE & PLLU_MISC0_LOCK_ENABLE;
  1086. writel_relaxed(val, clk_base + pllu->ext_misc_reg[0]);
  1087. val = readl_relaxed(clk_base + pllu->ext_misc_reg[1]);
  1088. val &= ~PLLU_MISC1_LOCK_OVERRIDE;
  1089. val |= PLLU_MISC1_DEFAULT_VALUE & PLLU_MISC1_LOCK_OVERRIDE;
  1090. writel_relaxed(val, clk_base + pllu->ext_misc_reg[1]);
  1091. udelay(1);
  1092. return;
  1093. }
  1094. /* set IDDQ, enable lock detect */
  1095. writel_relaxed(PLLU_MISC0_DEFAULT_VALUE,
  1096. clk_base + pllu->ext_misc_reg[0]);
  1097. writel_relaxed(PLLU_MISC1_DEFAULT_VALUE,
  1098. clk_base + pllu->ext_misc_reg[1]);
  1099. udelay(1);
  1100. }
  1101. #define mask(w) ((1 << (w)) - 1)
  1102. #define divm_mask(p) mask(p->params->div_nmp->divm_width)
  1103. #define divn_mask(p) mask(p->params->div_nmp->divn_width)
  1104. #define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\
  1105. mask(p->params->div_nmp->divp_width))
  1106. #define divm_shift(p) ((p)->params->div_nmp->divm_shift)
  1107. #define divn_shift(p) ((p)->params->div_nmp->divn_shift)
  1108. #define divp_shift(p) ((p)->params->div_nmp->divp_shift)
  1109. #define divm_mask_shifted(p) (divm_mask(p) << divm_shift(p))
  1110. #define divn_mask_shifted(p) (divn_mask(p) << divn_shift(p))
  1111. #define divp_mask_shifted(p) (divp_mask(p) << divp_shift(p))
  1112. #define PLL_LOCKDET_DELAY 2 /* Lock detection safety delays */
  1113. static int tegra210_wait_for_mask(struct tegra_clk_pll *pll,
  1114. u32 reg, u32 mask)
  1115. {
  1116. int i;
  1117. u32 val = 0;
  1118. for (i = 0; i < pll->params->lock_delay / PLL_LOCKDET_DELAY + 1; i++) {
  1119. udelay(PLL_LOCKDET_DELAY);
  1120. val = readl_relaxed(clk_base + reg);
  1121. if ((val & mask) == mask) {
  1122. udelay(PLL_LOCKDET_DELAY);
  1123. return 0;
  1124. }
  1125. }
  1126. return -ETIMEDOUT;
  1127. }
  1128. static int tegra210_pllx_dyn_ramp(struct tegra_clk_pll *pllx,
  1129. struct tegra_clk_pll_freq_table *cfg)
  1130. {
  1131. u32 val, base, ndiv_new_mask;
  1132. ndiv_new_mask = (divn_mask(pllx) >> pllx->params->div_nmp->divn_shift)
  1133. << PLLX_MISC2_NDIV_NEW_SHIFT;
  1134. val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[2]);
  1135. val &= (~ndiv_new_mask);
  1136. val |= cfg->n << PLLX_MISC2_NDIV_NEW_SHIFT;
  1137. writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
  1138. udelay(1);
  1139. val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[2]);
  1140. val |= PLLX_MISC2_EN_DYNRAMP;
  1141. writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
  1142. udelay(1);
  1143. tegra210_wait_for_mask(pllx, pllx->params->ext_misc_reg[2],
  1144. PLLX_MISC2_DYNRAMP_DONE);
  1145. base = readl_relaxed(clk_base + pllx->params->base_reg) &
  1146. (~divn_mask_shifted(pllx));
  1147. base |= cfg->n << pllx->params->div_nmp->divn_shift;
  1148. writel_relaxed(base, clk_base + pllx->params->base_reg);
  1149. udelay(1);
  1150. val &= ~PLLX_MISC2_EN_DYNRAMP;
  1151. writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]);
  1152. udelay(1);
  1153. pr_debug("%s: dynamic ramp to m = %u n = %u p = %u, Fout = %lu kHz\n",
  1154. __clk_get_name(pllx->hw.clk), cfg->m, cfg->n, cfg->p,
  1155. cfg->input_rate / cfg->m * cfg->n /
  1156. pllx->params->pdiv_tohw[cfg->p].pdiv / 1000);
  1157. return 0;
  1158. }
  1159. /*
  1160. * Common configuration for PLLs with fixed input divider policy:
  1161. * - always set fixed M-value based on the reference rate
  1162. * - always set P-value value 1:1 for output rates above VCO minimum, and
  1163. * choose minimum necessary P-value for output rates below VCO maximum
  1164. * - calculate N-value based on selected M and P
  1165. * - calculate SDM_DIN fractional part
  1166. */
  1167. static int tegra210_pll_fixed_mdiv_cfg(struct clk_hw *hw,
  1168. struct tegra_clk_pll_freq_table *cfg,
  1169. unsigned long rate, unsigned long input_rate)
  1170. {
  1171. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1172. struct tegra_clk_pll_params *params = pll->params;
  1173. int p;
  1174. unsigned long cf, p_rate;
  1175. u32 pdiv;
  1176. if (!rate)
  1177. return -EINVAL;
  1178. if (!(params->flags & TEGRA_PLL_VCO_OUT)) {
  1179. p = DIV_ROUND_UP(params->vco_min, rate);
  1180. p = params->round_p_to_pdiv(p, &pdiv);
  1181. } else {
  1182. p = rate >= params->vco_min ? 1 : -EINVAL;
  1183. }
  1184. if (p < 0)
  1185. return -EINVAL;
  1186. cfg->m = tegra_pll_get_fixed_mdiv(hw, input_rate);
  1187. cfg->p = p;
  1188. /* Store P as HW value, as that is what is expected */
  1189. cfg->p = tegra_pll_p_div_to_hw(pll, cfg->p);
  1190. p_rate = rate * p;
  1191. if (p_rate > params->vco_max)
  1192. p_rate = params->vco_max;
  1193. cf = input_rate / cfg->m;
  1194. cfg->n = p_rate / cf;
  1195. cfg->sdm_data = 0;
  1196. cfg->output_rate = input_rate;
  1197. if (params->sdm_ctrl_reg) {
  1198. unsigned long rem = p_rate - cf * cfg->n;
  1199. /* If ssc is enabled SDM enabled as well, even for integer n */
  1200. if (rem || params->ssc_ctrl_reg) {
  1201. u64 s = rem * PLL_SDM_COEFF;
  1202. do_div(s, cf);
  1203. s -= PLL_SDM_COEFF / 2;
  1204. cfg->sdm_data = sdin_din_to_data(s);
  1205. }
  1206. cfg->output_rate *= sdin_get_n_eff(cfg);
  1207. cfg->output_rate /= p * cfg->m * PLL_SDM_COEFF;
  1208. } else {
  1209. cfg->output_rate *= cfg->n;
  1210. cfg->output_rate /= p * cfg->m;
  1211. }
  1212. cfg->input_rate = input_rate;
  1213. return 0;
  1214. }
  1215. /*
  1216. * clk_pll_set_gain - set gain to m, n to calculate correct VCO rate
  1217. *
  1218. * @cfg: struct tegra_clk_pll_freq_table * cfg
  1219. *
  1220. * For Normal mode:
  1221. * Fvco = Fref * NDIV / MDIV
  1222. *
  1223. * For fractional mode:
  1224. * Fvco = Fref * (NDIV + 0.5 + SDM_DIN / PLL_SDM_COEFF) / MDIV
  1225. */
  1226. static void tegra210_clk_pll_set_gain(struct tegra_clk_pll_freq_table *cfg)
  1227. {
  1228. cfg->n = sdin_get_n_eff(cfg);
  1229. cfg->m *= PLL_SDM_COEFF;
  1230. }
  1231. static unsigned long
  1232. tegra210_clk_adjust_vco_min(struct tegra_clk_pll_params *params,
  1233. unsigned long parent_rate)
  1234. {
  1235. unsigned long vco_min = params->vco_min;
  1236. params->vco_min += DIV_ROUND_UP(parent_rate, PLL_SDM_COEFF);
  1237. vco_min = min(vco_min, params->vco_min);
  1238. return vco_min;
  1239. }
  1240. static struct div_nmp pllx_nmp = {
  1241. .divm_shift = 0,
  1242. .divm_width = 8,
  1243. .divn_shift = 8,
  1244. .divn_width = 8,
  1245. .divp_shift = 20,
  1246. .divp_width = 5,
  1247. };
  1248. /*
  1249. * PLL post divider maps - two types: quasi-linear and exponential
  1250. * post divider.
  1251. */
  1252. #define PLL_QLIN_PDIV_MAX 16
  1253. static const struct pdiv_map pll_qlin_pdiv_to_hw[] = {
  1254. { .pdiv = 1, .hw_val = 0 },
  1255. { .pdiv = 2, .hw_val = 1 },
  1256. { .pdiv = 3, .hw_val = 2 },
  1257. { .pdiv = 4, .hw_val = 3 },
  1258. { .pdiv = 5, .hw_val = 4 },
  1259. { .pdiv = 6, .hw_val = 5 },
  1260. { .pdiv = 8, .hw_val = 6 },
  1261. { .pdiv = 9, .hw_val = 7 },
  1262. { .pdiv = 10, .hw_val = 8 },
  1263. { .pdiv = 12, .hw_val = 9 },
  1264. { .pdiv = 15, .hw_val = 10 },
  1265. { .pdiv = 16, .hw_val = 11 },
  1266. { .pdiv = 18, .hw_val = 12 },
  1267. { .pdiv = 20, .hw_val = 13 },
  1268. { .pdiv = 24, .hw_val = 14 },
  1269. { .pdiv = 30, .hw_val = 15 },
  1270. { .pdiv = 32, .hw_val = 16 },
  1271. };
  1272. static u32 pll_qlin_p_to_pdiv(u32 p, u32 *pdiv)
  1273. {
  1274. int i;
  1275. if (p) {
  1276. for (i = 0; i <= PLL_QLIN_PDIV_MAX; i++) {
  1277. if (p <= pll_qlin_pdiv_to_hw[i].pdiv) {
  1278. if (pdiv)
  1279. *pdiv = i;
  1280. return pll_qlin_pdiv_to_hw[i].pdiv;
  1281. }
  1282. }
  1283. }
  1284. return -EINVAL;
  1285. }
  1286. #define PLL_EXPO_PDIV_MAX 7
  1287. static const struct pdiv_map pll_expo_pdiv_to_hw[] = {
  1288. { .pdiv = 1, .hw_val = 0 },
  1289. { .pdiv = 2, .hw_val = 1 },
  1290. { .pdiv = 4, .hw_val = 2 },
  1291. { .pdiv = 8, .hw_val = 3 },
  1292. { .pdiv = 16, .hw_val = 4 },
  1293. { .pdiv = 32, .hw_val = 5 },
  1294. { .pdiv = 64, .hw_val = 6 },
  1295. { .pdiv = 128, .hw_val = 7 },
  1296. };
  1297. static u32 pll_expo_p_to_pdiv(u32 p, u32 *pdiv)
  1298. {
  1299. if (p) {
  1300. u32 i = fls(p);
  1301. if (i == ffs(p))
  1302. i--;
  1303. if (i <= PLL_EXPO_PDIV_MAX) {
  1304. if (pdiv)
  1305. *pdiv = i;
  1306. return 1 << i;
  1307. }
  1308. }
  1309. return -EINVAL;
  1310. }
  1311. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  1312. /* 1 GHz */
  1313. { 12000000, 1000000000, 166, 1, 2, 0 }, /* actual: 996.0 MHz */
  1314. { 13000000, 1000000000, 153, 1, 2, 0 }, /* actual: 994.0 MHz */
  1315. { 38400000, 1000000000, 156, 3, 2, 0 }, /* actual: 998.4 MHz */
  1316. { 0, 0, 0, 0, 0, 0 },
  1317. };
  1318. static struct tegra_clk_pll_params pll_x_params = {
  1319. .input_min = 12000000,
  1320. .input_max = 800000000,
  1321. .cf_min = 12000000,
  1322. .cf_max = 38400000,
  1323. .vco_min = 1350000000,
  1324. .vco_max = 3000000000UL,
  1325. .base_reg = PLLX_BASE,
  1326. .misc_reg = PLLX_MISC0,
  1327. .lock_mask = PLL_BASE_LOCK,
  1328. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  1329. .lock_delay = 300,
  1330. .ext_misc_reg[0] = PLLX_MISC0,
  1331. .ext_misc_reg[1] = PLLX_MISC1,
  1332. .ext_misc_reg[2] = PLLX_MISC2,
  1333. .ext_misc_reg[3] = PLLX_MISC3,
  1334. .ext_misc_reg[4] = PLLX_MISC4,
  1335. .ext_misc_reg[5] = PLLX_MISC5,
  1336. .iddq_reg = PLLX_MISC3,
  1337. .iddq_bit_idx = PLLXP_IDDQ_BIT,
  1338. .max_p = PLL_QLIN_PDIV_MAX,
  1339. .mdiv_default = 2,
  1340. .dyn_ramp_reg = PLLX_MISC2,
  1341. .stepa_shift = 16,
  1342. .stepb_shift = 24,
  1343. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1344. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1345. .div_nmp = &pllx_nmp,
  1346. .freq_table = pll_x_freq_table,
  1347. .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
  1348. .dyn_ramp = tegra210_pllx_dyn_ramp,
  1349. .set_defaults = tegra210_pllx_set_defaults,
  1350. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1351. };
  1352. static struct div_nmp pllc_nmp = {
  1353. .divm_shift = 0,
  1354. .divm_width = 8,
  1355. .divn_shift = 10,
  1356. .divn_width = 8,
  1357. .divp_shift = 20,
  1358. .divp_width = 5,
  1359. };
  1360. static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = {
  1361. { 12000000, 510000000, 85, 1, 2, 0 },
  1362. { 13000000, 510000000, 78, 1, 2, 0 }, /* actual: 507.0 MHz */
  1363. { 38400000, 510000000, 79, 3, 2, 0 }, /* actual: 505.6 MHz */
  1364. { 0, 0, 0, 0, 0, 0 },
  1365. };
  1366. static struct tegra_clk_pll_params pll_c_params = {
  1367. .input_min = 12000000,
  1368. .input_max = 700000000,
  1369. .cf_min = 12000000,
  1370. .cf_max = 50000000,
  1371. .vco_min = 600000000,
  1372. .vco_max = 1200000000,
  1373. .base_reg = PLLC_BASE,
  1374. .misc_reg = PLLC_MISC0,
  1375. .lock_mask = PLL_BASE_LOCK,
  1376. .lock_delay = 300,
  1377. .iddq_reg = PLLC_MISC1,
  1378. .iddq_bit_idx = PLLCX_IDDQ_BIT,
  1379. .reset_reg = PLLC_MISC0,
  1380. .reset_bit_idx = PLLCX_RESET_BIT,
  1381. .max_p = PLL_QLIN_PDIV_MAX,
  1382. .ext_misc_reg[0] = PLLC_MISC0,
  1383. .ext_misc_reg[1] = PLLC_MISC1,
  1384. .ext_misc_reg[2] = PLLC_MISC2,
  1385. .ext_misc_reg[3] = PLLC_MISC3,
  1386. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1387. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1388. .mdiv_default = 3,
  1389. .div_nmp = &pllc_nmp,
  1390. .freq_table = pll_cx_freq_table,
  1391. .flags = TEGRA_PLL_USE_LOCK,
  1392. .set_defaults = _pllc_set_defaults,
  1393. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1394. };
  1395. static struct div_nmp pllcx_nmp = {
  1396. .divm_shift = 0,
  1397. .divm_width = 8,
  1398. .divn_shift = 10,
  1399. .divn_width = 8,
  1400. .divp_shift = 20,
  1401. .divp_width = 5,
  1402. };
  1403. static struct tegra_clk_pll_params pll_c2_params = {
  1404. .input_min = 12000000,
  1405. .input_max = 700000000,
  1406. .cf_min = 12000000,
  1407. .cf_max = 50000000,
  1408. .vco_min = 600000000,
  1409. .vco_max = 1200000000,
  1410. .base_reg = PLLC2_BASE,
  1411. .misc_reg = PLLC2_MISC0,
  1412. .iddq_reg = PLLC2_MISC1,
  1413. .iddq_bit_idx = PLLCX_IDDQ_BIT,
  1414. .reset_reg = PLLC2_MISC0,
  1415. .reset_bit_idx = PLLCX_RESET_BIT,
  1416. .lock_mask = PLLCX_BASE_LOCK,
  1417. .lock_delay = 300,
  1418. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1419. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1420. .mdiv_default = 3,
  1421. .div_nmp = &pllcx_nmp,
  1422. .max_p = PLL_QLIN_PDIV_MAX,
  1423. .ext_misc_reg[0] = PLLC2_MISC0,
  1424. .ext_misc_reg[1] = PLLC2_MISC1,
  1425. .ext_misc_reg[2] = PLLC2_MISC2,
  1426. .ext_misc_reg[3] = PLLC2_MISC3,
  1427. .freq_table = pll_cx_freq_table,
  1428. .flags = TEGRA_PLL_USE_LOCK,
  1429. .set_defaults = _pllc2_set_defaults,
  1430. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1431. };
  1432. static struct tegra_clk_pll_params pll_c3_params = {
  1433. .input_min = 12000000,
  1434. .input_max = 700000000,
  1435. .cf_min = 12000000,
  1436. .cf_max = 50000000,
  1437. .vco_min = 600000000,
  1438. .vco_max = 1200000000,
  1439. .base_reg = PLLC3_BASE,
  1440. .misc_reg = PLLC3_MISC0,
  1441. .lock_mask = PLLCX_BASE_LOCK,
  1442. .lock_delay = 300,
  1443. .iddq_reg = PLLC3_MISC1,
  1444. .iddq_bit_idx = PLLCX_IDDQ_BIT,
  1445. .reset_reg = PLLC3_MISC0,
  1446. .reset_bit_idx = PLLCX_RESET_BIT,
  1447. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1448. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1449. .mdiv_default = 3,
  1450. .div_nmp = &pllcx_nmp,
  1451. .max_p = PLL_QLIN_PDIV_MAX,
  1452. .ext_misc_reg[0] = PLLC3_MISC0,
  1453. .ext_misc_reg[1] = PLLC3_MISC1,
  1454. .ext_misc_reg[2] = PLLC3_MISC2,
  1455. .ext_misc_reg[3] = PLLC3_MISC3,
  1456. .freq_table = pll_cx_freq_table,
  1457. .flags = TEGRA_PLL_USE_LOCK,
  1458. .set_defaults = _pllc3_set_defaults,
  1459. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1460. };
  1461. static struct div_nmp pllss_nmp = {
  1462. .divm_shift = 0,
  1463. .divm_width = 8,
  1464. .divn_shift = 8,
  1465. .divn_width = 8,
  1466. .divp_shift = 19,
  1467. .divp_width = 5,
  1468. };
  1469. static struct tegra_clk_pll_freq_table pll_c4_vco_freq_table[] = {
  1470. { 12000000, 600000000, 50, 1, 1, 0 },
  1471. { 13000000, 600000000, 46, 1, 1, 0 }, /* actual: 598.0 MHz */
  1472. { 38400000, 600000000, 62, 4, 1, 0 }, /* actual: 595.2 MHz */
  1473. { 0, 0, 0, 0, 0, 0 },
  1474. };
  1475. static const struct clk_div_table pll_vco_post_div_table[] = {
  1476. { .val = 0, .div = 1 },
  1477. { .val = 1, .div = 2 },
  1478. { .val = 2, .div = 3 },
  1479. { .val = 3, .div = 4 },
  1480. { .val = 4, .div = 5 },
  1481. { .val = 5, .div = 6 },
  1482. { .val = 6, .div = 8 },
  1483. { .val = 7, .div = 10 },
  1484. { .val = 8, .div = 12 },
  1485. { .val = 9, .div = 16 },
  1486. { .val = 10, .div = 12 },
  1487. { .val = 11, .div = 16 },
  1488. { .val = 12, .div = 20 },
  1489. { .val = 13, .div = 24 },
  1490. { .val = 14, .div = 32 },
  1491. { .val = 0, .div = 0 },
  1492. };
  1493. static struct tegra_clk_pll_params pll_c4_vco_params = {
  1494. .input_min = 9600000,
  1495. .input_max = 800000000,
  1496. .cf_min = 9600000,
  1497. .cf_max = 19200000,
  1498. .vco_min = 500000000,
  1499. .vco_max = 1080000000,
  1500. .base_reg = PLLC4_BASE,
  1501. .misc_reg = PLLC4_MISC0,
  1502. .lock_mask = PLL_BASE_LOCK,
  1503. .lock_delay = 300,
  1504. .max_p = PLL_QLIN_PDIV_MAX,
  1505. .ext_misc_reg[0] = PLLC4_MISC0,
  1506. .iddq_reg = PLLC4_BASE,
  1507. .iddq_bit_idx = PLLSS_IDDQ_BIT,
  1508. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1509. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1510. .mdiv_default = 3,
  1511. .div_nmp = &pllss_nmp,
  1512. .freq_table = pll_c4_vco_freq_table,
  1513. .set_defaults = tegra210_pllc4_set_defaults,
  1514. .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT,
  1515. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1516. };
  1517. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  1518. { 12000000, 800000000, 66, 1, 1, 0 }, /* actual: 792.0 MHz */
  1519. { 13000000, 800000000, 61, 1, 1, 0 }, /* actual: 793.0 MHz */
  1520. { 38400000, 297600000, 93, 4, 3, 0 },
  1521. { 38400000, 400000000, 125, 4, 3, 0 },
  1522. { 38400000, 532800000, 111, 4, 2, 0 },
  1523. { 38400000, 665600000, 104, 3, 2, 0 },
  1524. { 38400000, 800000000, 125, 3, 2, 0 },
  1525. { 38400000, 931200000, 97, 4, 1, 0 },
  1526. { 38400000, 1065600000, 111, 4, 1, 0 },
  1527. { 38400000, 1200000000, 125, 4, 1, 0 },
  1528. { 38400000, 1331200000, 104, 3, 1, 0 },
  1529. { 38400000, 1459200000, 76, 2, 1, 0 },
  1530. { 38400000, 1600000000, 125, 3, 1, 0 },
  1531. { 0, 0, 0, 0, 0, 0 },
  1532. };
  1533. static struct div_nmp pllm_nmp = {
  1534. .divm_shift = 0,
  1535. .divm_width = 8,
  1536. .override_divm_shift = 0,
  1537. .divn_shift = 8,
  1538. .divn_width = 8,
  1539. .override_divn_shift = 8,
  1540. .divp_shift = 20,
  1541. .divp_width = 5,
  1542. .override_divp_shift = 27,
  1543. };
  1544. static struct tegra_clk_pll_params pll_m_params = {
  1545. .input_min = 9600000,
  1546. .input_max = 500000000,
  1547. .cf_min = 9600000,
  1548. .cf_max = 19200000,
  1549. .vco_min = 800000000,
  1550. .vco_max = 1866000000,
  1551. .base_reg = PLLM_BASE,
  1552. .misc_reg = PLLM_MISC2,
  1553. .lock_mask = PLL_BASE_LOCK,
  1554. .lock_enable_bit_idx = PLLM_MISC_LOCK_ENABLE,
  1555. .lock_delay = 300,
  1556. .iddq_reg = PLLM_MISC2,
  1557. .iddq_bit_idx = PLLM_IDDQ_BIT,
  1558. .max_p = PLL_QLIN_PDIV_MAX,
  1559. .ext_misc_reg[0] = PLLM_MISC2,
  1560. .ext_misc_reg[1] = PLLM_MISC1,
  1561. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1562. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1563. .div_nmp = &pllm_nmp,
  1564. .pmc_divnm_reg = PMC_PLLM_WB0_OVERRIDE,
  1565. .pmc_divp_reg = PMC_PLLM_WB0_OVERRIDE_2,
  1566. .freq_table = pll_m_freq_table,
  1567. .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
  1568. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1569. };
  1570. static struct tegra_clk_pll_params pll_mb_params = {
  1571. .input_min = 9600000,
  1572. .input_max = 500000000,
  1573. .cf_min = 9600000,
  1574. .cf_max = 19200000,
  1575. .vco_min = 800000000,
  1576. .vco_max = 1866000000,
  1577. .base_reg = PLLMB_BASE,
  1578. .misc_reg = PLLMB_MISC1,
  1579. .lock_mask = PLL_BASE_LOCK,
  1580. .lock_delay = 300,
  1581. .iddq_reg = PLLMB_MISC1,
  1582. .iddq_bit_idx = PLLMB_IDDQ_BIT,
  1583. .max_p = PLL_QLIN_PDIV_MAX,
  1584. .ext_misc_reg[0] = PLLMB_MISC1,
  1585. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1586. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1587. .div_nmp = &pllm_nmp,
  1588. .freq_table = pll_m_freq_table,
  1589. .flags = TEGRA_PLL_USE_LOCK,
  1590. .set_defaults = tegra210_pllmb_set_defaults,
  1591. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1592. };
  1593. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  1594. /* PLLE special case: use cpcon field to store cml divider value */
  1595. { 672000000, 100000000, 125, 42, 0, 13 },
  1596. { 624000000, 100000000, 125, 39, 0, 13 },
  1597. { 336000000, 100000000, 125, 21, 0, 13 },
  1598. { 312000000, 100000000, 200, 26, 0, 14 },
  1599. { 38400000, 100000000, 125, 2, 0, 14 },
  1600. { 12000000, 100000000, 200, 1, 0, 14 },
  1601. { 0, 0, 0, 0, 0, 0 },
  1602. };
  1603. static struct div_nmp plle_nmp = {
  1604. .divm_shift = 0,
  1605. .divm_width = 8,
  1606. .divn_shift = 8,
  1607. .divn_width = 8,
  1608. .divp_shift = 24,
  1609. .divp_width = 5,
  1610. };
  1611. static struct tegra_clk_pll_params pll_e_params = {
  1612. .input_min = 12000000,
  1613. .input_max = 800000000,
  1614. .cf_min = 12000000,
  1615. .cf_max = 38400000,
  1616. .vco_min = 1600000000,
  1617. .vco_max = 2500000000U,
  1618. .base_reg = PLLE_BASE,
  1619. .misc_reg = PLLE_MISC0,
  1620. .aux_reg = PLLE_AUX,
  1621. .lock_mask = PLLE_MISC_LOCK,
  1622. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  1623. .lock_delay = 300,
  1624. .div_nmp = &plle_nmp,
  1625. .freq_table = pll_e_freq_table,
  1626. .flags = TEGRA_PLL_FIXED | TEGRA_PLL_LOCK_MISC | TEGRA_PLL_USE_LOCK |
  1627. TEGRA_PLL_HAS_LOCK_ENABLE,
  1628. .fixed_rate = 100000000,
  1629. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1630. };
  1631. static struct tegra_clk_pll_freq_table pll_re_vco_freq_table[] = {
  1632. { 12000000, 672000000, 56, 1, 1, 0 },
  1633. { 13000000, 672000000, 51, 1, 1, 0 }, /* actual: 663.0 MHz */
  1634. { 38400000, 672000000, 70, 4, 1, 0 },
  1635. { 0, 0, 0, 0, 0, 0 },
  1636. };
  1637. static struct div_nmp pllre_nmp = {
  1638. .divm_shift = 0,
  1639. .divm_width = 8,
  1640. .divn_shift = 8,
  1641. .divn_width = 8,
  1642. .divp_shift = 16,
  1643. .divp_width = 5,
  1644. };
  1645. static struct tegra_clk_pll_params pll_re_vco_params = {
  1646. .input_min = 9600000,
  1647. .input_max = 800000000,
  1648. .cf_min = 9600000,
  1649. .cf_max = 19200000,
  1650. .vco_min = 350000000,
  1651. .vco_max = 700000000,
  1652. .base_reg = PLLRE_BASE,
  1653. .misc_reg = PLLRE_MISC0,
  1654. .lock_mask = PLLRE_MISC_LOCK,
  1655. .lock_delay = 300,
  1656. .max_p = PLL_QLIN_PDIV_MAX,
  1657. .ext_misc_reg[0] = PLLRE_MISC0,
  1658. .iddq_reg = PLLRE_MISC0,
  1659. .iddq_bit_idx = PLLRE_IDDQ_BIT,
  1660. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1661. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1662. .div_nmp = &pllre_nmp,
  1663. .freq_table = pll_re_vco_freq_table,
  1664. .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_LOCK_MISC | TEGRA_PLL_VCO_OUT,
  1665. .set_defaults = tegra210_pllre_set_defaults,
  1666. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1667. };
  1668. static struct div_nmp pllp_nmp = {
  1669. .divm_shift = 0,
  1670. .divm_width = 8,
  1671. .divn_shift = 10,
  1672. .divn_width = 8,
  1673. .divp_shift = 20,
  1674. .divp_width = 5,
  1675. };
  1676. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  1677. { 12000000, 408000000, 34, 1, 1, 0 },
  1678. { 38400000, 408000000, 85, 8, 1, 0 }, /* cf = 4.8MHz, allowed exception */
  1679. { 0, 0, 0, 0, 0, 0 },
  1680. };
  1681. static struct tegra_clk_pll_params pll_p_params = {
  1682. .input_min = 9600000,
  1683. .input_max = 800000000,
  1684. .cf_min = 9600000,
  1685. .cf_max = 19200000,
  1686. .vco_min = 350000000,
  1687. .vco_max = 700000000,
  1688. .base_reg = PLLP_BASE,
  1689. .misc_reg = PLLP_MISC0,
  1690. .lock_mask = PLL_BASE_LOCK,
  1691. .lock_delay = 300,
  1692. .iddq_reg = PLLP_MISC0,
  1693. .iddq_bit_idx = PLLXP_IDDQ_BIT,
  1694. .ext_misc_reg[0] = PLLP_MISC0,
  1695. .ext_misc_reg[1] = PLLP_MISC1,
  1696. .div_nmp = &pllp_nmp,
  1697. .freq_table = pll_p_freq_table,
  1698. .fixed_rate = 408000000,
  1699. .flags = TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT,
  1700. .set_defaults = tegra210_pllp_set_defaults,
  1701. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1702. };
  1703. static struct tegra_clk_pll_params pll_a1_params = {
  1704. .input_min = 12000000,
  1705. .input_max = 700000000,
  1706. .cf_min = 12000000,
  1707. .cf_max = 50000000,
  1708. .vco_min = 600000000,
  1709. .vco_max = 1200000000,
  1710. .base_reg = PLLA1_BASE,
  1711. .misc_reg = PLLA1_MISC0,
  1712. .lock_mask = PLLCX_BASE_LOCK,
  1713. .lock_delay = 300,
  1714. .iddq_reg = PLLA1_MISC1,
  1715. .iddq_bit_idx = PLLCX_IDDQ_BIT,
  1716. .reset_reg = PLLA1_MISC0,
  1717. .reset_bit_idx = PLLCX_RESET_BIT,
  1718. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1719. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1720. .div_nmp = &pllc_nmp,
  1721. .ext_misc_reg[0] = PLLA1_MISC0,
  1722. .ext_misc_reg[1] = PLLA1_MISC1,
  1723. .ext_misc_reg[2] = PLLA1_MISC2,
  1724. .ext_misc_reg[3] = PLLA1_MISC3,
  1725. .freq_table = pll_cx_freq_table,
  1726. .flags = TEGRA_PLL_USE_LOCK,
  1727. .set_defaults = _plla1_set_defaults,
  1728. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1729. };
  1730. static struct div_nmp plla_nmp = {
  1731. .divm_shift = 0,
  1732. .divm_width = 8,
  1733. .divn_shift = 8,
  1734. .divn_width = 8,
  1735. .divp_shift = 20,
  1736. .divp_width = 5,
  1737. };
  1738. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  1739. { 12000000, 282240000, 47, 1, 2, 1, 0xf148 }, /* actual: 282240234 */
  1740. { 12000000, 368640000, 61, 1, 2, 1, 0xfe15 }, /* actual: 368640381 */
  1741. { 12000000, 240000000, 60, 1, 3, 1, 0 },
  1742. { 13000000, 282240000, 43, 1, 2, 1, 0xfd7d }, /* actual: 282239807 */
  1743. { 13000000, 368640000, 56, 1, 2, 1, 0x06d8 }, /* actual: 368640137 */
  1744. { 13000000, 240000000, 55, 1, 3, 1, 0 }, /* actual: 238.3 MHz */
  1745. { 38400000, 282240000, 44, 3, 2, 1, 0xf333 }, /* actual: 282239844 */
  1746. { 38400000, 368640000, 57, 3, 2, 1, 0x0333 }, /* actual: 368639844 */
  1747. { 38400000, 240000000, 75, 3, 3, 1, 0 },
  1748. { 0, 0, 0, 0, 0, 0, 0 },
  1749. };
  1750. static struct tegra_clk_pll_params pll_a_params = {
  1751. .input_min = 12000000,
  1752. .input_max = 800000000,
  1753. .cf_min = 12000000,
  1754. .cf_max = 19200000,
  1755. .vco_min = 500000000,
  1756. .vco_max = 1000000000,
  1757. .base_reg = PLLA_BASE,
  1758. .misc_reg = PLLA_MISC0,
  1759. .lock_mask = PLL_BASE_LOCK,
  1760. .lock_delay = 300,
  1761. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1762. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1763. .iddq_reg = PLLA_BASE,
  1764. .iddq_bit_idx = PLLA_IDDQ_BIT,
  1765. .div_nmp = &plla_nmp,
  1766. .sdm_din_reg = PLLA_MISC1,
  1767. .sdm_din_mask = PLLA_SDM_DIN_MASK,
  1768. .sdm_ctrl_reg = PLLA_MISC2,
  1769. .sdm_ctrl_en_mask = PLLA_SDM_EN_MASK,
  1770. .ext_misc_reg[0] = PLLA_MISC0,
  1771. .ext_misc_reg[1] = PLLA_MISC1,
  1772. .ext_misc_reg[2] = PLLA_MISC2,
  1773. .freq_table = pll_a_freq_table,
  1774. .flags = TEGRA_PLL_USE_LOCK | TEGRA_MDIV_NEW,
  1775. .set_defaults = tegra210_plla_set_defaults,
  1776. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1777. .set_gain = tegra210_clk_pll_set_gain,
  1778. .adjust_vco = tegra210_clk_adjust_vco_min,
  1779. };
  1780. static struct div_nmp plld_nmp = {
  1781. .divm_shift = 0,
  1782. .divm_width = 8,
  1783. .divn_shift = 11,
  1784. .divn_width = 8,
  1785. .divp_shift = 20,
  1786. .divp_width = 3,
  1787. };
  1788. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  1789. { 12000000, 594000000, 99, 1, 2, 0, 0 },
  1790. { 13000000, 594000000, 91, 1, 2, 0, 0xfc4f }, /* actual: 594000183 */
  1791. { 38400000, 594000000, 30, 1, 2, 0, 0x0e00 },
  1792. { 0, 0, 0, 0, 0, 0, 0 },
  1793. };
  1794. static struct tegra_clk_pll_params pll_d_params = {
  1795. .input_min = 12000000,
  1796. .input_max = 800000000,
  1797. .cf_min = 12000000,
  1798. .cf_max = 38400000,
  1799. .vco_min = 750000000,
  1800. .vco_max = 1500000000,
  1801. .base_reg = PLLD_BASE,
  1802. .misc_reg = PLLD_MISC0,
  1803. .lock_mask = PLL_BASE_LOCK,
  1804. .lock_delay = 1000,
  1805. .iddq_reg = PLLD_MISC0,
  1806. .iddq_bit_idx = PLLD_IDDQ_BIT,
  1807. .round_p_to_pdiv = pll_expo_p_to_pdiv,
  1808. .pdiv_tohw = pll_expo_pdiv_to_hw,
  1809. .div_nmp = &plld_nmp,
  1810. .sdm_din_reg = PLLD_MISC0,
  1811. .sdm_din_mask = PLLA_SDM_DIN_MASK,
  1812. .sdm_ctrl_reg = PLLD_MISC0,
  1813. .sdm_ctrl_en_mask = PLLD_SDM_EN_MASK,
  1814. .ext_misc_reg[0] = PLLD_MISC0,
  1815. .ext_misc_reg[1] = PLLD_MISC1,
  1816. .freq_table = pll_d_freq_table,
  1817. .flags = TEGRA_PLL_USE_LOCK,
  1818. .mdiv_default = 1,
  1819. .set_defaults = tegra210_plld_set_defaults,
  1820. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1821. .set_gain = tegra210_clk_pll_set_gain,
  1822. .adjust_vco = tegra210_clk_adjust_vco_min,
  1823. };
  1824. static struct tegra_clk_pll_freq_table tegra210_pll_d2_freq_table[] = {
  1825. { 12000000, 594000000, 99, 1, 2, 0, 0xf000 },
  1826. { 13000000, 594000000, 91, 1, 2, 0, 0xfc4f }, /* actual: 594000183 */
  1827. { 38400000, 594000000, 30, 1, 2, 0, 0x0e00 },
  1828. { 0, 0, 0, 0, 0, 0, 0 },
  1829. };
  1830. /* s/w policy, always tegra_pll_ref */
  1831. static struct tegra_clk_pll_params pll_d2_params = {
  1832. .input_min = 12000000,
  1833. .input_max = 800000000,
  1834. .cf_min = 12000000,
  1835. .cf_max = 38400000,
  1836. .vco_min = 750000000,
  1837. .vco_max = 1500000000,
  1838. .base_reg = PLLD2_BASE,
  1839. .misc_reg = PLLD2_MISC0,
  1840. .lock_mask = PLL_BASE_LOCK,
  1841. .lock_delay = 300,
  1842. .iddq_reg = PLLD2_BASE,
  1843. .iddq_bit_idx = PLLSS_IDDQ_BIT,
  1844. .sdm_din_reg = PLLD2_MISC3,
  1845. .sdm_din_mask = PLLA_SDM_DIN_MASK,
  1846. .sdm_ctrl_reg = PLLD2_MISC1,
  1847. .sdm_ctrl_en_mask = PLLD2_SDM_EN_MASK,
  1848. /* disable spread-spectrum for pll_d2 */
  1849. .ssc_ctrl_reg = 0,
  1850. .ssc_ctrl_en_mask = 0,
  1851. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1852. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1853. .div_nmp = &pllss_nmp,
  1854. .ext_misc_reg[0] = PLLD2_MISC0,
  1855. .ext_misc_reg[1] = PLLD2_MISC1,
  1856. .ext_misc_reg[2] = PLLD2_MISC2,
  1857. .ext_misc_reg[3] = PLLD2_MISC3,
  1858. .max_p = PLL_QLIN_PDIV_MAX,
  1859. .mdiv_default = 1,
  1860. .freq_table = tegra210_pll_d2_freq_table,
  1861. .set_defaults = tegra210_plld2_set_defaults,
  1862. .flags = TEGRA_PLL_USE_LOCK,
  1863. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1864. .set_gain = tegra210_clk_pll_set_gain,
  1865. .adjust_vco = tegra210_clk_adjust_vco_min,
  1866. };
  1867. static struct tegra_clk_pll_freq_table pll_dp_freq_table[] = {
  1868. { 12000000, 270000000, 90, 1, 4, 0, 0xf000 },
  1869. { 13000000, 270000000, 83, 1, 4, 0, 0xf000 }, /* actual: 269.8 MHz */
  1870. { 38400000, 270000000, 28, 1, 4, 0, 0xf400 },
  1871. { 0, 0, 0, 0, 0, 0, 0 },
  1872. };
  1873. static struct tegra_clk_pll_params pll_dp_params = {
  1874. .input_min = 12000000,
  1875. .input_max = 800000000,
  1876. .cf_min = 12000000,
  1877. .cf_max = 38400000,
  1878. .vco_min = 750000000,
  1879. .vco_max = 1500000000,
  1880. .base_reg = PLLDP_BASE,
  1881. .misc_reg = PLLDP_MISC,
  1882. .lock_mask = PLL_BASE_LOCK,
  1883. .lock_delay = 300,
  1884. .iddq_reg = PLLDP_BASE,
  1885. .iddq_bit_idx = PLLSS_IDDQ_BIT,
  1886. .sdm_din_reg = PLLDP_SS_CTRL2,
  1887. .sdm_din_mask = PLLA_SDM_DIN_MASK,
  1888. .sdm_ctrl_reg = PLLDP_SS_CFG,
  1889. .sdm_ctrl_en_mask = PLLDP_SDM_EN_MASK,
  1890. .ssc_ctrl_reg = PLLDP_SS_CFG,
  1891. .ssc_ctrl_en_mask = PLLDP_SSC_EN_MASK,
  1892. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1893. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1894. .div_nmp = &pllss_nmp,
  1895. .ext_misc_reg[0] = PLLDP_MISC,
  1896. .ext_misc_reg[1] = PLLDP_SS_CFG,
  1897. .ext_misc_reg[2] = PLLDP_SS_CTRL1,
  1898. .ext_misc_reg[3] = PLLDP_SS_CTRL2,
  1899. .max_p = PLL_QLIN_PDIV_MAX,
  1900. .mdiv_default = 1,
  1901. .freq_table = pll_dp_freq_table,
  1902. .set_defaults = tegra210_plldp_set_defaults,
  1903. .flags = TEGRA_PLL_USE_LOCK,
  1904. .calc_rate = tegra210_pll_fixed_mdiv_cfg,
  1905. .set_gain = tegra210_clk_pll_set_gain,
  1906. .adjust_vco = tegra210_clk_adjust_vco_min,
  1907. };
  1908. static struct div_nmp pllu_nmp = {
  1909. .divm_shift = 0,
  1910. .divm_width = 8,
  1911. .divn_shift = 8,
  1912. .divn_width = 8,
  1913. .divp_shift = 16,
  1914. .divp_width = 5,
  1915. };
  1916. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  1917. { 12000000, 480000000, 40, 1, 0, 0 },
  1918. { 13000000, 480000000, 36, 1, 0, 0 }, /* actual: 468.0 MHz */
  1919. { 38400000, 480000000, 25, 2, 0, 0 },
  1920. { 0, 0, 0, 0, 0, 0 },
  1921. };
  1922. static struct tegra_clk_pll_params pll_u_vco_params = {
  1923. .input_min = 9600000,
  1924. .input_max = 800000000,
  1925. .cf_min = 9600000,
  1926. .cf_max = 19200000,
  1927. .vco_min = 350000000,
  1928. .vco_max = 700000000,
  1929. .base_reg = PLLU_BASE,
  1930. .misc_reg = PLLU_MISC0,
  1931. .lock_mask = PLL_BASE_LOCK,
  1932. .lock_delay = 1000,
  1933. .iddq_reg = PLLU_MISC0,
  1934. .iddq_bit_idx = PLLU_IDDQ_BIT,
  1935. .ext_misc_reg[0] = PLLU_MISC0,
  1936. .ext_misc_reg[1] = PLLU_MISC1,
  1937. .round_p_to_pdiv = pll_qlin_p_to_pdiv,
  1938. .pdiv_tohw = pll_qlin_pdiv_to_hw,
  1939. .div_nmp = &pllu_nmp,
  1940. .freq_table = pll_u_freq_table,
  1941. .flags = TEGRA_PLLU | TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT,
  1942. };
  1943. struct utmi_clk_param {
  1944. /* Oscillator Frequency in KHz */
  1945. u32 osc_frequency;
  1946. /* UTMIP PLL Enable Delay Count */
  1947. u8 enable_delay_count;
  1948. /* UTMIP PLL Stable count */
  1949. u16 stable_count;
  1950. /* UTMIP PLL Active delay count */
  1951. u8 active_delay_count;
  1952. /* UTMIP PLL Xtal frequency count */
  1953. u16 xtal_freq_count;
  1954. };
  1955. static const struct utmi_clk_param utmi_parameters[] = {
  1956. {
  1957. .osc_frequency = 38400000, .enable_delay_count = 0x0,
  1958. .stable_count = 0x0, .active_delay_count = 0x6,
  1959. .xtal_freq_count = 0x80
  1960. }, {
  1961. .osc_frequency = 13000000, .enable_delay_count = 0x02,
  1962. .stable_count = 0x33, .active_delay_count = 0x05,
  1963. .xtal_freq_count = 0x7f
  1964. }, {
  1965. .osc_frequency = 19200000, .enable_delay_count = 0x03,
  1966. .stable_count = 0x4b, .active_delay_count = 0x06,
  1967. .xtal_freq_count = 0xbb
  1968. }, {
  1969. .osc_frequency = 12000000, .enable_delay_count = 0x02,
  1970. .stable_count = 0x2f, .active_delay_count = 0x08,
  1971. .xtal_freq_count = 0x76
  1972. }, {
  1973. .osc_frequency = 26000000, .enable_delay_count = 0x04,
  1974. .stable_count = 0x66, .active_delay_count = 0x09,
  1975. .xtal_freq_count = 0xfe
  1976. }, {
  1977. .osc_frequency = 16800000, .enable_delay_count = 0x03,
  1978. .stable_count = 0x41, .active_delay_count = 0x0a,
  1979. .xtal_freq_count = 0xa4
  1980. },
  1981. };
  1982. static struct tegra_clk tegra210_clks[tegra_clk_max] __initdata = {
  1983. [tegra_clk_ispb] = { .dt_id = TEGRA210_CLK_ISPB, .present = true },
  1984. [tegra_clk_rtc] = { .dt_id = TEGRA210_CLK_RTC, .present = true },
  1985. [tegra_clk_timer] = { .dt_id = TEGRA210_CLK_TIMER, .present = true },
  1986. [tegra_clk_uarta_8] = { .dt_id = TEGRA210_CLK_UARTA, .present = true },
  1987. [tegra_clk_i2s1] = { .dt_id = TEGRA210_CLK_I2S1, .present = true },
  1988. [tegra_clk_i2c1] = { .dt_id = TEGRA210_CLK_I2C1, .present = true },
  1989. [tegra_clk_sdmmc1_9] = { .dt_id = TEGRA210_CLK_SDMMC1, .present = true },
  1990. [tegra_clk_pwm] = { .dt_id = TEGRA210_CLK_PWM, .present = true },
  1991. [tegra_clk_i2s2] = { .dt_id = TEGRA210_CLK_I2S2, .present = true },
  1992. [tegra_clk_usbd] = { .dt_id = TEGRA210_CLK_USBD, .present = true },
  1993. [tegra_clk_isp_9] = { .dt_id = TEGRA210_CLK_ISP, .present = true },
  1994. [tegra_clk_disp2_8] = { .dt_id = TEGRA210_CLK_DISP2, .present = true },
  1995. [tegra_clk_disp1_8] = { .dt_id = TEGRA210_CLK_DISP1, .present = true },
  1996. [tegra_clk_host1x_9] = { .dt_id = TEGRA210_CLK_HOST1X, .present = true },
  1997. [tegra_clk_i2s0] = { .dt_id = TEGRA210_CLK_I2S0, .present = true },
  1998. [tegra_clk_apbdma] = { .dt_id = TEGRA210_CLK_APBDMA, .present = true },
  1999. [tegra_clk_kfuse] = { .dt_id = TEGRA210_CLK_KFUSE, .present = true },
  2000. [tegra_clk_sbc1_9] = { .dt_id = TEGRA210_CLK_SBC1, .present = true },
  2001. [tegra_clk_sbc2_9] = { .dt_id = TEGRA210_CLK_SBC2, .present = true },
  2002. [tegra_clk_sbc3_9] = { .dt_id = TEGRA210_CLK_SBC3, .present = true },
  2003. [tegra_clk_i2c5] = { .dt_id = TEGRA210_CLK_I2C5, .present = true },
  2004. [tegra_clk_csi] = { .dt_id = TEGRA210_CLK_CSI, .present = true },
  2005. [tegra_clk_i2c2] = { .dt_id = TEGRA210_CLK_I2C2, .present = true },
  2006. [tegra_clk_uartc_8] = { .dt_id = TEGRA210_CLK_UARTC, .present = true },
  2007. [tegra_clk_mipi_cal] = { .dt_id = TEGRA210_CLK_MIPI_CAL, .present = true },
  2008. [tegra_clk_emc] = { .dt_id = TEGRA210_CLK_EMC, .present = true },
  2009. [tegra_clk_usb2] = { .dt_id = TEGRA210_CLK_USB2, .present = true },
  2010. [tegra_clk_bsev] = { .dt_id = TEGRA210_CLK_BSEV, .present = true },
  2011. [tegra_clk_uartd_8] = { .dt_id = TEGRA210_CLK_UARTD, .present = true },
  2012. [tegra_clk_i2c3] = { .dt_id = TEGRA210_CLK_I2C3, .present = true },
  2013. [tegra_clk_sbc4_9] = { .dt_id = TEGRA210_CLK_SBC4, .present = true },
  2014. [tegra_clk_sdmmc3_9] = { .dt_id = TEGRA210_CLK_SDMMC3, .present = true },
  2015. [tegra_clk_pcie] = { .dt_id = TEGRA210_CLK_PCIE, .present = true },
  2016. [tegra_clk_owr_8] = { .dt_id = TEGRA210_CLK_OWR, .present = true },
  2017. [tegra_clk_afi] = { .dt_id = TEGRA210_CLK_AFI, .present = true },
  2018. [tegra_clk_csite_8] = { .dt_id = TEGRA210_CLK_CSITE, .present = true },
  2019. [tegra_clk_soc_therm_8] = { .dt_id = TEGRA210_CLK_SOC_THERM, .present = true },
  2020. [tegra_clk_dtv] = { .dt_id = TEGRA210_CLK_DTV, .present = true },
  2021. [tegra_clk_i2cslow] = { .dt_id = TEGRA210_CLK_I2CSLOW, .present = true },
  2022. [tegra_clk_tsec_8] = { .dt_id = TEGRA210_CLK_TSEC, .present = true },
  2023. [tegra_clk_xusb_host] = { .dt_id = TEGRA210_CLK_XUSB_HOST, .present = true },
  2024. [tegra_clk_csus] = { .dt_id = TEGRA210_CLK_CSUS, .present = true },
  2025. [tegra_clk_mselect] = { .dt_id = TEGRA210_CLK_MSELECT, .present = true },
  2026. [tegra_clk_tsensor] = { .dt_id = TEGRA210_CLK_TSENSOR, .present = true },
  2027. [tegra_clk_i2s3] = { .dt_id = TEGRA210_CLK_I2S3, .present = true },
  2028. [tegra_clk_i2s4] = { .dt_id = TEGRA210_CLK_I2S4, .present = true },
  2029. [tegra_clk_i2c4] = { .dt_id = TEGRA210_CLK_I2C4, .present = true },
  2030. [tegra_clk_d_audio] = { .dt_id = TEGRA210_CLK_D_AUDIO, .present = true },
  2031. [tegra_clk_hda2codec_2x_8] = { .dt_id = TEGRA210_CLK_HDA2CODEC_2X, .present = true },
  2032. [tegra_clk_spdif_2x] = { .dt_id = TEGRA210_CLK_SPDIF_2X, .present = true },
  2033. [tegra_clk_actmon] = { .dt_id = TEGRA210_CLK_ACTMON, .present = true },
  2034. [tegra_clk_extern1] = { .dt_id = TEGRA210_CLK_EXTERN1, .present = true },
  2035. [tegra_clk_extern2] = { .dt_id = TEGRA210_CLK_EXTERN2, .present = true },
  2036. [tegra_clk_extern3] = { .dt_id = TEGRA210_CLK_EXTERN3, .present = true },
  2037. [tegra_clk_sata_oob_8] = { .dt_id = TEGRA210_CLK_SATA_OOB, .present = true },
  2038. [tegra_clk_sata_8] = { .dt_id = TEGRA210_CLK_SATA, .present = true },
  2039. [tegra_clk_hda_8] = { .dt_id = TEGRA210_CLK_HDA, .present = true },
  2040. [tegra_clk_hda2hdmi] = { .dt_id = TEGRA210_CLK_HDA2HDMI, .present = true },
  2041. [tegra_clk_cilab] = { .dt_id = TEGRA210_CLK_CILAB, .present = true },
  2042. [tegra_clk_cilcd] = { .dt_id = TEGRA210_CLK_CILCD, .present = true },
  2043. [tegra_clk_cile] = { .dt_id = TEGRA210_CLK_CILE, .present = true },
  2044. [tegra_clk_dsialp] = { .dt_id = TEGRA210_CLK_DSIALP, .present = true },
  2045. [tegra_clk_dsiblp] = { .dt_id = TEGRA210_CLK_DSIBLP, .present = true },
  2046. [tegra_clk_entropy_8] = { .dt_id = TEGRA210_CLK_ENTROPY, .present = true },
  2047. [tegra_clk_xusb_ss] = { .dt_id = TEGRA210_CLK_XUSB_SS, .present = true },
  2048. [tegra_clk_i2c6] = { .dt_id = TEGRA210_CLK_I2C6, .present = true },
  2049. [tegra_clk_vim2_clk] = { .dt_id = TEGRA210_CLK_VIM2_CLK, .present = true },
  2050. [tegra_clk_clk72Mhz_8] = { .dt_id = TEGRA210_CLK_CLK72MHZ, .present = true },
  2051. [tegra_clk_vic03_8] = { .dt_id = TEGRA210_CLK_VIC03, .present = true },
  2052. [tegra_clk_dpaux] = { .dt_id = TEGRA210_CLK_DPAUX, .present = true },
  2053. [tegra_clk_dpaux1] = { .dt_id = TEGRA210_CLK_DPAUX1, .present = true },
  2054. [tegra_clk_sor0] = { .dt_id = TEGRA210_CLK_SOR0, .present = true },
  2055. [tegra_clk_sor0_lvds] = { .dt_id = TEGRA210_CLK_SOR0_LVDS, .present = true },
  2056. [tegra_clk_sor1] = { .dt_id = TEGRA210_CLK_SOR1, .present = true },
  2057. [tegra_clk_sor1_src] = { .dt_id = TEGRA210_CLK_SOR1_SRC, .present = true },
  2058. [tegra_clk_gpu] = { .dt_id = TEGRA210_CLK_GPU, .present = true },
  2059. [tegra_clk_pll_g_ref] = { .dt_id = TEGRA210_CLK_PLL_G_REF, .present = true, },
  2060. [tegra_clk_uartb_8] = { .dt_id = TEGRA210_CLK_UARTB, .present = true },
  2061. [tegra_clk_spdif_in_8] = { .dt_id = TEGRA210_CLK_SPDIF_IN, .present = true },
  2062. [tegra_clk_spdif_out] = { .dt_id = TEGRA210_CLK_SPDIF_OUT, .present = true },
  2063. [tegra_clk_vi_10] = { .dt_id = TEGRA210_CLK_VI, .present = true },
  2064. [tegra_clk_vi_sensor_8] = { .dt_id = TEGRA210_CLK_VI_SENSOR, .present = true },
  2065. [tegra_clk_fuse] = { .dt_id = TEGRA210_CLK_FUSE, .present = true },
  2066. [tegra_clk_fuse_burn] = { .dt_id = TEGRA210_CLK_FUSE_BURN, .present = true },
  2067. [tegra_clk_clk_32k] = { .dt_id = TEGRA210_CLK_CLK_32K, .present = true },
  2068. [tegra_clk_clk_m] = { .dt_id = TEGRA210_CLK_CLK_M, .present = true },
  2069. [tegra_clk_clk_m_div2] = { .dt_id = TEGRA210_CLK_CLK_M_DIV2, .present = true },
  2070. [tegra_clk_clk_m_div4] = { .dt_id = TEGRA210_CLK_CLK_M_DIV4, .present = true },
  2071. [tegra_clk_pll_ref] = { .dt_id = TEGRA210_CLK_PLL_REF, .present = true },
  2072. [tegra_clk_pll_c] = { .dt_id = TEGRA210_CLK_PLL_C, .present = true },
  2073. [tegra_clk_pll_c_out1] = { .dt_id = TEGRA210_CLK_PLL_C_OUT1, .present = true },
  2074. [tegra_clk_pll_c2] = { .dt_id = TEGRA210_CLK_PLL_C2, .present = true },
  2075. [tegra_clk_pll_c3] = { .dt_id = TEGRA210_CLK_PLL_C3, .present = true },
  2076. [tegra_clk_pll_m] = { .dt_id = TEGRA210_CLK_PLL_M, .present = true },
  2077. [tegra_clk_pll_p] = { .dt_id = TEGRA210_CLK_PLL_P, .present = true },
  2078. [tegra_clk_pll_p_out1] = { .dt_id = TEGRA210_CLK_PLL_P_OUT1, .present = true },
  2079. [tegra_clk_pll_p_out3] = { .dt_id = TEGRA210_CLK_PLL_P_OUT3, .present = true },
  2080. [tegra_clk_pll_p_out4_cpu] = { .dt_id = TEGRA210_CLK_PLL_P_OUT4, .present = true },
  2081. [tegra_clk_pll_p_out_hsio] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_HSIO, .present = true },
  2082. [tegra_clk_pll_p_out_xusb] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_XUSB, .present = true },
  2083. [tegra_clk_pll_p_out_cpu] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_CPU, .present = true },
  2084. [tegra_clk_pll_p_out_adsp] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_ADSP, .present = true },
  2085. [tegra_clk_pll_a] = { .dt_id = TEGRA210_CLK_PLL_A, .present = true },
  2086. [tegra_clk_pll_a_out0] = { .dt_id = TEGRA210_CLK_PLL_A_OUT0, .present = true },
  2087. [tegra_clk_pll_d] = { .dt_id = TEGRA210_CLK_PLL_D, .present = true },
  2088. [tegra_clk_pll_d_out0] = { .dt_id = TEGRA210_CLK_PLL_D_OUT0, .present = true },
  2089. [tegra_clk_pll_d2] = { .dt_id = TEGRA210_CLK_PLL_D2, .present = true },
  2090. [tegra_clk_pll_d2_out0] = { .dt_id = TEGRA210_CLK_PLL_D2_OUT0, .present = true },
  2091. [tegra_clk_pll_u] = { .dt_id = TEGRA210_CLK_PLL_U, .present = true },
  2092. [tegra_clk_pll_u_out] = { .dt_id = TEGRA210_CLK_PLL_U_OUT, .present = true },
  2093. [tegra_clk_pll_u_out1] = { .dt_id = TEGRA210_CLK_PLL_U_OUT1, .present = true },
  2094. [tegra_clk_pll_u_out2] = { .dt_id = TEGRA210_CLK_PLL_U_OUT2, .present = true },
  2095. [tegra_clk_pll_u_480m] = { .dt_id = TEGRA210_CLK_PLL_U_480M, .present = true },
  2096. [tegra_clk_pll_u_60m] = { .dt_id = TEGRA210_CLK_PLL_U_60M, .present = true },
  2097. [tegra_clk_pll_u_48m] = { .dt_id = TEGRA210_CLK_PLL_U_48M, .present = true },
  2098. [tegra_clk_pll_x] = { .dt_id = TEGRA210_CLK_PLL_X, .present = true },
  2099. [tegra_clk_pll_x_out0] = { .dt_id = TEGRA210_CLK_PLL_X_OUT0, .present = true },
  2100. [tegra_clk_pll_re_vco] = { .dt_id = TEGRA210_CLK_PLL_RE_VCO, .present = true },
  2101. [tegra_clk_pll_re_out] = { .dt_id = TEGRA210_CLK_PLL_RE_OUT, .present = true },
  2102. [tegra_clk_spdif_in_sync] = { .dt_id = TEGRA210_CLK_SPDIF_IN_SYNC, .present = true },
  2103. [tegra_clk_i2s0_sync] = { .dt_id = TEGRA210_CLK_I2S0_SYNC, .present = true },
  2104. [tegra_clk_i2s1_sync] = { .dt_id = TEGRA210_CLK_I2S1_SYNC, .present = true },
  2105. [tegra_clk_i2s2_sync] = { .dt_id = TEGRA210_CLK_I2S2_SYNC, .present = true },
  2106. [tegra_clk_i2s3_sync] = { .dt_id = TEGRA210_CLK_I2S3_SYNC, .present = true },
  2107. [tegra_clk_i2s4_sync] = { .dt_id = TEGRA210_CLK_I2S4_SYNC, .present = true },
  2108. [tegra_clk_vimclk_sync] = { .dt_id = TEGRA210_CLK_VIMCLK_SYNC, .present = true },
  2109. [tegra_clk_audio0] = { .dt_id = TEGRA210_CLK_AUDIO0, .present = true },
  2110. [tegra_clk_audio1] = { .dt_id = TEGRA210_CLK_AUDIO1, .present = true },
  2111. [tegra_clk_audio2] = { .dt_id = TEGRA210_CLK_AUDIO2, .present = true },
  2112. [tegra_clk_audio3] = { .dt_id = TEGRA210_CLK_AUDIO3, .present = true },
  2113. [tegra_clk_audio4] = { .dt_id = TEGRA210_CLK_AUDIO4, .present = true },
  2114. [tegra_clk_spdif] = { .dt_id = TEGRA210_CLK_SPDIF, .present = true },
  2115. [tegra_clk_clk_out_1] = { .dt_id = TEGRA210_CLK_CLK_OUT_1, .present = true },
  2116. [tegra_clk_clk_out_2] = { .dt_id = TEGRA210_CLK_CLK_OUT_2, .present = true },
  2117. [tegra_clk_clk_out_3] = { .dt_id = TEGRA210_CLK_CLK_OUT_3, .present = true },
  2118. [tegra_clk_blink] = { .dt_id = TEGRA210_CLK_BLINK, .present = true },
  2119. [tegra_clk_xusb_gate] = { .dt_id = TEGRA210_CLK_XUSB_GATE, .present = true },
  2120. [tegra_clk_xusb_host_src_8] = { .dt_id = TEGRA210_CLK_XUSB_HOST_SRC, .present = true },
  2121. [tegra_clk_xusb_falcon_src_8] = { .dt_id = TEGRA210_CLK_XUSB_FALCON_SRC, .present = true },
  2122. [tegra_clk_xusb_fs_src] = { .dt_id = TEGRA210_CLK_XUSB_FS_SRC, .present = true },
  2123. [tegra_clk_xusb_ss_src_8] = { .dt_id = TEGRA210_CLK_XUSB_SS_SRC, .present = true },
  2124. [tegra_clk_xusb_ss_div2] = { .dt_id = TEGRA210_CLK_XUSB_SS_DIV2, .present = true },
  2125. [tegra_clk_xusb_dev_src_8] = { .dt_id = TEGRA210_CLK_XUSB_DEV_SRC, .present = true },
  2126. [tegra_clk_xusb_dev] = { .dt_id = TEGRA210_CLK_XUSB_DEV, .present = true },
  2127. [tegra_clk_xusb_hs_src_4] = { .dt_id = TEGRA210_CLK_XUSB_HS_SRC, .present = true },
  2128. [tegra_clk_xusb_ssp_src] = { .dt_id = TEGRA210_CLK_XUSB_SSP_SRC, .present = true },
  2129. [tegra_clk_usb2_hsic_trk] = { .dt_id = TEGRA210_CLK_USB2_HSIC_TRK, .present = true },
  2130. [tegra_clk_hsic_trk] = { .dt_id = TEGRA210_CLK_HSIC_TRK, .present = true },
  2131. [tegra_clk_usb2_trk] = { .dt_id = TEGRA210_CLK_USB2_TRK, .present = true },
  2132. [tegra_clk_sclk] = { .dt_id = TEGRA210_CLK_SCLK, .present = true },
  2133. [tegra_clk_sclk_mux] = { .dt_id = TEGRA210_CLK_SCLK_MUX, .present = true },
  2134. [tegra_clk_hclk] = { .dt_id = TEGRA210_CLK_HCLK, .present = true },
  2135. [tegra_clk_pclk] = { .dt_id = TEGRA210_CLK_PCLK, .present = true },
  2136. [tegra_clk_cclk_g] = { .dt_id = TEGRA210_CLK_CCLK_G, .present = true },
  2137. [tegra_clk_cclk_lp] = { .dt_id = TEGRA210_CLK_CCLK_LP, .present = true },
  2138. [tegra_clk_dfll_ref] = { .dt_id = TEGRA210_CLK_DFLL_REF, .present = true },
  2139. [tegra_clk_dfll_soc] = { .dt_id = TEGRA210_CLK_DFLL_SOC, .present = true },
  2140. [tegra_clk_vi_sensor2_8] = { .dt_id = TEGRA210_CLK_VI_SENSOR2, .present = true },
  2141. [tegra_clk_pll_p_out5] = { .dt_id = TEGRA210_CLK_PLL_P_OUT5, .present = true },
  2142. [tegra_clk_pll_c4] = { .dt_id = TEGRA210_CLK_PLL_C4, .present = true },
  2143. [tegra_clk_pll_dp] = { .dt_id = TEGRA210_CLK_PLL_DP, .present = true },
  2144. [tegra_clk_audio0_mux] = { .dt_id = TEGRA210_CLK_AUDIO0_MUX, .present = true },
  2145. [tegra_clk_audio1_mux] = { .dt_id = TEGRA210_CLK_AUDIO1_MUX, .present = true },
  2146. [tegra_clk_audio2_mux] = { .dt_id = TEGRA210_CLK_AUDIO2_MUX, .present = true },
  2147. [tegra_clk_audio3_mux] = { .dt_id = TEGRA210_CLK_AUDIO3_MUX, .present = true },
  2148. [tegra_clk_audio4_mux] = { .dt_id = TEGRA210_CLK_AUDIO4_MUX, .present = true },
  2149. [tegra_clk_spdif_mux] = { .dt_id = TEGRA210_CLK_SPDIF_MUX, .present = true },
  2150. [tegra_clk_clk_out_1_mux] = { .dt_id = TEGRA210_CLK_CLK_OUT_1_MUX, .present = true },
  2151. [tegra_clk_clk_out_2_mux] = { .dt_id = TEGRA210_CLK_CLK_OUT_2_MUX, .present = true },
  2152. [tegra_clk_clk_out_3_mux] = { .dt_id = TEGRA210_CLK_CLK_OUT_3_MUX, .present = true },
  2153. [tegra_clk_maud] = { .dt_id = TEGRA210_CLK_MAUD, .present = true },
  2154. [tegra_clk_mipibif] = { .dt_id = TEGRA210_CLK_MIPIBIF, .present = true },
  2155. [tegra_clk_qspi] = { .dt_id = TEGRA210_CLK_QSPI, .present = true },
  2156. [tegra_clk_sdmmc_legacy] = { .dt_id = TEGRA210_CLK_SDMMC_LEGACY, .present = true },
  2157. [tegra_clk_tsecb] = { .dt_id = TEGRA210_CLK_TSECB, .present = true },
  2158. [tegra_clk_uartape] = { .dt_id = TEGRA210_CLK_UARTAPE, .present = true },
  2159. [tegra_clk_vi_i2c] = { .dt_id = TEGRA210_CLK_VI_I2C, .present = true },
  2160. [tegra_clk_ape] = { .dt_id = TEGRA210_CLK_APE, .present = true },
  2161. [tegra_clk_dbgapb] = { .dt_id = TEGRA210_CLK_DBGAPB, .present = true },
  2162. [tegra_clk_nvdec] = { .dt_id = TEGRA210_CLK_NVDEC, .present = true },
  2163. [tegra_clk_nvenc] = { .dt_id = TEGRA210_CLK_NVENC, .present = true },
  2164. [tegra_clk_nvjpg] = { .dt_id = TEGRA210_CLK_NVJPG, .present = true },
  2165. [tegra_clk_pll_c4_out0] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT0, .present = true },
  2166. [tegra_clk_pll_c4_out1] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT1, .present = true },
  2167. [tegra_clk_pll_c4_out2] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT2, .present = true },
  2168. [tegra_clk_pll_c4_out3] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT3, .present = true },
  2169. [tegra_clk_apb2ape] = { .dt_id = TEGRA210_CLK_APB2APE, .present = true },
  2170. [tegra_clk_pll_a1] = { .dt_id = TEGRA210_CLK_PLL_A1, .present = true },
  2171. [tegra_clk_ispa] = { .dt_id = TEGRA210_CLK_ISPA, .present = true },
  2172. [tegra_clk_cec] = { .dt_id = TEGRA210_CLK_CEC, .present = true },
  2173. [tegra_clk_dmic1] = { .dt_id = TEGRA210_CLK_DMIC1, .present = true },
  2174. [tegra_clk_dmic2] = { .dt_id = TEGRA210_CLK_DMIC2, .present = true },
  2175. [tegra_clk_dmic3] = { .dt_id = TEGRA210_CLK_DMIC3, .present = true },
  2176. [tegra_clk_dmic1_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC1_SYNC_CLK, .present = true },
  2177. [tegra_clk_dmic2_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC2_SYNC_CLK, .present = true },
  2178. [tegra_clk_dmic3_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC3_SYNC_CLK, .present = true },
  2179. [tegra_clk_dmic1_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC1_SYNC_CLK_MUX, .present = true },
  2180. [tegra_clk_dmic2_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC2_SYNC_CLK_MUX, .present = true },
  2181. [tegra_clk_dmic3_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC3_SYNC_CLK_MUX, .present = true },
  2182. [tegra_clk_dp2] = { .dt_id = TEGRA210_CLK_DP2, .present = true },
  2183. [tegra_clk_iqc1] = { .dt_id = TEGRA210_CLK_IQC1, .present = true },
  2184. [tegra_clk_iqc2] = { .dt_id = TEGRA210_CLK_IQC2, .present = true },
  2185. [tegra_clk_pll_a_out_adsp] = { .dt_id = TEGRA210_CLK_PLL_A_OUT_ADSP, .present = true },
  2186. [tegra_clk_pll_a_out0_out_adsp] = { .dt_id = TEGRA210_CLK_PLL_A_OUT0_OUT_ADSP, .present = true },
  2187. [tegra_clk_adsp] = { .dt_id = TEGRA210_CLK_ADSP, .present = true },
  2188. [tegra_clk_adsp_neon] = { .dt_id = TEGRA210_CLK_ADSP_NEON, .present = true },
  2189. };
  2190. static struct tegra_devclk devclks[] __initdata = {
  2191. { .con_id = "clk_m", .dt_id = TEGRA210_CLK_CLK_M },
  2192. { .con_id = "pll_ref", .dt_id = TEGRA210_CLK_PLL_REF },
  2193. { .con_id = "clk_32k", .dt_id = TEGRA210_CLK_CLK_32K },
  2194. { .con_id = "clk_m_div2", .dt_id = TEGRA210_CLK_CLK_M_DIV2 },
  2195. { .con_id = "clk_m_div4", .dt_id = TEGRA210_CLK_CLK_M_DIV4 },
  2196. { .con_id = "pll_c", .dt_id = TEGRA210_CLK_PLL_C },
  2197. { .con_id = "pll_c_out1", .dt_id = TEGRA210_CLK_PLL_C_OUT1 },
  2198. { .con_id = "pll_c2", .dt_id = TEGRA210_CLK_PLL_C2 },
  2199. { .con_id = "pll_c3", .dt_id = TEGRA210_CLK_PLL_C3 },
  2200. { .con_id = "pll_p", .dt_id = TEGRA210_CLK_PLL_P },
  2201. { .con_id = "pll_p_out1", .dt_id = TEGRA210_CLK_PLL_P_OUT1 },
  2202. { .con_id = "pll_p_out2", .dt_id = TEGRA210_CLK_PLL_P_OUT2 },
  2203. { .con_id = "pll_p_out3", .dt_id = TEGRA210_CLK_PLL_P_OUT3 },
  2204. { .con_id = "pll_p_out4", .dt_id = TEGRA210_CLK_PLL_P_OUT4 },
  2205. { .con_id = "pll_m", .dt_id = TEGRA210_CLK_PLL_M },
  2206. { .con_id = "pll_x", .dt_id = TEGRA210_CLK_PLL_X },
  2207. { .con_id = "pll_x_out0", .dt_id = TEGRA210_CLK_PLL_X_OUT0 },
  2208. { .con_id = "pll_u", .dt_id = TEGRA210_CLK_PLL_U },
  2209. { .con_id = "pll_u_out", .dt_id = TEGRA210_CLK_PLL_U_OUT },
  2210. { .con_id = "pll_u_out1", .dt_id = TEGRA210_CLK_PLL_U_OUT1 },
  2211. { .con_id = "pll_u_out2", .dt_id = TEGRA210_CLK_PLL_U_OUT2 },
  2212. { .con_id = "pll_u_480M", .dt_id = TEGRA210_CLK_PLL_U_480M },
  2213. { .con_id = "pll_u_60M", .dt_id = TEGRA210_CLK_PLL_U_60M },
  2214. { .con_id = "pll_u_48M", .dt_id = TEGRA210_CLK_PLL_U_48M },
  2215. { .con_id = "pll_d", .dt_id = TEGRA210_CLK_PLL_D },
  2216. { .con_id = "pll_d_out0", .dt_id = TEGRA210_CLK_PLL_D_OUT0 },
  2217. { .con_id = "pll_d2", .dt_id = TEGRA210_CLK_PLL_D2 },
  2218. { .con_id = "pll_d2_out0", .dt_id = TEGRA210_CLK_PLL_D2_OUT0 },
  2219. { .con_id = "pll_a", .dt_id = TEGRA210_CLK_PLL_A },
  2220. { .con_id = "pll_a_out0", .dt_id = TEGRA210_CLK_PLL_A_OUT0 },
  2221. { .con_id = "pll_re_vco", .dt_id = TEGRA210_CLK_PLL_RE_VCO },
  2222. { .con_id = "pll_re_out", .dt_id = TEGRA210_CLK_PLL_RE_OUT },
  2223. { .con_id = "spdif_in_sync", .dt_id = TEGRA210_CLK_SPDIF_IN_SYNC },
  2224. { .con_id = "i2s0_sync", .dt_id = TEGRA210_CLK_I2S0_SYNC },
  2225. { .con_id = "i2s1_sync", .dt_id = TEGRA210_CLK_I2S1_SYNC },
  2226. { .con_id = "i2s2_sync", .dt_id = TEGRA210_CLK_I2S2_SYNC },
  2227. { .con_id = "i2s3_sync", .dt_id = TEGRA210_CLK_I2S3_SYNC },
  2228. { .con_id = "i2s4_sync", .dt_id = TEGRA210_CLK_I2S4_SYNC },
  2229. { .con_id = "vimclk_sync", .dt_id = TEGRA210_CLK_VIMCLK_SYNC },
  2230. { .con_id = "audio0", .dt_id = TEGRA210_CLK_AUDIO0 },
  2231. { .con_id = "audio1", .dt_id = TEGRA210_CLK_AUDIO1 },
  2232. { .con_id = "audio2", .dt_id = TEGRA210_CLK_AUDIO2 },
  2233. { .con_id = "audio3", .dt_id = TEGRA210_CLK_AUDIO3 },
  2234. { .con_id = "audio4", .dt_id = TEGRA210_CLK_AUDIO4 },
  2235. { .con_id = "spdif", .dt_id = TEGRA210_CLK_SPDIF },
  2236. { .con_id = "spdif_2x", .dt_id = TEGRA210_CLK_SPDIF_2X },
  2237. { .con_id = "extern1", .dev_id = "clk_out_1", .dt_id = TEGRA210_CLK_EXTERN1 },
  2238. { .con_id = "extern2", .dev_id = "clk_out_2", .dt_id = TEGRA210_CLK_EXTERN2 },
  2239. { .con_id = "extern3", .dev_id = "clk_out_3", .dt_id = TEGRA210_CLK_EXTERN3 },
  2240. { .con_id = "blink", .dt_id = TEGRA210_CLK_BLINK },
  2241. { .con_id = "cclk_g", .dt_id = TEGRA210_CLK_CCLK_G },
  2242. { .con_id = "cclk_lp", .dt_id = TEGRA210_CLK_CCLK_LP },
  2243. { .con_id = "sclk", .dt_id = TEGRA210_CLK_SCLK },
  2244. { .con_id = "hclk", .dt_id = TEGRA210_CLK_HCLK },
  2245. { .con_id = "pclk", .dt_id = TEGRA210_CLK_PCLK },
  2246. { .con_id = "fuse", .dt_id = TEGRA210_CLK_FUSE },
  2247. { .dev_id = "rtc-tegra", .dt_id = TEGRA210_CLK_RTC },
  2248. { .dev_id = "timer", .dt_id = TEGRA210_CLK_TIMER },
  2249. { .con_id = "pll_c4_out0", .dt_id = TEGRA210_CLK_PLL_C4_OUT0 },
  2250. { .con_id = "pll_c4_out1", .dt_id = TEGRA210_CLK_PLL_C4_OUT1 },
  2251. { .con_id = "pll_c4_out2", .dt_id = TEGRA210_CLK_PLL_C4_OUT2 },
  2252. { .con_id = "pll_c4_out3", .dt_id = TEGRA210_CLK_PLL_C4_OUT3 },
  2253. { .con_id = "dpaux", .dt_id = TEGRA210_CLK_DPAUX },
  2254. { .con_id = "sor0", .dt_id = TEGRA210_CLK_SOR0 },
  2255. };
  2256. static struct tegra_audio_clk_info tegra210_audio_plls[] = {
  2257. { "pll_a", &pll_a_params, tegra_clk_pll_a, "pll_ref" },
  2258. { "pll_a1", &pll_a1_params, tegra_clk_pll_a1, "pll_ref" },
  2259. };
  2260. static const char * const aclk_parents[] = {
  2261. "pll_a1", "pll_c", "pll_p", "pll_a_out0", "pll_c2", "pll_c3",
  2262. "clk_m"
  2263. };
  2264. static const unsigned int nvjpg_slcg_clkids[] = { TEGRA210_CLK_NVDEC };
  2265. static const unsigned int nvdec_slcg_clkids[] = { TEGRA210_CLK_NVJPG };
  2266. static const unsigned int sor_slcg_clkids[] = { TEGRA210_CLK_HDA2CODEC_2X,
  2267. TEGRA210_CLK_HDA2HDMI, TEGRA210_CLK_DISP1, TEGRA210_CLK_DISP2 };
  2268. static const unsigned int disp_slcg_clkids[] = { TEGRA210_CLK_LA,
  2269. TEGRA210_CLK_HOST1X};
  2270. static const unsigned int xusba_slcg_clkids[] = { TEGRA210_CLK_XUSB_HOST,
  2271. TEGRA210_CLK_XUSB_DEV };
  2272. static const unsigned int xusbb_slcg_clkids[] = { TEGRA210_CLK_XUSB_HOST,
  2273. TEGRA210_CLK_XUSB_SS };
  2274. static const unsigned int xusbc_slcg_clkids[] = { TEGRA210_CLK_XUSB_DEV,
  2275. TEGRA210_CLK_XUSB_SS };
  2276. static const unsigned int venc_slcg_clkids[] = { TEGRA210_CLK_HOST1X,
  2277. TEGRA210_CLK_PLL_D };
  2278. static const unsigned int ape_slcg_clkids[] = { TEGRA210_CLK_ACLK,
  2279. TEGRA210_CLK_I2S0, TEGRA210_CLK_I2S1, TEGRA210_CLK_I2S2,
  2280. TEGRA210_CLK_I2S3, TEGRA210_CLK_I2S4, TEGRA210_CLK_SPDIF_OUT,
  2281. TEGRA210_CLK_D_AUDIO };
  2282. static const unsigned int vic_slcg_clkids[] = { TEGRA210_CLK_HOST1X };
  2283. static struct tegra210_domain_mbist_war tegra210_pg_mbist_war[] = {
  2284. [TEGRA_POWERGATE_VENC] = {
  2285. .handle_lvl2_ovr = tegra210_venc_mbist_war,
  2286. .num_clks = ARRAY_SIZE(venc_slcg_clkids),
  2287. .clk_init_data = venc_slcg_clkids,
  2288. },
  2289. [TEGRA_POWERGATE_SATA] = {
  2290. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2291. .lvl2_offset = LVL2_CLK_GATE_OVRC,
  2292. .lvl2_mask = BIT(0) | BIT(17) | BIT(19),
  2293. },
  2294. [TEGRA_POWERGATE_MPE] = {
  2295. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2296. .lvl2_offset = LVL2_CLK_GATE_OVRE,
  2297. .lvl2_mask = BIT(29),
  2298. },
  2299. [TEGRA_POWERGATE_SOR] = {
  2300. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2301. .num_clks = ARRAY_SIZE(sor_slcg_clkids),
  2302. .clk_init_data = sor_slcg_clkids,
  2303. .lvl2_offset = LVL2_CLK_GATE_OVRA,
  2304. .lvl2_mask = BIT(1) | BIT(2),
  2305. },
  2306. [TEGRA_POWERGATE_DIS] = {
  2307. .handle_lvl2_ovr = tegra210_disp_mbist_war,
  2308. .num_clks = ARRAY_SIZE(disp_slcg_clkids),
  2309. .clk_init_data = disp_slcg_clkids,
  2310. },
  2311. [TEGRA_POWERGATE_DISB] = {
  2312. .num_clks = ARRAY_SIZE(disp_slcg_clkids),
  2313. .clk_init_data = disp_slcg_clkids,
  2314. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2315. .lvl2_offset = LVL2_CLK_GATE_OVRA,
  2316. .lvl2_mask = BIT(2),
  2317. },
  2318. [TEGRA_POWERGATE_XUSBA] = {
  2319. .num_clks = ARRAY_SIZE(xusba_slcg_clkids),
  2320. .clk_init_data = xusba_slcg_clkids,
  2321. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2322. .lvl2_offset = LVL2_CLK_GATE_OVRC,
  2323. .lvl2_mask = BIT(30) | BIT(31),
  2324. },
  2325. [TEGRA_POWERGATE_XUSBB] = {
  2326. .num_clks = ARRAY_SIZE(xusbb_slcg_clkids),
  2327. .clk_init_data = xusbb_slcg_clkids,
  2328. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2329. .lvl2_offset = LVL2_CLK_GATE_OVRC,
  2330. .lvl2_mask = BIT(30) | BIT(31),
  2331. },
  2332. [TEGRA_POWERGATE_XUSBC] = {
  2333. .num_clks = ARRAY_SIZE(xusbc_slcg_clkids),
  2334. .clk_init_data = xusbc_slcg_clkids,
  2335. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2336. .lvl2_offset = LVL2_CLK_GATE_OVRC,
  2337. .lvl2_mask = BIT(30) | BIT(31),
  2338. },
  2339. [TEGRA_POWERGATE_VIC] = {
  2340. .num_clks = ARRAY_SIZE(vic_slcg_clkids),
  2341. .clk_init_data = vic_slcg_clkids,
  2342. .handle_lvl2_ovr = tegra210_vic_mbist_war,
  2343. },
  2344. [TEGRA_POWERGATE_NVDEC] = {
  2345. .num_clks = ARRAY_SIZE(nvdec_slcg_clkids),
  2346. .clk_init_data = nvdec_slcg_clkids,
  2347. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2348. .lvl2_offset = LVL2_CLK_GATE_OVRE,
  2349. .lvl2_mask = BIT(9) | BIT(31),
  2350. },
  2351. [TEGRA_POWERGATE_NVJPG] = {
  2352. .num_clks = ARRAY_SIZE(nvjpg_slcg_clkids),
  2353. .clk_init_data = nvjpg_slcg_clkids,
  2354. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2355. .lvl2_offset = LVL2_CLK_GATE_OVRE,
  2356. .lvl2_mask = BIT(9) | BIT(31),
  2357. },
  2358. [TEGRA_POWERGATE_AUD] = {
  2359. .num_clks = ARRAY_SIZE(ape_slcg_clkids),
  2360. .clk_init_data = ape_slcg_clkids,
  2361. .handle_lvl2_ovr = tegra210_ape_mbist_war,
  2362. },
  2363. [TEGRA_POWERGATE_VE2] = {
  2364. .handle_lvl2_ovr = tegra210_generic_mbist_war,
  2365. .lvl2_offset = LVL2_CLK_GATE_OVRD,
  2366. .lvl2_mask = BIT(22),
  2367. },
  2368. };
  2369. int tegra210_clk_handle_mbist_war(unsigned int id)
  2370. {
  2371. int err;
  2372. struct tegra210_domain_mbist_war *mbist_war;
  2373. if (id >= ARRAY_SIZE(tegra210_pg_mbist_war)) {
  2374. WARN(1, "unknown domain id in MBIST WAR handler\n");
  2375. return -EINVAL;
  2376. }
  2377. mbist_war = &tegra210_pg_mbist_war[id];
  2378. if (!mbist_war->handle_lvl2_ovr)
  2379. return 0;
  2380. if (mbist_war->num_clks && !mbist_war->clks)
  2381. return -ENODEV;
  2382. err = clk_bulk_prepare_enable(mbist_war->num_clks, mbist_war->clks);
  2383. if (err < 0)
  2384. return err;
  2385. mutex_lock(&lvl2_ovr_lock);
  2386. mbist_war->handle_lvl2_ovr(mbist_war);
  2387. mutex_unlock(&lvl2_ovr_lock);
  2388. clk_bulk_disable_unprepare(mbist_war->num_clks, mbist_war->clks);
  2389. return 0;
  2390. }
  2391. void tegra210_put_utmipll_in_iddq(void)
  2392. {
  2393. u32 reg;
  2394. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2395. if (reg & UTMIPLL_HW_PWRDN_CFG0_UTMIPLL_LOCK) {
  2396. pr_err("trying to assert IDDQ while UTMIPLL is locked\n");
  2397. return;
  2398. }
  2399. reg |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
  2400. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2401. }
  2402. EXPORT_SYMBOL_GPL(tegra210_put_utmipll_in_iddq);
  2403. void tegra210_put_utmipll_out_iddq(void)
  2404. {
  2405. u32 reg;
  2406. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2407. reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
  2408. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2409. }
  2410. EXPORT_SYMBOL_GPL(tegra210_put_utmipll_out_iddq);
  2411. static void tegra210_utmi_param_configure(void)
  2412. {
  2413. u32 reg;
  2414. int i;
  2415. for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
  2416. if (osc_freq == utmi_parameters[i].osc_frequency)
  2417. break;
  2418. }
  2419. if (i >= ARRAY_SIZE(utmi_parameters)) {
  2420. pr_err("%s: Unexpected oscillator freq %lu\n", __func__,
  2421. osc_freq);
  2422. return;
  2423. }
  2424. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2425. reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
  2426. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2427. udelay(10);
  2428. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG2);
  2429. /* Program UTMIP PLL stable and active counts */
  2430. /* [FIXME] arclk_rst.h says WRONG! This should be 1ms -> 0x50 Check! */
  2431. reg &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
  2432. reg |= UTMIP_PLL_CFG2_STABLE_COUNT(utmi_parameters[i].stable_count);
  2433. reg &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
  2434. reg |=
  2435. UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(utmi_parameters[i].active_delay_count);
  2436. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG2);
  2437. /* Program UTMIP PLL delay and oscillator frequency counts */
  2438. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  2439. reg &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
  2440. reg |=
  2441. UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(utmi_parameters[i].enable_delay_count);
  2442. reg &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
  2443. reg |=
  2444. UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(utmi_parameters[i].xtal_freq_count);
  2445. reg |= UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
  2446. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  2447. /* Remove power downs from UTMIP PLL control bits */
  2448. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  2449. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  2450. reg |= UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
  2451. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  2452. udelay(20);
  2453. /* Enable samplers for SNPS, XUSB_HOST, XUSB_DEV */
  2454. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG2);
  2455. reg |= UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERUP;
  2456. reg |= UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERUP;
  2457. reg |= UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERUP;
  2458. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
  2459. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
  2460. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERDOWN;
  2461. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG2);
  2462. /* Setup HW control of UTMIPLL */
  2463. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  2464. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  2465. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
  2466. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  2467. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2468. reg |= UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET;
  2469. reg &= ~UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL;
  2470. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2471. udelay(1);
  2472. reg = readl_relaxed(clk_base + XUSB_PLL_CFG0);
  2473. reg &= ~XUSB_PLL_CFG0_UTMIPLL_LOCK_DLY;
  2474. writel_relaxed(reg, clk_base + XUSB_PLL_CFG0);
  2475. udelay(1);
  2476. /* Enable HW control UTMIPLL */
  2477. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2478. reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE;
  2479. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2480. }
  2481. static int tegra210_enable_pllu(void)
  2482. {
  2483. struct tegra_clk_pll_freq_table *fentry;
  2484. struct tegra_clk_pll pllu;
  2485. u32 reg;
  2486. for (fentry = pll_u_freq_table; fentry->input_rate; fentry++) {
  2487. if (fentry->input_rate == pll_ref_freq)
  2488. break;
  2489. }
  2490. if (!fentry->input_rate) {
  2491. pr_err("Unknown PLL_U reference frequency %lu\n", pll_ref_freq);
  2492. return -EINVAL;
  2493. }
  2494. /* clear IDDQ bit */
  2495. pllu.params = &pll_u_vco_params;
  2496. reg = readl_relaxed(clk_base + pllu.params->ext_misc_reg[0]);
  2497. reg &= ~BIT(pllu.params->iddq_bit_idx);
  2498. writel_relaxed(reg, clk_base + pllu.params->ext_misc_reg[0]);
  2499. udelay(5);
  2500. reg = readl_relaxed(clk_base + PLLU_BASE);
  2501. reg &= ~GENMASK(20, 0);
  2502. reg |= fentry->m;
  2503. reg |= fentry->n << 8;
  2504. reg |= fentry->p << 16;
  2505. writel(reg, clk_base + PLLU_BASE);
  2506. udelay(1);
  2507. reg |= PLL_ENABLE;
  2508. writel(reg, clk_base + PLLU_BASE);
  2509. readl_relaxed_poll_timeout_atomic(clk_base + PLLU_BASE, reg,
  2510. reg & PLL_BASE_LOCK, 2, 1000);
  2511. if (!(reg & PLL_BASE_LOCK)) {
  2512. pr_err("Timed out waiting for PLL_U to lock\n");
  2513. return -ETIMEDOUT;
  2514. }
  2515. return 0;
  2516. }
  2517. static int tegra210_init_pllu(void)
  2518. {
  2519. u32 reg;
  2520. int err;
  2521. tegra210_pllu_set_defaults(&pll_u_vco_params);
  2522. /* skip initialization when pllu is in hw controlled mode */
  2523. reg = readl_relaxed(clk_base + PLLU_BASE);
  2524. if (reg & PLLU_BASE_OVERRIDE) {
  2525. if (!(reg & PLL_ENABLE)) {
  2526. err = tegra210_enable_pllu();
  2527. if (err < 0) {
  2528. WARN_ON(1);
  2529. return err;
  2530. }
  2531. }
  2532. /* enable hw controlled mode */
  2533. reg = readl_relaxed(clk_base + PLLU_BASE);
  2534. reg &= ~PLLU_BASE_OVERRIDE;
  2535. writel(reg, clk_base + PLLU_BASE);
  2536. reg = readl_relaxed(clk_base + PLLU_HW_PWRDN_CFG0);
  2537. reg |= PLLU_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE |
  2538. PLLU_HW_PWRDN_CFG0_USE_SWITCH_DETECT |
  2539. PLLU_HW_PWRDN_CFG0_USE_LOCKDET;
  2540. reg &= ~(PLLU_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL |
  2541. PLLU_HW_PWRDN_CFG0_CLK_SWITCH_SWCTL);
  2542. writel_relaxed(reg, clk_base + PLLU_HW_PWRDN_CFG0);
  2543. reg = readl_relaxed(clk_base + XUSB_PLL_CFG0);
  2544. reg &= ~XUSB_PLL_CFG0_PLLU_LOCK_DLY_MASK;
  2545. writel_relaxed(reg, clk_base + XUSB_PLL_CFG0);
  2546. udelay(1);
  2547. reg = readl_relaxed(clk_base + PLLU_HW_PWRDN_CFG0);
  2548. reg |= PLLU_HW_PWRDN_CFG0_SEQ_ENABLE;
  2549. writel_relaxed(reg, clk_base + PLLU_HW_PWRDN_CFG0);
  2550. udelay(1);
  2551. reg = readl_relaxed(clk_base + PLLU_BASE);
  2552. reg &= ~PLLU_BASE_CLKENABLE_USB;
  2553. writel_relaxed(reg, clk_base + PLLU_BASE);
  2554. }
  2555. /* enable UTMIPLL hw control if not yet done by the bootloader */
  2556. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  2557. if (!(reg & UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE))
  2558. tegra210_utmi_param_configure();
  2559. return 0;
  2560. }
  2561. static const char * const sor1_out_parents[] = {
  2562. /*
  2563. * Bit 0 of the mux selects sor1_pad_clkout, irrespective of bit 1, so
  2564. * the sor1_pad_clkout parent appears twice in the list below. This is
  2565. * merely to support clk_get_parent() if firmware happened to set
  2566. * these bits to 0b11. While not an invalid setting, code should
  2567. * always set the bits to 0b01 to select sor1_pad_clkout.
  2568. */
  2569. "sor_safe", "sor1_pad_clkout", "sor1", "sor1_pad_clkout",
  2570. };
  2571. static const char * const sor1_parents[] = {
  2572. "pll_p", "pll_d_out0", "pll_d2_out0", "clk_m",
  2573. };
  2574. static u32 sor1_parents_idx[] = { 0, 2, 5, 6 };
  2575. static struct tegra_periph_init_data tegra210_periph[] = {
  2576. TEGRA_INIT_DATA_TABLE("sor1", NULL, NULL, sor1_parents,
  2577. CLK_SOURCE_SOR1, 29, 0x7, 0, 0, 8, 1,
  2578. TEGRA_DIVIDER_ROUND_UP, 183, 0, tegra_clk_sor1,
  2579. sor1_parents_idx, 0, &sor1_lock),
  2580. };
  2581. static const char * const la_parents[] = {
  2582. "pll_p", "pll_c2", "pll_c", "pll_c3", "pll_re_out1", "pll_a1", "clk_m", "pll_c4_out0"
  2583. };
  2584. static struct tegra_clk_periph tegra210_la =
  2585. TEGRA_CLK_PERIPH(29, 7, 9, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, 76, 0, NULL, 0);
  2586. static __init void tegra210_periph_clk_init(void __iomem *clk_base,
  2587. void __iomem *pmc_base)
  2588. {
  2589. struct clk *clk;
  2590. unsigned int i;
  2591. /* xusb_ss_div2 */
  2592. clk = clk_register_fixed_factor(NULL, "xusb_ss_div2", "xusb_ss_src", 0,
  2593. 1, 2);
  2594. clks[TEGRA210_CLK_XUSB_SS_DIV2] = clk;
  2595. clk = tegra_clk_register_periph_fixed("sor_safe", "pll_p", 0, clk_base,
  2596. 1, 17, 222);
  2597. clks[TEGRA210_CLK_SOR_SAFE] = clk;
  2598. clk = tegra_clk_register_periph_fixed("dpaux", "sor_safe", 0, clk_base,
  2599. 1, 17, 181);
  2600. clks[TEGRA210_CLK_DPAUX] = clk;
  2601. clk = tegra_clk_register_periph_fixed("dpaux1", "sor_safe", 0, clk_base,
  2602. 1, 17, 207);
  2603. clks[TEGRA210_CLK_DPAUX1] = clk;
  2604. clk = clk_register_mux_table(NULL, "sor1_out", sor1_out_parents,
  2605. ARRAY_SIZE(sor1_out_parents), 0,
  2606. clk_base + CLK_SOURCE_SOR1, 14, 0x3,
  2607. 0, NULL, &sor1_lock);
  2608. clks[TEGRA210_CLK_SOR1_OUT] = clk;
  2609. /* pll_d_dsi_out */
  2610. clk = clk_register_gate(NULL, "pll_d_dsi_out", "pll_d_out0", 0,
  2611. clk_base + PLLD_MISC0, 21, 0, &pll_d_lock);
  2612. clks[TEGRA210_CLK_PLL_D_DSI_OUT] = clk;
  2613. /* dsia */
  2614. clk = tegra_clk_register_periph_gate("dsia", "pll_d_dsi_out", 0,
  2615. clk_base, 0, 48,
  2616. periph_clk_enb_refcnt);
  2617. clks[TEGRA210_CLK_DSIA] = clk;
  2618. /* dsib */
  2619. clk = tegra_clk_register_periph_gate("dsib", "pll_d_dsi_out", 0,
  2620. clk_base, 0, 82,
  2621. periph_clk_enb_refcnt);
  2622. clks[TEGRA210_CLK_DSIB] = clk;
  2623. /* la */
  2624. clk = tegra_clk_register_periph("la", la_parents,
  2625. ARRAY_SIZE(la_parents), &tegra210_la, clk_base,
  2626. CLK_SOURCE_LA, 0);
  2627. clks[TEGRA210_CLK_LA] = clk;
  2628. /* emc mux */
  2629. clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
  2630. ARRAY_SIZE(mux_pllmcp_clkm), 0,
  2631. clk_base + CLK_SOURCE_EMC,
  2632. 29, 3, 0, &emc_lock);
  2633. clk = tegra_clk_register_mc("mc", "emc_mux", clk_base + CLK_SOURCE_EMC,
  2634. &emc_lock);
  2635. clks[TEGRA210_CLK_MC] = clk;
  2636. /* cml0 */
  2637. clk = clk_register_gate(NULL, "cml0", "pll_e", 0, clk_base + PLLE_AUX,
  2638. 0, 0, &pll_e_lock);
  2639. clk_register_clkdev(clk, "cml0", NULL);
  2640. clks[TEGRA210_CLK_CML0] = clk;
  2641. /* cml1 */
  2642. clk = clk_register_gate(NULL, "cml1", "pll_e", 0, clk_base + PLLE_AUX,
  2643. 1, 0, &pll_e_lock);
  2644. clk_register_clkdev(clk, "cml1", NULL);
  2645. clks[TEGRA210_CLK_CML1] = clk;
  2646. clk = tegra_clk_register_super_clk("aclk", aclk_parents,
  2647. ARRAY_SIZE(aclk_parents), 0, clk_base + 0x6e0,
  2648. 0, NULL);
  2649. clks[TEGRA210_CLK_ACLK] = clk;
  2650. clk = tegra_clk_register_sdmmc_mux_div("sdmmc2", clk_base,
  2651. CLK_SOURCE_SDMMC2, 9,
  2652. TEGRA_DIVIDER_ROUND_UP, 0, NULL);
  2653. clks[TEGRA210_CLK_SDMMC2] = clk;
  2654. clk = tegra_clk_register_sdmmc_mux_div("sdmmc4", clk_base,
  2655. CLK_SOURCE_SDMMC4, 15,
  2656. TEGRA_DIVIDER_ROUND_UP, 0, NULL);
  2657. clks[TEGRA210_CLK_SDMMC4] = clk;
  2658. for (i = 0; i < ARRAY_SIZE(tegra210_periph); i++) {
  2659. struct tegra_periph_init_data *init = &tegra210_periph[i];
  2660. struct clk **clkp;
  2661. clkp = tegra_lookup_dt_id(init->clk_id, tegra210_clks);
  2662. if (!clkp) {
  2663. pr_warn("clock %u not found\n", init->clk_id);
  2664. continue;
  2665. }
  2666. clk = tegra_clk_register_periph_data(clk_base, init);
  2667. *clkp = clk;
  2668. }
  2669. tegra_periph_clk_init(clk_base, pmc_base, tegra210_clks, &pll_p_params);
  2670. }
  2671. static void __init tegra210_pll_init(void __iomem *clk_base,
  2672. void __iomem *pmc)
  2673. {
  2674. struct clk *clk;
  2675. /* PLLC */
  2676. clk = tegra_clk_register_pllc_tegra210("pll_c", "pll_ref", clk_base,
  2677. pmc, 0, &pll_c_params, NULL);
  2678. if (!WARN_ON(IS_ERR(clk)))
  2679. clk_register_clkdev(clk, "pll_c", NULL);
  2680. clks[TEGRA210_CLK_PLL_C] = clk;
  2681. /* PLLC_OUT1 */
  2682. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  2683. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  2684. 8, 8, 1, NULL);
  2685. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  2686. clk_base + PLLC_OUT, 1, 0,
  2687. CLK_SET_RATE_PARENT, 0, NULL);
  2688. clk_register_clkdev(clk, "pll_c_out1", NULL);
  2689. clks[TEGRA210_CLK_PLL_C_OUT1] = clk;
  2690. /* PLLC_UD */
  2691. clk = clk_register_fixed_factor(NULL, "pll_c_ud", "pll_c",
  2692. CLK_SET_RATE_PARENT, 1, 1);
  2693. clk_register_clkdev(clk, "pll_c_ud", NULL);
  2694. clks[TEGRA210_CLK_PLL_C_UD] = clk;
  2695. /* PLLC2 */
  2696. clk = tegra_clk_register_pllc_tegra210("pll_c2", "pll_ref", clk_base,
  2697. pmc, 0, &pll_c2_params, NULL);
  2698. clk_register_clkdev(clk, "pll_c2", NULL);
  2699. clks[TEGRA210_CLK_PLL_C2] = clk;
  2700. /* PLLC3 */
  2701. clk = tegra_clk_register_pllc_tegra210("pll_c3", "pll_ref", clk_base,
  2702. pmc, 0, &pll_c3_params, NULL);
  2703. clk_register_clkdev(clk, "pll_c3", NULL);
  2704. clks[TEGRA210_CLK_PLL_C3] = clk;
  2705. /* PLLM */
  2706. clk = tegra_clk_register_pllm("pll_m", "osc", clk_base, pmc,
  2707. CLK_SET_RATE_GATE, &pll_m_params, NULL);
  2708. clk_register_clkdev(clk, "pll_m", NULL);
  2709. clks[TEGRA210_CLK_PLL_M] = clk;
  2710. /* PLLMB */
  2711. clk = tegra_clk_register_pllmb("pll_mb", "osc", clk_base, pmc,
  2712. CLK_SET_RATE_GATE, &pll_mb_params, NULL);
  2713. clk_register_clkdev(clk, "pll_mb", NULL);
  2714. clks[TEGRA210_CLK_PLL_MB] = clk;
  2715. /* PLLM_UD */
  2716. clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m",
  2717. CLK_SET_RATE_PARENT, 1, 1);
  2718. clk_register_clkdev(clk, "pll_m_ud", NULL);
  2719. clks[TEGRA210_CLK_PLL_M_UD] = clk;
  2720. /* PLLU_VCO */
  2721. if (!tegra210_init_pllu()) {
  2722. clk = clk_register_fixed_rate(NULL, "pll_u_vco", "pll_ref", 0,
  2723. 480*1000*1000);
  2724. clk_register_clkdev(clk, "pll_u_vco", NULL);
  2725. clks[TEGRA210_CLK_PLL_U] = clk;
  2726. }
  2727. /* PLLU_OUT */
  2728. clk = clk_register_divider_table(NULL, "pll_u_out", "pll_u_vco", 0,
  2729. clk_base + PLLU_BASE, 16, 4, 0,
  2730. pll_vco_post_div_table, NULL);
  2731. clk_register_clkdev(clk, "pll_u_out", NULL);
  2732. clks[TEGRA210_CLK_PLL_U_OUT] = clk;
  2733. /* PLLU_OUT1 */
  2734. clk = tegra_clk_register_divider("pll_u_out1_div", "pll_u_out",
  2735. clk_base + PLLU_OUTA, 0,
  2736. TEGRA_DIVIDER_ROUND_UP,
  2737. 8, 8, 1, &pll_u_lock);
  2738. clk = tegra_clk_register_pll_out("pll_u_out1", "pll_u_out1_div",
  2739. clk_base + PLLU_OUTA, 1, 0,
  2740. CLK_SET_RATE_PARENT, 0, &pll_u_lock);
  2741. clk_register_clkdev(clk, "pll_u_out1", NULL);
  2742. clks[TEGRA210_CLK_PLL_U_OUT1] = clk;
  2743. /* PLLU_OUT2 */
  2744. clk = tegra_clk_register_divider("pll_u_out2_div", "pll_u_out",
  2745. clk_base + PLLU_OUTA, 0,
  2746. TEGRA_DIVIDER_ROUND_UP,
  2747. 24, 8, 1, &pll_u_lock);
  2748. clk = tegra_clk_register_pll_out("pll_u_out2", "pll_u_out2_div",
  2749. clk_base + PLLU_OUTA, 17, 16,
  2750. CLK_SET_RATE_PARENT, 0, &pll_u_lock);
  2751. clk_register_clkdev(clk, "pll_u_out2", NULL);
  2752. clks[TEGRA210_CLK_PLL_U_OUT2] = clk;
  2753. /* PLLU_480M */
  2754. clk = clk_register_gate(NULL, "pll_u_480M", "pll_u_vco",
  2755. CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
  2756. 22, 0, &pll_u_lock);
  2757. clk_register_clkdev(clk, "pll_u_480M", NULL);
  2758. clks[TEGRA210_CLK_PLL_U_480M] = clk;
  2759. /* PLLU_60M */
  2760. clk = clk_register_gate(NULL, "pll_u_60M", "pll_u_out2",
  2761. CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
  2762. 23, 0, &pll_u_lock);
  2763. clk_register_clkdev(clk, "pll_u_60M", NULL);
  2764. clks[TEGRA210_CLK_PLL_U_60M] = clk;
  2765. /* PLLU_48M */
  2766. clk = clk_register_gate(NULL, "pll_u_48M", "pll_u_out1",
  2767. CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
  2768. 25, 0, &pll_u_lock);
  2769. clk_register_clkdev(clk, "pll_u_48M", NULL);
  2770. clks[TEGRA210_CLK_PLL_U_48M] = clk;
  2771. /* PLLD */
  2772. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0,
  2773. &pll_d_params, &pll_d_lock);
  2774. clk_register_clkdev(clk, "pll_d", NULL);
  2775. clks[TEGRA210_CLK_PLL_D] = clk;
  2776. /* PLLD_OUT0 */
  2777. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  2778. CLK_SET_RATE_PARENT, 1, 2);
  2779. clk_register_clkdev(clk, "pll_d_out0", NULL);
  2780. clks[TEGRA210_CLK_PLL_D_OUT0] = clk;
  2781. /* PLLRE */
  2782. clk = tegra_clk_register_pllre_tegra210("pll_re_vco", "pll_ref",
  2783. clk_base, pmc, 0,
  2784. &pll_re_vco_params,
  2785. &pll_re_lock, pll_ref_freq);
  2786. clk_register_clkdev(clk, "pll_re_vco", NULL);
  2787. clks[TEGRA210_CLK_PLL_RE_VCO] = clk;
  2788. clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0,
  2789. clk_base + PLLRE_BASE, 16, 5, 0,
  2790. pll_vco_post_div_table, &pll_re_lock);
  2791. clk_register_clkdev(clk, "pll_re_out", NULL);
  2792. clks[TEGRA210_CLK_PLL_RE_OUT] = clk;
  2793. clk = tegra_clk_register_divider("pll_re_out1_div", "pll_re_vco",
  2794. clk_base + PLLRE_OUT1, 0,
  2795. TEGRA_DIVIDER_ROUND_UP,
  2796. 8, 8, 1, NULL);
  2797. clk = tegra_clk_register_pll_out("pll_re_out1", "pll_re_out1_div",
  2798. clk_base + PLLRE_OUT1, 1, 0,
  2799. CLK_SET_RATE_PARENT, 0, NULL);
  2800. clks[TEGRA210_CLK_PLL_RE_OUT1] = clk;
  2801. /* PLLE */
  2802. clk = tegra_clk_register_plle_tegra210("pll_e", "pll_ref",
  2803. clk_base, 0, &pll_e_params, NULL);
  2804. clk_register_clkdev(clk, "pll_e", NULL);
  2805. clks[TEGRA210_CLK_PLL_E] = clk;
  2806. /* PLLC4 */
  2807. clk = tegra_clk_register_pllre("pll_c4_vco", "pll_ref", clk_base, pmc,
  2808. 0, &pll_c4_vco_params, NULL, pll_ref_freq);
  2809. clk_register_clkdev(clk, "pll_c4_vco", NULL);
  2810. clks[TEGRA210_CLK_PLL_C4] = clk;
  2811. /* PLLC4_OUT0 */
  2812. clk = clk_register_divider_table(NULL, "pll_c4_out0", "pll_c4_vco", 0,
  2813. clk_base + PLLC4_BASE, 19, 4, 0,
  2814. pll_vco_post_div_table, NULL);
  2815. clk_register_clkdev(clk, "pll_c4_out0", NULL);
  2816. clks[TEGRA210_CLK_PLL_C4_OUT0] = clk;
  2817. /* PLLC4_OUT1 */
  2818. clk = clk_register_fixed_factor(NULL, "pll_c4_out1", "pll_c4_vco",
  2819. CLK_SET_RATE_PARENT, 1, 3);
  2820. clk_register_clkdev(clk, "pll_c4_out1", NULL);
  2821. clks[TEGRA210_CLK_PLL_C4_OUT1] = clk;
  2822. /* PLLC4_OUT2 */
  2823. clk = clk_register_fixed_factor(NULL, "pll_c4_out2", "pll_c4_vco",
  2824. CLK_SET_RATE_PARENT, 1, 5);
  2825. clk_register_clkdev(clk, "pll_c4_out2", NULL);
  2826. clks[TEGRA210_CLK_PLL_C4_OUT2] = clk;
  2827. /* PLLC4_OUT3 */
  2828. clk = tegra_clk_register_divider("pll_c4_out3_div", "pll_c4_out0",
  2829. clk_base + PLLC4_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  2830. 8, 8, 1, NULL);
  2831. clk = tegra_clk_register_pll_out("pll_c4_out3", "pll_c4_out3_div",
  2832. clk_base + PLLC4_OUT, 1, 0,
  2833. CLK_SET_RATE_PARENT, 0, NULL);
  2834. clk_register_clkdev(clk, "pll_c4_out3", NULL);
  2835. clks[TEGRA210_CLK_PLL_C4_OUT3] = clk;
  2836. /* PLLDP */
  2837. clk = tegra_clk_register_pllss_tegra210("pll_dp", "pll_ref", clk_base,
  2838. 0, &pll_dp_params, NULL);
  2839. clk_register_clkdev(clk, "pll_dp", NULL);
  2840. clks[TEGRA210_CLK_PLL_DP] = clk;
  2841. /* PLLD2 */
  2842. clk = tegra_clk_register_pllss_tegra210("pll_d2", "pll_ref", clk_base,
  2843. 0, &pll_d2_params, NULL);
  2844. clk_register_clkdev(clk, "pll_d2", NULL);
  2845. clks[TEGRA210_CLK_PLL_D2] = clk;
  2846. /* PLLD2_OUT0 */
  2847. clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
  2848. CLK_SET_RATE_PARENT, 1, 1);
  2849. clk_register_clkdev(clk, "pll_d2_out0", NULL);
  2850. clks[TEGRA210_CLK_PLL_D2_OUT0] = clk;
  2851. /* PLLP_OUT2 */
  2852. clk = clk_register_fixed_factor(NULL, "pll_p_out2", "pll_p",
  2853. CLK_SET_RATE_PARENT, 1, 2);
  2854. clk_register_clkdev(clk, "pll_p_out2", NULL);
  2855. clks[TEGRA210_CLK_PLL_P_OUT2] = clk;
  2856. }
  2857. /* Tegra210 CPU clock and reset control functions */
  2858. static void tegra210_wait_cpu_in_reset(u32 cpu)
  2859. {
  2860. unsigned int reg;
  2861. do {
  2862. reg = readl(clk_base + CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
  2863. cpu_relax();
  2864. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  2865. }
  2866. static void tegra210_disable_cpu_clock(u32 cpu)
  2867. {
  2868. /* flow controller would take care in the power sequence. */
  2869. }
  2870. #ifdef CONFIG_PM_SLEEP
  2871. static void tegra210_cpu_clock_suspend(void)
  2872. {
  2873. /* switch coresite to clk_m, save off original source */
  2874. tegra210_cpu_clk_sctx.clk_csite_src =
  2875. readl(clk_base + CLK_SOURCE_CSITE);
  2876. writel(3 << 30, clk_base + CLK_SOURCE_CSITE);
  2877. }
  2878. static void tegra210_cpu_clock_resume(void)
  2879. {
  2880. writel(tegra210_cpu_clk_sctx.clk_csite_src,
  2881. clk_base + CLK_SOURCE_CSITE);
  2882. }
  2883. #endif
  2884. static struct tegra_cpu_car_ops tegra210_cpu_car_ops = {
  2885. .wait_for_reset = tegra210_wait_cpu_in_reset,
  2886. .disable_clock = tegra210_disable_cpu_clock,
  2887. #ifdef CONFIG_PM_SLEEP
  2888. .suspend = tegra210_cpu_clock_suspend,
  2889. .resume = tegra210_cpu_clock_resume,
  2890. #endif
  2891. };
  2892. static const struct of_device_id pmc_match[] __initconst = {
  2893. { .compatible = "nvidia,tegra210-pmc" },
  2894. { },
  2895. };
  2896. static struct tegra_clk_init_table init_table[] __initdata = {
  2897. { TEGRA210_CLK_UARTA, TEGRA210_CLK_PLL_P, 408000000, 0 },
  2898. { TEGRA210_CLK_UARTB, TEGRA210_CLK_PLL_P, 408000000, 0 },
  2899. { TEGRA210_CLK_UARTC, TEGRA210_CLK_PLL_P, 408000000, 0 },
  2900. { TEGRA210_CLK_UARTD, TEGRA210_CLK_PLL_P, 408000000, 0 },
  2901. { TEGRA210_CLK_PLL_A, TEGRA210_CLK_CLK_MAX, 564480000, 1 },
  2902. { TEGRA210_CLK_PLL_A_OUT0, TEGRA210_CLK_CLK_MAX, 11289600, 1 },
  2903. { TEGRA210_CLK_EXTERN1, TEGRA210_CLK_PLL_A_OUT0, 0, 1 },
  2904. { TEGRA210_CLK_CLK_OUT_1_MUX, TEGRA210_CLK_EXTERN1, 0, 1 },
  2905. { TEGRA210_CLK_CLK_OUT_1, TEGRA210_CLK_CLK_MAX, 0, 1 },
  2906. { TEGRA210_CLK_I2S0, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
  2907. { TEGRA210_CLK_I2S1, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
  2908. { TEGRA210_CLK_I2S2, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
  2909. { TEGRA210_CLK_I2S3, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
  2910. { TEGRA210_CLK_I2S4, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 },
  2911. { TEGRA210_CLK_HOST1X, TEGRA210_CLK_PLL_P, 136000000, 1 },
  2912. { TEGRA210_CLK_SCLK_MUX, TEGRA210_CLK_PLL_P, 0, 1 },
  2913. { TEGRA210_CLK_SCLK, TEGRA210_CLK_CLK_MAX, 102000000, 0 },
  2914. { TEGRA210_CLK_DFLL_SOC, TEGRA210_CLK_PLL_P, 51000000, 1 },
  2915. { TEGRA210_CLK_DFLL_REF, TEGRA210_CLK_PLL_P, 51000000, 1 },
  2916. { TEGRA210_CLK_SBC4, TEGRA210_CLK_PLL_P, 12000000, 1 },
  2917. { TEGRA210_CLK_PLL_RE_VCO, TEGRA210_CLK_CLK_MAX, 672000000, 1 },
  2918. { TEGRA210_CLK_XUSB_GATE, TEGRA210_CLK_CLK_MAX, 0, 1 },
  2919. { TEGRA210_CLK_XUSB_SS_SRC, TEGRA210_CLK_PLL_U_480M, 120000000, 0 },
  2920. { TEGRA210_CLK_XUSB_FS_SRC, TEGRA210_CLK_PLL_U_48M, 48000000, 0 },
  2921. { TEGRA210_CLK_XUSB_HS_SRC, TEGRA210_CLK_XUSB_SS_SRC, 120000000, 0 },
  2922. { TEGRA210_CLK_XUSB_SSP_SRC, TEGRA210_CLK_XUSB_SS_SRC, 120000000, 0 },
  2923. { TEGRA210_CLK_XUSB_FALCON_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 204000000, 0 },
  2924. { TEGRA210_CLK_XUSB_HOST_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 102000000, 0 },
  2925. { TEGRA210_CLK_XUSB_DEV_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 102000000, 0 },
  2926. { TEGRA210_CLK_SATA, TEGRA210_CLK_PLL_P, 104000000, 0 },
  2927. { TEGRA210_CLK_SATA_OOB, TEGRA210_CLK_PLL_P, 204000000, 0 },
  2928. { TEGRA210_CLK_MSELECT, TEGRA210_CLK_CLK_MAX, 0, 1 },
  2929. { TEGRA210_CLK_CSITE, TEGRA210_CLK_CLK_MAX, 0, 1 },
  2930. /* TODO find a way to enable this on-demand */
  2931. { TEGRA210_CLK_DBGAPB, TEGRA210_CLK_CLK_MAX, 0, 1 },
  2932. { TEGRA210_CLK_TSENSOR, TEGRA210_CLK_CLK_M, 400000, 0 },
  2933. { TEGRA210_CLK_I2C1, TEGRA210_CLK_PLL_P, 0, 0 },
  2934. { TEGRA210_CLK_I2C2, TEGRA210_CLK_PLL_P, 0, 0 },
  2935. { TEGRA210_CLK_I2C3, TEGRA210_CLK_PLL_P, 0, 0 },
  2936. { TEGRA210_CLK_I2C4, TEGRA210_CLK_PLL_P, 0, 0 },
  2937. { TEGRA210_CLK_I2C5, TEGRA210_CLK_PLL_P, 0, 0 },
  2938. { TEGRA210_CLK_I2C6, TEGRA210_CLK_PLL_P, 0, 0 },
  2939. { TEGRA210_CLK_PLL_DP, TEGRA210_CLK_CLK_MAX, 270000000, 0 },
  2940. { TEGRA210_CLK_SOC_THERM, TEGRA210_CLK_PLL_P, 51000000, 0 },
  2941. { TEGRA210_CLK_CCLK_G, TEGRA210_CLK_CLK_MAX, 0, 1 },
  2942. { TEGRA210_CLK_PLL_U_OUT1, TEGRA210_CLK_CLK_MAX, 48000000, 1 },
  2943. { TEGRA210_CLK_PLL_U_OUT2, TEGRA210_CLK_CLK_MAX, 60000000, 1 },
  2944. /* This MUST be the last entry. */
  2945. { TEGRA210_CLK_CLK_MAX, TEGRA210_CLK_CLK_MAX, 0, 0 },
  2946. };
  2947. /**
  2948. * tegra210_clock_apply_init_table - initialize clocks on Tegra210 SoCs
  2949. *
  2950. * Program an initial clock rate and enable or disable clocks needed
  2951. * by the rest of the kernel, for Tegra210 SoCs. It is intended to be
  2952. * called by assigning a pointer to it to tegra_clk_apply_init_table -
  2953. * this will be called as an arch_initcall. No return value.
  2954. */
  2955. static void __init tegra210_clock_apply_init_table(void)
  2956. {
  2957. tegra_init_from_table(init_table, clks, TEGRA210_CLK_CLK_MAX);
  2958. }
  2959. /**
  2960. * tegra210_car_barrier - wait for pending writes to the CAR to complete
  2961. *
  2962. * Wait for any outstanding writes to the CAR MMIO space from this CPU
  2963. * to complete before continuing execution. No return value.
  2964. */
  2965. static void tegra210_car_barrier(void)
  2966. {
  2967. readl_relaxed(clk_base + RST_DFLL_DVCO);
  2968. }
  2969. /**
  2970. * tegra210_clock_assert_dfll_dvco_reset - assert the DFLL's DVCO reset
  2971. *
  2972. * Assert the reset line of the DFLL's DVCO. No return value.
  2973. */
  2974. static void tegra210_clock_assert_dfll_dvco_reset(void)
  2975. {
  2976. u32 v;
  2977. v = readl_relaxed(clk_base + RST_DFLL_DVCO);
  2978. v |= (1 << DVFS_DFLL_RESET_SHIFT);
  2979. writel_relaxed(v, clk_base + RST_DFLL_DVCO);
  2980. tegra210_car_barrier();
  2981. }
  2982. /**
  2983. * tegra210_clock_deassert_dfll_dvco_reset - deassert the DFLL's DVCO reset
  2984. *
  2985. * Deassert the reset line of the DFLL's DVCO, allowing the DVCO to
  2986. * operate. No return value.
  2987. */
  2988. static void tegra210_clock_deassert_dfll_dvco_reset(void)
  2989. {
  2990. u32 v;
  2991. v = readl_relaxed(clk_base + RST_DFLL_DVCO);
  2992. v &= ~(1 << DVFS_DFLL_RESET_SHIFT);
  2993. writel_relaxed(v, clk_base + RST_DFLL_DVCO);
  2994. tegra210_car_barrier();
  2995. }
  2996. static int tegra210_reset_assert(unsigned long id)
  2997. {
  2998. if (id == TEGRA210_RST_DFLL_DVCO)
  2999. tegra210_clock_assert_dfll_dvco_reset();
  3000. else if (id == TEGRA210_RST_ADSP)
  3001. writel(GENMASK(26, 21) | BIT(7),
  3002. clk_base + CLK_RST_CONTROLLER_RST_DEV_Y_SET);
  3003. else
  3004. return -EINVAL;
  3005. return 0;
  3006. }
  3007. static int tegra210_reset_deassert(unsigned long id)
  3008. {
  3009. if (id == TEGRA210_RST_DFLL_DVCO)
  3010. tegra210_clock_deassert_dfll_dvco_reset();
  3011. else if (id == TEGRA210_RST_ADSP) {
  3012. writel(BIT(21), clk_base + CLK_RST_CONTROLLER_RST_DEV_Y_CLR);
  3013. /*
  3014. * Considering adsp cpu clock (min: 12.5MHZ, max: 1GHz)
  3015. * a delay of 5us ensures that it's at least
  3016. * 6 * adsp_cpu_cycle_period long.
  3017. */
  3018. udelay(5);
  3019. writel(GENMASK(26, 22) | BIT(7),
  3020. clk_base + CLK_RST_CONTROLLER_RST_DEV_Y_CLR);
  3021. } else
  3022. return -EINVAL;
  3023. return 0;
  3024. }
  3025. static void tegra210_mbist_clk_init(void)
  3026. {
  3027. unsigned int i, j;
  3028. for (i = 0; i < ARRAY_SIZE(tegra210_pg_mbist_war); i++) {
  3029. unsigned int num_clks = tegra210_pg_mbist_war[i].num_clks;
  3030. struct clk_bulk_data *clk_data;
  3031. if (!num_clks)
  3032. continue;
  3033. clk_data = kmalloc_array(num_clks, sizeof(*clk_data),
  3034. GFP_KERNEL);
  3035. if (WARN_ON(!clk_data))
  3036. return;
  3037. tegra210_pg_mbist_war[i].clks = clk_data;
  3038. for (j = 0; j < num_clks; j++) {
  3039. int clk_id = tegra210_pg_mbist_war[i].clk_init_data[j];
  3040. struct clk *clk = clks[clk_id];
  3041. if (WARN(IS_ERR(clk), "clk_id: %d\n", clk_id)) {
  3042. kfree(clk_data);
  3043. tegra210_pg_mbist_war[i].clks = NULL;
  3044. break;
  3045. }
  3046. clk_data[j].clk = clk;
  3047. }
  3048. }
  3049. }
  3050. /**
  3051. * tegra210_clock_init - Tegra210-specific clock initialization
  3052. * @np: struct device_node * of the DT node for the SoC CAR IP block
  3053. *
  3054. * Register most SoC clocks for the Tegra210 system-on-chip. Intended
  3055. * to be called by the OF init code when a DT node with the
  3056. * "nvidia,tegra210-car" string is encountered, and declared with
  3057. * CLK_OF_DECLARE. No return value.
  3058. */
  3059. static void __init tegra210_clock_init(struct device_node *np)
  3060. {
  3061. struct device_node *node;
  3062. u32 value, clk_m_div;
  3063. clk_base = of_iomap(np, 0);
  3064. if (!clk_base) {
  3065. pr_err("ioremap tegra210 CAR failed\n");
  3066. return;
  3067. }
  3068. node = of_find_matching_node(NULL, pmc_match);
  3069. if (!node) {
  3070. pr_err("Failed to find pmc node\n");
  3071. WARN_ON(1);
  3072. return;
  3073. }
  3074. pmc_base = of_iomap(node, 0);
  3075. if (!pmc_base) {
  3076. pr_err("Can't map pmc registers\n");
  3077. WARN_ON(1);
  3078. return;
  3079. }
  3080. ahub_base = ioremap(TEGRA210_AHUB_BASE, SZ_64K);
  3081. if (!ahub_base) {
  3082. pr_err("ioremap tegra210 APE failed\n");
  3083. return;
  3084. }
  3085. dispa_base = ioremap(TEGRA210_DISPA_BASE, SZ_256K);
  3086. if (!dispa_base) {
  3087. pr_err("ioremap tegra210 DISPA failed\n");
  3088. return;
  3089. }
  3090. vic_base = ioremap(TEGRA210_VIC_BASE, SZ_256K);
  3091. if (!vic_base) {
  3092. pr_err("ioremap tegra210 VIC failed\n");
  3093. return;
  3094. }
  3095. clks = tegra_clk_init(clk_base, TEGRA210_CLK_CLK_MAX,
  3096. TEGRA210_CAR_BANK_COUNT);
  3097. if (!clks)
  3098. return;
  3099. value = clk_readl(clk_base + SPARE_REG0) >> CLK_M_DIVISOR_SHIFT;
  3100. clk_m_div = (value & CLK_M_DIVISOR_MASK) + 1;
  3101. if (tegra_osc_clk_init(clk_base, tegra210_clks, tegra210_input_freq,
  3102. ARRAY_SIZE(tegra210_input_freq), clk_m_div,
  3103. &osc_freq, &pll_ref_freq) < 0)
  3104. return;
  3105. tegra_fixed_clk_init(tegra210_clks);
  3106. tegra210_pll_init(clk_base, pmc_base);
  3107. tegra210_periph_clk_init(clk_base, pmc_base);
  3108. tegra_audio_clk_init(clk_base, pmc_base, tegra210_clks,
  3109. tegra210_audio_plls,
  3110. ARRAY_SIZE(tegra210_audio_plls));
  3111. tegra_pmc_clk_init(pmc_base, tegra210_clks);
  3112. /* For Tegra210, PLLD is the only source for DSIA & DSIB */
  3113. value = clk_readl(clk_base + PLLD_BASE);
  3114. value &= ~BIT(25);
  3115. clk_writel(value, clk_base + PLLD_BASE);
  3116. tegra_clk_apply_init_table = tegra210_clock_apply_init_table;
  3117. tegra_super_clk_gen5_init(clk_base, pmc_base, tegra210_clks,
  3118. &pll_x_params);
  3119. tegra_init_special_resets(2, tegra210_reset_assert,
  3120. tegra210_reset_deassert);
  3121. tegra_add_of_provider(np, of_clk_src_onecell_get);
  3122. tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
  3123. tegra210_mbist_clk_init();
  3124. tegra_cpu_car_ops = &tegra210_cpu_car_ops;
  3125. }
  3126. CLK_OF_DECLARE(tegra210, "nvidia,tegra210-car", tegra210_clock_init);