clk-tegra-super-gen4.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/delay.h>
  21. #include <linux/export.h>
  22. #include <linux/clk/tegra.h>
  23. #include "clk.h"
  24. #include "clk-id.h"
  25. #define PLLX_BASE 0xe0
  26. #define PLLX_MISC 0xe4
  27. #define PLLX_MISC2 0x514
  28. #define PLLX_MISC3 0x518
  29. #define CCLKG_BURST_POLICY 0x368
  30. #define CCLKLP_BURST_POLICY 0x370
  31. #define SCLK_BURST_POLICY 0x028
  32. #define SYSTEM_CLK_RATE 0x030
  33. #define SCLK_DIVIDER 0x2c
  34. static DEFINE_SPINLOCK(sysrate_lock);
  35. enum tegra_super_gen {
  36. gen4 = 4,
  37. gen5,
  38. };
  39. struct tegra_super_gen_info {
  40. enum tegra_super_gen gen;
  41. const char **sclk_parents;
  42. const char **cclk_g_parents;
  43. const char **cclk_lp_parents;
  44. int num_sclk_parents;
  45. int num_cclk_g_parents;
  46. int num_cclk_lp_parents;
  47. };
  48. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  49. "pll_p", "pll_p_out2", "unused",
  50. "clk_32k", "pll_m_out1" };
  51. static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  52. "pll_p", "pll_p_out4", "unused",
  53. "unused", "pll_x", "unused", "unused",
  54. "unused", "unused", "unused", "unused",
  55. "dfllCPU_out" };
  56. static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  57. "pll_p", "pll_p_out4", "unused",
  58. "unused", "pll_x", "pll_x_out0" };
  59. static const struct tegra_super_gen_info tegra_super_gen_info_gen4 = {
  60. .gen = gen4,
  61. .sclk_parents = sclk_parents,
  62. .cclk_g_parents = cclk_g_parents,
  63. .cclk_lp_parents = cclk_lp_parents,
  64. .num_sclk_parents = ARRAY_SIZE(sclk_parents),
  65. .num_cclk_g_parents = ARRAY_SIZE(cclk_g_parents),
  66. .num_cclk_lp_parents = ARRAY_SIZE(cclk_lp_parents),
  67. };
  68. static const char *sclk_parents_gen5[] = { "clk_m", "pll_c_out1", "pll_c4_out3",
  69. "pll_p", "pll_p_out2", "pll_c4_out1",
  70. "clk_32k", "pll_c4_out2" };
  71. static const char *cclk_g_parents_gen5[] = { "clk_m", "unused", "clk_32k", "unused",
  72. "pll_p", "pll_p_out4", "unused",
  73. "unused", "pll_x", "unused", "unused",
  74. "unused", "unused", "unused", "unused",
  75. "dfllCPU_out" };
  76. static const char *cclk_lp_parents_gen5[] = { "clk_m", "unused", "clk_32k", "unused",
  77. "pll_p", "pll_p_out4", "unused",
  78. "unused", "pll_x", "unused", "unused",
  79. "unused", "unused", "unused", "unused",
  80. "dfllCPU_out" };
  81. static const struct tegra_super_gen_info tegra_super_gen_info_gen5 = {
  82. .gen = gen5,
  83. .sclk_parents = sclk_parents_gen5,
  84. .cclk_g_parents = cclk_g_parents_gen5,
  85. .cclk_lp_parents = cclk_lp_parents_gen5,
  86. .num_sclk_parents = ARRAY_SIZE(sclk_parents_gen5),
  87. .num_cclk_g_parents = ARRAY_SIZE(cclk_g_parents_gen5),
  88. .num_cclk_lp_parents = ARRAY_SIZE(cclk_lp_parents_gen5),
  89. };
  90. static void __init tegra_sclk_init(void __iomem *clk_base,
  91. struct tegra_clk *tegra_clks,
  92. const struct tegra_super_gen_info *gen_info)
  93. {
  94. struct clk *clk;
  95. struct clk **dt_clk;
  96. /* SCLK_MUX */
  97. dt_clk = tegra_lookup_dt_id(tegra_clk_sclk_mux, tegra_clks);
  98. if (dt_clk) {
  99. clk = tegra_clk_register_super_mux("sclk_mux",
  100. gen_info->sclk_parents,
  101. gen_info->num_sclk_parents,
  102. CLK_SET_RATE_PARENT,
  103. clk_base + SCLK_BURST_POLICY,
  104. 0, 4, 0, 0, NULL);
  105. *dt_clk = clk;
  106. /* SCLK */
  107. dt_clk = tegra_lookup_dt_id(tegra_clk_sclk, tegra_clks);
  108. if (dt_clk) {
  109. clk = clk_register_divider(NULL, "sclk", "sclk_mux",
  110. CLK_IS_CRITICAL,
  111. clk_base + SCLK_DIVIDER, 0, 8,
  112. 0, &sysrate_lock);
  113. *dt_clk = clk;
  114. }
  115. } else {
  116. /* SCLK */
  117. dt_clk = tegra_lookup_dt_id(tegra_clk_sclk, tegra_clks);
  118. if (dt_clk) {
  119. clk = tegra_clk_register_super_mux("sclk",
  120. gen_info->sclk_parents,
  121. gen_info->num_sclk_parents,
  122. CLK_SET_RATE_PARENT |
  123. CLK_IS_CRITICAL,
  124. clk_base + SCLK_BURST_POLICY,
  125. 0, 4, 0, 0, NULL);
  126. *dt_clk = clk;
  127. }
  128. }
  129. /* HCLK */
  130. dt_clk = tegra_lookup_dt_id(tegra_clk_hclk, tegra_clks);
  131. if (dt_clk) {
  132. clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
  133. clk_base + SYSTEM_CLK_RATE, 4, 2, 0,
  134. &sysrate_lock);
  135. clk = clk_register_gate(NULL, "hclk", "hclk_div",
  136. CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  137. clk_base + SYSTEM_CLK_RATE,
  138. 7, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  139. *dt_clk = clk;
  140. }
  141. /* PCLK */
  142. dt_clk = tegra_lookup_dt_id(tegra_clk_pclk, tegra_clks);
  143. if (!dt_clk)
  144. return;
  145. clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
  146. clk_base + SYSTEM_CLK_RATE, 0, 2, 0,
  147. &sysrate_lock);
  148. clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT |
  149. CLK_IS_CRITICAL, clk_base + SYSTEM_CLK_RATE,
  150. 3, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  151. *dt_clk = clk;
  152. }
  153. static void __init tegra_super_clk_init(void __iomem *clk_base,
  154. void __iomem *pmc_base,
  155. struct tegra_clk *tegra_clks,
  156. struct tegra_clk_pll_params *params,
  157. const struct tegra_super_gen_info *gen_info)
  158. {
  159. struct clk *clk;
  160. struct clk **dt_clk;
  161. /* CCLKG */
  162. dt_clk = tegra_lookup_dt_id(tegra_clk_cclk_g, tegra_clks);
  163. if (dt_clk) {
  164. if (gen_info->gen == gen5) {
  165. clk = tegra_clk_register_super_mux("cclk_g",
  166. gen_info->cclk_g_parents,
  167. gen_info->num_cclk_g_parents,
  168. CLK_SET_RATE_PARENT,
  169. clk_base + CCLKG_BURST_POLICY,
  170. 0, 4, 8, 0, NULL);
  171. } else {
  172. clk = tegra_clk_register_super_mux("cclk_g",
  173. gen_info->cclk_g_parents,
  174. gen_info->num_cclk_g_parents,
  175. CLK_SET_RATE_PARENT,
  176. clk_base + CCLKG_BURST_POLICY,
  177. 0, 4, 0, 0, NULL);
  178. }
  179. *dt_clk = clk;
  180. }
  181. /* CCLKLP */
  182. dt_clk = tegra_lookup_dt_id(tegra_clk_cclk_lp, tegra_clks);
  183. if (dt_clk) {
  184. if (gen_info->gen == gen5) {
  185. clk = tegra_clk_register_super_mux("cclk_lp",
  186. gen_info->cclk_lp_parents,
  187. gen_info->num_cclk_lp_parents,
  188. CLK_SET_RATE_PARENT,
  189. clk_base + CCLKLP_BURST_POLICY,
  190. 0, 4, 8, 0, NULL);
  191. } else {
  192. clk = tegra_clk_register_super_mux("cclk_lp",
  193. gen_info->cclk_lp_parents,
  194. gen_info->num_cclk_lp_parents,
  195. CLK_SET_RATE_PARENT,
  196. clk_base + CCLKLP_BURST_POLICY,
  197. TEGRA_DIVIDER_2, 4, 8, 9, NULL);
  198. }
  199. *dt_clk = clk;
  200. }
  201. tegra_sclk_init(clk_base, tegra_clks, gen_info);
  202. #if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
  203. defined(CONFIG_ARCH_TEGRA_124_SOC) || \
  204. defined(CONFIG_ARCH_TEGRA_210_SOC)
  205. /* PLLX */
  206. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_x, tegra_clks);
  207. if (!dt_clk)
  208. return;
  209. #if defined(CONFIG_ARCH_TEGRA_210_SOC)
  210. if (gen_info->gen == gen5)
  211. clk = tegra_clk_register_pllc_tegra210("pll_x", "pll_ref",
  212. clk_base, pmc_base, CLK_IGNORE_UNUSED, params, NULL);
  213. else
  214. #endif
  215. clk = tegra_clk_register_pllxc("pll_x", "pll_ref", clk_base,
  216. pmc_base, CLK_IGNORE_UNUSED, params, NULL);
  217. *dt_clk = clk;
  218. /* PLLX_OUT0 */
  219. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_x_out0, tegra_clks);
  220. if (!dt_clk)
  221. return;
  222. clk = clk_register_fixed_factor(NULL, "pll_x_out0", "pll_x",
  223. CLK_SET_RATE_PARENT, 1, 2);
  224. *dt_clk = clk;
  225. #endif
  226. }
  227. void __init tegra_super_clk_gen4_init(void __iomem *clk_base,
  228. void __iomem *pmc_base,
  229. struct tegra_clk *tegra_clks,
  230. struct tegra_clk_pll_params *params)
  231. {
  232. tegra_super_clk_init(clk_base, pmc_base, tegra_clks, params,
  233. &tegra_super_gen_info_gen4);
  234. }
  235. void __init tegra_super_clk_gen5_init(void __iomem *clk_base,
  236. void __iomem *pmc_base,
  237. struct tegra_clk *tegra_clks,
  238. struct tegra_clk_pll_params *params)
  239. {
  240. tegra_super_clk_init(clk_base, pmc_base, tegra_clks, params,
  241. &tegra_super_gen_info_gen5);
  242. }