clk-pll-s10.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2017, Intel Corporation
  4. */
  5. #include <linux/slab.h>
  6. #include <linux/clk-provider.h>
  7. #include "stratix10-clk.h"
  8. #include "clk.h"
  9. /* Clock Manager offsets */
  10. #define CLK_MGR_PLL_CLK_SRC_SHIFT 16
  11. #define CLK_MGR_PLL_CLK_SRC_MASK 0x3
  12. /* PLL Clock enable bits */
  13. #define SOCFPGA_PLL_POWER 0
  14. #define SOCFPGA_PLL_RESET_MASK 0x2
  15. #define SOCFPGA_PLL_REFDIV_MASK 0x00003F00
  16. #define SOCFPGA_PLL_REFDIV_SHIFT 8
  17. #define SOCFPGA_PLL_MDIV_MASK 0xFF000000
  18. #define SOCFPGA_PLL_MDIV_SHIFT 24
  19. #define SWCTRLBTCLKSEL_MASK 0x200
  20. #define SWCTRLBTCLKSEL_SHIFT 9
  21. #define SOCFPGA_BOOT_CLK "boot_clk"
  22. #define to_socfpga_clk(p) container_of(p, struct socfpga_pll, hw.hw)
  23. static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
  24. unsigned long parent_rate)
  25. {
  26. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  27. unsigned long mdiv;
  28. unsigned long refdiv;
  29. unsigned long reg;
  30. unsigned long long vco_freq;
  31. /* read VCO1 reg for numerator and denominator */
  32. reg = readl(socfpgaclk->hw.reg);
  33. refdiv = (reg & SOCFPGA_PLL_REFDIV_MASK) >> SOCFPGA_PLL_REFDIV_SHIFT;
  34. vco_freq = (unsigned long long)parent_rate / refdiv;
  35. /* Read mdiv and fdiv from the fdbck register */
  36. reg = readl(socfpgaclk->hw.reg + 0x4);
  37. mdiv = (reg & SOCFPGA_PLL_MDIV_MASK) >> SOCFPGA_PLL_MDIV_SHIFT;
  38. vco_freq = (unsigned long long)parent_rate * (mdiv + 6);
  39. return (unsigned long)vco_freq;
  40. }
  41. static unsigned long clk_boot_clk_recalc_rate(struct clk_hw *hwclk,
  42. unsigned long parent_rate)
  43. {
  44. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  45. u32 div = 1;
  46. div = ((readl(socfpgaclk->hw.reg) &
  47. SWCTRLBTCLKSEL_MASK) >>
  48. SWCTRLBTCLKSEL_SHIFT);
  49. div += 1;
  50. return parent_rate /= div;
  51. }
  52. static u8 clk_pll_get_parent(struct clk_hw *hwclk)
  53. {
  54. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  55. u32 pll_src;
  56. pll_src = readl(socfpgaclk->hw.reg);
  57. return (pll_src >> CLK_MGR_PLL_CLK_SRC_SHIFT) &
  58. CLK_MGR_PLL_CLK_SRC_MASK;
  59. }
  60. static u8 clk_boot_get_parent(struct clk_hw *hwclk)
  61. {
  62. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  63. u32 pll_src;
  64. pll_src = readl(socfpgaclk->hw.reg);
  65. return (pll_src >> SWCTRLBTCLKSEL_SHIFT) &
  66. SWCTRLBTCLKSEL_MASK;
  67. }
  68. static int clk_pll_prepare(struct clk_hw *hwclk)
  69. {
  70. struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
  71. u32 reg;
  72. /* Bring PLL out of reset */
  73. reg = readl(socfpgaclk->hw.reg);
  74. reg |= SOCFPGA_PLL_RESET_MASK;
  75. writel(reg, socfpgaclk->hw.reg);
  76. return 0;
  77. }
  78. static struct clk_ops clk_pll_ops = {
  79. .recalc_rate = clk_pll_recalc_rate,
  80. .get_parent = clk_pll_get_parent,
  81. .prepare = clk_pll_prepare,
  82. };
  83. static struct clk_ops clk_boot_ops = {
  84. .recalc_rate = clk_boot_clk_recalc_rate,
  85. .get_parent = clk_boot_get_parent,
  86. .prepare = clk_pll_prepare,
  87. };
  88. struct clk *s10_register_pll(const char *name, const char * const *parent_names,
  89. u8 num_parents, unsigned long flags,
  90. void __iomem *reg, unsigned long offset)
  91. {
  92. struct clk *clk;
  93. struct socfpga_pll *pll_clk;
  94. struct clk_init_data init;
  95. pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
  96. if (WARN_ON(!pll_clk))
  97. return NULL;
  98. pll_clk->hw.reg = reg + offset;
  99. if (streq(name, SOCFPGA_BOOT_CLK))
  100. init.ops = &clk_boot_ops;
  101. else
  102. init.ops = &clk_pll_ops;
  103. init.name = name;
  104. init.flags = flags;
  105. init.num_parents = num_parents;
  106. init.parent_names = parent_names;
  107. pll_clk->hw.hw.init = &init;
  108. pll_clk->hw.bit_idx = SOCFPGA_PLL_POWER;
  109. clk_pll_ops.enable = clk_gate_ops.enable;
  110. clk_pll_ops.disable = clk_gate_ops.disable;
  111. clk = clk_register(NULL, &pll_clk->hw.hw);
  112. if (WARN_ON(IS_ERR(clk))) {
  113. kfree(pll_clk);
  114. return NULL;
  115. }
  116. return clk;
  117. }