clk-s3c2410-dclk.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Common Clock Framework support for s3c24xx external clock output.
  9. */
  10. #include <linux/clkdev.h>
  11. #include <linux/slab.h>
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/module.h>
  16. #include "clk.h"
  17. /* legacy access to misccr, until dt conversion is finished */
  18. #include <mach/hardware.h>
  19. #include <mach/regs-gpio.h>
  20. #define MUX_DCLK0 0
  21. #define MUX_DCLK1 1
  22. #define DIV_DCLK0 2
  23. #define DIV_DCLK1 3
  24. #define GATE_DCLK0 4
  25. #define GATE_DCLK1 5
  26. #define MUX_CLKOUT0 6
  27. #define MUX_CLKOUT1 7
  28. #define DCLK_MAX_CLKS (MUX_CLKOUT1 + 1)
  29. enum supported_socs {
  30. S3C2410,
  31. S3C2412,
  32. S3C2440,
  33. S3C2443,
  34. };
  35. struct s3c24xx_dclk_drv_data {
  36. const char **clkout0_parent_names;
  37. int clkout0_num_parents;
  38. const char **clkout1_parent_names;
  39. int clkout1_num_parents;
  40. const char **mux_parent_names;
  41. int mux_num_parents;
  42. };
  43. /*
  44. * Clock for output-parent selection in misccr
  45. */
  46. struct s3c24xx_clkout {
  47. struct clk_hw hw;
  48. u32 mask;
  49. u8 shift;
  50. };
  51. #define to_s3c24xx_clkout(_hw) container_of(_hw, struct s3c24xx_clkout, hw)
  52. static u8 s3c24xx_clkout_get_parent(struct clk_hw *hw)
  53. {
  54. struct s3c24xx_clkout *clkout = to_s3c24xx_clkout(hw);
  55. int num_parents = clk_hw_get_num_parents(hw);
  56. u32 val;
  57. val = readl_relaxed(S3C24XX_MISCCR) >> clkout->shift;
  58. val >>= clkout->shift;
  59. val &= clkout->mask;
  60. if (val >= num_parents)
  61. return -EINVAL;
  62. return val;
  63. }
  64. static int s3c24xx_clkout_set_parent(struct clk_hw *hw, u8 index)
  65. {
  66. struct s3c24xx_clkout *clkout = to_s3c24xx_clkout(hw);
  67. s3c2410_modify_misccr((clkout->mask << clkout->shift),
  68. (index << clkout->shift));
  69. return 0;
  70. }
  71. static const struct clk_ops s3c24xx_clkout_ops = {
  72. .get_parent = s3c24xx_clkout_get_parent,
  73. .set_parent = s3c24xx_clkout_set_parent,
  74. .determine_rate = __clk_mux_determine_rate,
  75. };
  76. static struct clk_hw *s3c24xx_register_clkout(struct device *dev,
  77. const char *name, const char **parent_names, u8 num_parents,
  78. u8 shift, u32 mask)
  79. {
  80. struct s3c24xx_clkout *clkout;
  81. struct clk_init_data init;
  82. int ret;
  83. /* allocate the clkout */
  84. clkout = kzalloc(sizeof(*clkout), GFP_KERNEL);
  85. if (!clkout)
  86. return ERR_PTR(-ENOMEM);
  87. init.name = name;
  88. init.ops = &s3c24xx_clkout_ops;
  89. init.flags = CLK_IS_BASIC;
  90. init.parent_names = parent_names;
  91. init.num_parents = num_parents;
  92. clkout->shift = shift;
  93. clkout->mask = mask;
  94. clkout->hw.init = &init;
  95. ret = clk_hw_register(dev, &clkout->hw);
  96. if (ret)
  97. return ERR_PTR(ret);
  98. return &clkout->hw;
  99. }
  100. /*
  101. * dclk and clkout init
  102. */
  103. struct s3c24xx_dclk {
  104. struct device *dev;
  105. void __iomem *base;
  106. struct notifier_block dclk0_div_change_nb;
  107. struct notifier_block dclk1_div_change_nb;
  108. spinlock_t dclk_lock;
  109. unsigned long reg_save;
  110. /* clk_data must be the last entry in the structure */
  111. struct clk_hw_onecell_data clk_data;
  112. };
  113. #define to_s3c24xx_dclk0(x) \
  114. container_of(x, struct s3c24xx_dclk, dclk0_div_change_nb)
  115. #define to_s3c24xx_dclk1(x) \
  116. container_of(x, struct s3c24xx_dclk, dclk1_div_change_nb)
  117. static const char *dclk_s3c2410_p[] = { "pclk", "uclk" };
  118. static const char *clkout0_s3c2410_p[] = { "mpll", "upll", "fclk", "hclk", "pclk",
  119. "gate_dclk0" };
  120. static const char *clkout1_s3c2410_p[] = { "mpll", "upll", "fclk", "hclk", "pclk",
  121. "gate_dclk1" };
  122. static const char *clkout0_s3c2412_p[] = { "mpll", "upll", "rtc_clkout",
  123. "hclk", "pclk", "gate_dclk0" };
  124. static const char *clkout1_s3c2412_p[] = { "xti", "upll", "fclk", "hclk", "pclk",
  125. "gate_dclk1" };
  126. static const char *clkout0_s3c2440_p[] = { "xti", "upll", "fclk", "hclk", "pclk",
  127. "gate_dclk0" };
  128. static const char *clkout1_s3c2440_p[] = { "mpll", "upll", "rtc_clkout",
  129. "hclk", "pclk", "gate_dclk1" };
  130. static const char *dclk_s3c2443_p[] = { "pclk", "epll" };
  131. static const char *clkout0_s3c2443_p[] = { "xti", "epll", "armclk", "hclk", "pclk",
  132. "gate_dclk0" };
  133. static const char *clkout1_s3c2443_p[] = { "dummy", "epll", "rtc_clkout",
  134. "hclk", "pclk", "gate_dclk1" };
  135. #define DCLKCON_DCLK_DIV_MASK 0xf
  136. #define DCLKCON_DCLK0_DIV_SHIFT 4
  137. #define DCLKCON_DCLK0_CMP_SHIFT 8
  138. #define DCLKCON_DCLK1_DIV_SHIFT 20
  139. #define DCLKCON_DCLK1_CMP_SHIFT 24
  140. static void s3c24xx_dclk_update_cmp(struct s3c24xx_dclk *s3c24xx_dclk,
  141. int div_shift, int cmp_shift)
  142. {
  143. unsigned long flags = 0;
  144. u32 dclk_con, div, cmp;
  145. spin_lock_irqsave(&s3c24xx_dclk->dclk_lock, flags);
  146. dclk_con = readl_relaxed(s3c24xx_dclk->base);
  147. div = ((dclk_con >> div_shift) & DCLKCON_DCLK_DIV_MASK) + 1;
  148. cmp = ((div + 1) / 2) - 1;
  149. dclk_con &= ~(DCLKCON_DCLK_DIV_MASK << cmp_shift);
  150. dclk_con |= (cmp << cmp_shift);
  151. writel_relaxed(dclk_con, s3c24xx_dclk->base);
  152. spin_unlock_irqrestore(&s3c24xx_dclk->dclk_lock, flags);
  153. }
  154. static int s3c24xx_dclk0_div_notify(struct notifier_block *nb,
  155. unsigned long event, void *data)
  156. {
  157. struct s3c24xx_dclk *s3c24xx_dclk = to_s3c24xx_dclk0(nb);
  158. if (event == POST_RATE_CHANGE) {
  159. s3c24xx_dclk_update_cmp(s3c24xx_dclk,
  160. DCLKCON_DCLK0_DIV_SHIFT, DCLKCON_DCLK0_CMP_SHIFT);
  161. }
  162. return NOTIFY_DONE;
  163. }
  164. static int s3c24xx_dclk1_div_notify(struct notifier_block *nb,
  165. unsigned long event, void *data)
  166. {
  167. struct s3c24xx_dclk *s3c24xx_dclk = to_s3c24xx_dclk1(nb);
  168. if (event == POST_RATE_CHANGE) {
  169. s3c24xx_dclk_update_cmp(s3c24xx_dclk,
  170. DCLKCON_DCLK1_DIV_SHIFT, DCLKCON_DCLK1_CMP_SHIFT);
  171. }
  172. return NOTIFY_DONE;
  173. }
  174. #ifdef CONFIG_PM_SLEEP
  175. static int s3c24xx_dclk_suspend(struct device *dev)
  176. {
  177. struct s3c24xx_dclk *s3c24xx_dclk = dev_get_drvdata(dev);
  178. s3c24xx_dclk->reg_save = readl_relaxed(s3c24xx_dclk->base);
  179. return 0;
  180. }
  181. static int s3c24xx_dclk_resume(struct device *dev)
  182. {
  183. struct s3c24xx_dclk *s3c24xx_dclk = dev_get_drvdata(dev);
  184. writel_relaxed(s3c24xx_dclk->reg_save, s3c24xx_dclk->base);
  185. return 0;
  186. }
  187. #endif
  188. static SIMPLE_DEV_PM_OPS(s3c24xx_dclk_pm_ops,
  189. s3c24xx_dclk_suspend, s3c24xx_dclk_resume);
  190. static int s3c24xx_dclk_probe(struct platform_device *pdev)
  191. {
  192. struct s3c24xx_dclk *s3c24xx_dclk;
  193. struct resource *mem;
  194. struct s3c24xx_dclk_drv_data *dclk_variant;
  195. struct clk_hw **clk_table;
  196. int ret, i;
  197. s3c24xx_dclk = devm_kzalloc(&pdev->dev,
  198. struct_size(s3c24xx_dclk, clk_data.hws,
  199. DCLK_MAX_CLKS),
  200. GFP_KERNEL);
  201. if (!s3c24xx_dclk)
  202. return -ENOMEM;
  203. clk_table = s3c24xx_dclk->clk_data.hws;
  204. s3c24xx_dclk->dev = &pdev->dev;
  205. s3c24xx_dclk->clk_data.num = DCLK_MAX_CLKS;
  206. platform_set_drvdata(pdev, s3c24xx_dclk);
  207. spin_lock_init(&s3c24xx_dclk->dclk_lock);
  208. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  209. s3c24xx_dclk->base = devm_ioremap_resource(&pdev->dev, mem);
  210. if (IS_ERR(s3c24xx_dclk->base))
  211. return PTR_ERR(s3c24xx_dclk->base);
  212. dclk_variant = (struct s3c24xx_dclk_drv_data *)
  213. platform_get_device_id(pdev)->driver_data;
  214. clk_table[MUX_DCLK0] = clk_hw_register_mux(&pdev->dev, "mux_dclk0",
  215. dclk_variant->mux_parent_names,
  216. dclk_variant->mux_num_parents, 0,
  217. s3c24xx_dclk->base, 1, 1, 0,
  218. &s3c24xx_dclk->dclk_lock);
  219. clk_table[MUX_DCLK1] = clk_hw_register_mux(&pdev->dev, "mux_dclk1",
  220. dclk_variant->mux_parent_names,
  221. dclk_variant->mux_num_parents, 0,
  222. s3c24xx_dclk->base, 17, 1, 0,
  223. &s3c24xx_dclk->dclk_lock);
  224. clk_table[DIV_DCLK0] = clk_hw_register_divider(&pdev->dev, "div_dclk0",
  225. "mux_dclk0", 0, s3c24xx_dclk->base,
  226. 4, 4, 0, &s3c24xx_dclk->dclk_lock);
  227. clk_table[DIV_DCLK1] = clk_hw_register_divider(&pdev->dev, "div_dclk1",
  228. "mux_dclk1", 0, s3c24xx_dclk->base,
  229. 20, 4, 0, &s3c24xx_dclk->dclk_lock);
  230. clk_table[GATE_DCLK0] = clk_hw_register_gate(&pdev->dev, "gate_dclk0",
  231. "div_dclk0", CLK_SET_RATE_PARENT,
  232. s3c24xx_dclk->base, 0, 0,
  233. &s3c24xx_dclk->dclk_lock);
  234. clk_table[GATE_DCLK1] = clk_hw_register_gate(&pdev->dev, "gate_dclk1",
  235. "div_dclk1", CLK_SET_RATE_PARENT,
  236. s3c24xx_dclk->base, 16, 0,
  237. &s3c24xx_dclk->dclk_lock);
  238. clk_table[MUX_CLKOUT0] = s3c24xx_register_clkout(&pdev->dev,
  239. "clkout0", dclk_variant->clkout0_parent_names,
  240. dclk_variant->clkout0_num_parents, 4, 7);
  241. clk_table[MUX_CLKOUT1] = s3c24xx_register_clkout(&pdev->dev,
  242. "clkout1", dclk_variant->clkout1_parent_names,
  243. dclk_variant->clkout1_num_parents, 8, 7);
  244. for (i = 0; i < DCLK_MAX_CLKS; i++)
  245. if (IS_ERR(clk_table[i])) {
  246. dev_err(&pdev->dev, "clock %d failed to register\n", i);
  247. ret = PTR_ERR(clk_table[i]);
  248. goto err_clk_register;
  249. }
  250. ret = clk_hw_register_clkdev(clk_table[MUX_DCLK0], "dclk0", NULL);
  251. if (!ret)
  252. ret = clk_hw_register_clkdev(clk_table[MUX_DCLK1], "dclk1",
  253. NULL);
  254. if (!ret)
  255. ret = clk_hw_register_clkdev(clk_table[MUX_CLKOUT0],
  256. "clkout0", NULL);
  257. if (!ret)
  258. ret = clk_hw_register_clkdev(clk_table[MUX_CLKOUT1],
  259. "clkout1", NULL);
  260. if (ret) {
  261. dev_err(&pdev->dev, "failed to register aliases, %d\n", ret);
  262. goto err_clk_register;
  263. }
  264. s3c24xx_dclk->dclk0_div_change_nb.notifier_call =
  265. s3c24xx_dclk0_div_notify;
  266. s3c24xx_dclk->dclk1_div_change_nb.notifier_call =
  267. s3c24xx_dclk1_div_notify;
  268. ret = clk_notifier_register(clk_table[DIV_DCLK0]->clk,
  269. &s3c24xx_dclk->dclk0_div_change_nb);
  270. if (ret)
  271. goto err_clk_register;
  272. ret = clk_notifier_register(clk_table[DIV_DCLK1]->clk,
  273. &s3c24xx_dclk->dclk1_div_change_nb);
  274. if (ret)
  275. goto err_dclk_notify;
  276. return 0;
  277. err_dclk_notify:
  278. clk_notifier_unregister(clk_table[DIV_DCLK0]->clk,
  279. &s3c24xx_dclk->dclk0_div_change_nb);
  280. err_clk_register:
  281. for (i = 0; i < DCLK_MAX_CLKS; i++)
  282. if (clk_table[i] && !IS_ERR(clk_table[i]))
  283. clk_hw_unregister(clk_table[i]);
  284. return ret;
  285. }
  286. static int s3c24xx_dclk_remove(struct platform_device *pdev)
  287. {
  288. struct s3c24xx_dclk *s3c24xx_dclk = platform_get_drvdata(pdev);
  289. struct clk_hw **clk_table = s3c24xx_dclk->clk_data.hws;
  290. int i;
  291. clk_notifier_unregister(clk_table[DIV_DCLK1]->clk,
  292. &s3c24xx_dclk->dclk1_div_change_nb);
  293. clk_notifier_unregister(clk_table[DIV_DCLK0]->clk,
  294. &s3c24xx_dclk->dclk0_div_change_nb);
  295. for (i = 0; i < DCLK_MAX_CLKS; i++)
  296. clk_hw_unregister(clk_table[i]);
  297. return 0;
  298. }
  299. static struct s3c24xx_dclk_drv_data dclk_variants[] = {
  300. [S3C2410] = {
  301. .clkout0_parent_names = clkout0_s3c2410_p,
  302. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2410_p),
  303. .clkout1_parent_names = clkout1_s3c2410_p,
  304. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2410_p),
  305. .mux_parent_names = dclk_s3c2410_p,
  306. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  307. },
  308. [S3C2412] = {
  309. .clkout0_parent_names = clkout0_s3c2412_p,
  310. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2412_p),
  311. .clkout1_parent_names = clkout1_s3c2412_p,
  312. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2412_p),
  313. .mux_parent_names = dclk_s3c2410_p,
  314. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  315. },
  316. [S3C2440] = {
  317. .clkout0_parent_names = clkout0_s3c2440_p,
  318. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2440_p),
  319. .clkout1_parent_names = clkout1_s3c2440_p,
  320. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2440_p),
  321. .mux_parent_names = dclk_s3c2410_p,
  322. .mux_num_parents = ARRAY_SIZE(dclk_s3c2410_p),
  323. },
  324. [S3C2443] = {
  325. .clkout0_parent_names = clkout0_s3c2443_p,
  326. .clkout0_num_parents = ARRAY_SIZE(clkout0_s3c2443_p),
  327. .clkout1_parent_names = clkout1_s3c2443_p,
  328. .clkout1_num_parents = ARRAY_SIZE(clkout1_s3c2443_p),
  329. .mux_parent_names = dclk_s3c2443_p,
  330. .mux_num_parents = ARRAY_SIZE(dclk_s3c2443_p),
  331. },
  332. };
  333. static const struct platform_device_id s3c24xx_dclk_driver_ids[] = {
  334. {
  335. .name = "s3c2410-dclk",
  336. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2410],
  337. }, {
  338. .name = "s3c2412-dclk",
  339. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2412],
  340. }, {
  341. .name = "s3c2440-dclk",
  342. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2440],
  343. }, {
  344. .name = "s3c2443-dclk",
  345. .driver_data = (kernel_ulong_t)&dclk_variants[S3C2443],
  346. },
  347. { }
  348. };
  349. MODULE_DEVICE_TABLE(platform, s3c24xx_dclk_driver_ids);
  350. static struct platform_driver s3c24xx_dclk_driver = {
  351. .driver = {
  352. .name = "s3c24xx-dclk",
  353. .pm = &s3c24xx_dclk_pm_ops,
  354. .suppress_bind_attrs = true,
  355. },
  356. .probe = s3c24xx_dclk_probe,
  357. .remove = s3c24xx_dclk_remove,
  358. .id_table = s3c24xx_dclk_driver_ids,
  359. };
  360. module_platform_driver(s3c24xx_dclk_driver);
  361. MODULE_LICENSE("GPL v2");
  362. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  363. MODULE_DESCRIPTION("Driver for the S3C24XX external clock outputs");