clk-exynos-audss.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Author: Padmavathi Venna <padma.v@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Common Clock Framework support for Audio Subsystem Clock Controller.
  10. */
  11. #include <linux/slab.h>
  12. #include <linux/io.h>
  13. #include <linux/clk.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_device.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <dt-bindings/clock/exynos-audss-clk.h>
  21. static DEFINE_SPINLOCK(lock);
  22. static void __iomem *reg_base;
  23. static struct clk_hw_onecell_data *clk_data;
  24. /*
  25. * On Exynos5420 this will be a clock which has to be enabled before any
  26. * access to audss registers. Typically a child of EPLL.
  27. *
  28. * On other platforms this will be -ENODEV.
  29. */
  30. static struct clk *epll;
  31. #define ASS_CLK_SRC 0x0
  32. #define ASS_CLK_DIV 0x4
  33. #define ASS_CLK_GATE 0x8
  34. static unsigned long reg_save[][2] = {
  35. { ASS_CLK_SRC, 0 },
  36. { ASS_CLK_DIV, 0 },
  37. { ASS_CLK_GATE, 0 },
  38. };
  39. static int __maybe_unused exynos_audss_clk_suspend(struct device *dev)
  40. {
  41. int i;
  42. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  43. reg_save[i][1] = readl(reg_base + reg_save[i][0]);
  44. return 0;
  45. }
  46. static int __maybe_unused exynos_audss_clk_resume(struct device *dev)
  47. {
  48. int i;
  49. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  50. writel(reg_save[i][1], reg_base + reg_save[i][0]);
  51. return 0;
  52. }
  53. struct exynos_audss_clk_drvdata {
  54. unsigned int has_adma_clk:1;
  55. unsigned int has_mst_clk:1;
  56. unsigned int enable_epll:1;
  57. unsigned int num_clks;
  58. };
  59. static const struct exynos_audss_clk_drvdata exynos4210_drvdata = {
  60. .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1,
  61. .enable_epll = 1,
  62. };
  63. static const struct exynos_audss_clk_drvdata exynos5410_drvdata = {
  64. .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1,
  65. .has_mst_clk = 1,
  66. };
  67. static const struct exynos_audss_clk_drvdata exynos5420_drvdata = {
  68. .num_clks = EXYNOS_AUDSS_MAX_CLKS,
  69. .has_adma_clk = 1,
  70. .enable_epll = 1,
  71. };
  72. static const struct of_device_id exynos_audss_clk_of_match[] = {
  73. {
  74. .compatible = "samsung,exynos4210-audss-clock",
  75. .data = &exynos4210_drvdata,
  76. }, {
  77. .compatible = "samsung,exynos5250-audss-clock",
  78. .data = &exynos4210_drvdata,
  79. }, {
  80. .compatible = "samsung,exynos5410-audss-clock",
  81. .data = &exynos5410_drvdata,
  82. }, {
  83. .compatible = "samsung,exynos5420-audss-clock",
  84. .data = &exynos5420_drvdata,
  85. },
  86. { },
  87. };
  88. MODULE_DEVICE_TABLE(of, exynos_audss_clk_of_match);
  89. static void exynos_audss_clk_teardown(void)
  90. {
  91. int i;
  92. for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) {
  93. if (!IS_ERR(clk_data->hws[i]))
  94. clk_hw_unregister_mux(clk_data->hws[i]);
  95. }
  96. for (; i < EXYNOS_SRP_CLK; i++) {
  97. if (!IS_ERR(clk_data->hws[i]))
  98. clk_hw_unregister_divider(clk_data->hws[i]);
  99. }
  100. for (; i < clk_data->num; i++) {
  101. if (!IS_ERR(clk_data->hws[i]))
  102. clk_hw_unregister_gate(clk_data->hws[i]);
  103. }
  104. }
  105. /* register exynos_audss clocks */
  106. static int exynos_audss_clk_probe(struct platform_device *pdev)
  107. {
  108. const char *mout_audss_p[] = {"fin_pll", "fout_epll"};
  109. const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"};
  110. const char *sclk_pcm_p = "sclk_pcm0";
  111. struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in;
  112. const struct exynos_audss_clk_drvdata *variant;
  113. struct clk_hw **clk_table;
  114. struct resource *res;
  115. struct device *dev = &pdev->dev;
  116. int i, ret = 0;
  117. variant = of_device_get_match_data(&pdev->dev);
  118. if (!variant)
  119. return -EINVAL;
  120. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  121. reg_base = devm_ioremap_resource(dev, res);
  122. if (IS_ERR(reg_base))
  123. return PTR_ERR(reg_base);
  124. epll = ERR_PTR(-ENODEV);
  125. clk_data = devm_kzalloc(dev,
  126. struct_size(clk_data, hws,
  127. EXYNOS_AUDSS_MAX_CLKS),
  128. GFP_KERNEL);
  129. if (!clk_data)
  130. return -ENOMEM;
  131. clk_data->num = variant->num_clks;
  132. clk_table = clk_data->hws;
  133. pll_ref = devm_clk_get(dev, "pll_ref");
  134. pll_in = devm_clk_get(dev, "pll_in");
  135. if (!IS_ERR(pll_ref))
  136. mout_audss_p[0] = __clk_get_name(pll_ref);
  137. if (!IS_ERR(pll_in)) {
  138. mout_audss_p[1] = __clk_get_name(pll_in);
  139. if (variant->enable_epll) {
  140. epll = pll_in;
  141. ret = clk_prepare_enable(epll);
  142. if (ret) {
  143. dev_err(dev,
  144. "failed to prepare the epll clock\n");
  145. return ret;
  146. }
  147. }
  148. }
  149. /*
  150. * Enable runtime PM here to allow the clock core using runtime PM
  151. * for the registered clocks. Additionally, we increase the runtime
  152. * PM usage count before registering the clocks, to prevent the
  153. * clock core from runtime suspending the device.
  154. */
  155. pm_runtime_get_noresume(dev);
  156. pm_runtime_set_active(dev);
  157. pm_runtime_enable(dev);
  158. clk_table[EXYNOS_MOUT_AUDSS] = clk_hw_register_mux(dev, "mout_audss",
  159. mout_audss_p, ARRAY_SIZE(mout_audss_p),
  160. CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT,
  161. reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
  162. cdclk = devm_clk_get(dev, "cdclk");
  163. sclk_audio = devm_clk_get(dev, "sclk_audio");
  164. if (!IS_ERR(cdclk))
  165. mout_i2s_p[1] = __clk_get_name(cdclk);
  166. if (!IS_ERR(sclk_audio))
  167. mout_i2s_p[2] = __clk_get_name(sclk_audio);
  168. clk_table[EXYNOS_MOUT_I2S] = clk_hw_register_mux(dev, "mout_i2s",
  169. mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
  170. CLK_SET_RATE_NO_REPARENT,
  171. reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
  172. clk_table[EXYNOS_DOUT_SRP] = clk_hw_register_divider(dev, "dout_srp",
  173. "mout_audss", CLK_SET_RATE_PARENT,
  174. reg_base + ASS_CLK_DIV, 0, 4, 0, &lock);
  175. clk_table[EXYNOS_DOUT_AUD_BUS] = clk_hw_register_divider(dev,
  176. "dout_aud_bus", "dout_srp", CLK_SET_RATE_PARENT,
  177. reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
  178. clk_table[EXYNOS_DOUT_I2S] = clk_hw_register_divider(dev, "dout_i2s",
  179. "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0,
  180. &lock);
  181. clk_table[EXYNOS_SRP_CLK] = clk_hw_register_gate(dev, "srp_clk",
  182. "dout_srp", CLK_SET_RATE_PARENT,
  183. reg_base + ASS_CLK_GATE, 0, 0, &lock);
  184. clk_table[EXYNOS_I2S_BUS] = clk_hw_register_gate(dev, "i2s_bus",
  185. "dout_aud_bus", CLK_SET_RATE_PARENT,
  186. reg_base + ASS_CLK_GATE, 2, 0, &lock);
  187. clk_table[EXYNOS_SCLK_I2S] = clk_hw_register_gate(dev, "sclk_i2s",
  188. "dout_i2s", CLK_SET_RATE_PARENT,
  189. reg_base + ASS_CLK_GATE, 3, 0, &lock);
  190. clk_table[EXYNOS_PCM_BUS] = clk_hw_register_gate(dev, "pcm_bus",
  191. "sclk_pcm", CLK_SET_RATE_PARENT,
  192. reg_base + ASS_CLK_GATE, 4, 0, &lock);
  193. sclk_pcm_in = devm_clk_get(dev, "sclk_pcm_in");
  194. if (!IS_ERR(sclk_pcm_in))
  195. sclk_pcm_p = __clk_get_name(sclk_pcm_in);
  196. clk_table[EXYNOS_SCLK_PCM] = clk_hw_register_gate(dev, "sclk_pcm",
  197. sclk_pcm_p, CLK_SET_RATE_PARENT,
  198. reg_base + ASS_CLK_GATE, 5, 0, &lock);
  199. if (variant->has_adma_clk) {
  200. clk_table[EXYNOS_ADMA] = clk_hw_register_gate(dev, "adma",
  201. "dout_srp", CLK_SET_RATE_PARENT,
  202. reg_base + ASS_CLK_GATE, 9, 0, &lock);
  203. }
  204. for (i = 0; i < clk_data->num; i++) {
  205. if (IS_ERR(clk_table[i])) {
  206. dev_err(dev, "failed to register clock %d\n", i);
  207. ret = PTR_ERR(clk_table[i]);
  208. goto unregister;
  209. }
  210. }
  211. ret = of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
  212. clk_data);
  213. if (ret) {
  214. dev_err(dev, "failed to add clock provider\n");
  215. goto unregister;
  216. }
  217. pm_runtime_put_sync(dev);
  218. return 0;
  219. unregister:
  220. exynos_audss_clk_teardown();
  221. pm_runtime_put_sync(dev);
  222. pm_runtime_disable(dev);
  223. if (!IS_ERR(epll))
  224. clk_disable_unprepare(epll);
  225. return ret;
  226. }
  227. static int exynos_audss_clk_remove(struct platform_device *pdev)
  228. {
  229. of_clk_del_provider(pdev->dev.of_node);
  230. exynos_audss_clk_teardown();
  231. pm_runtime_disable(&pdev->dev);
  232. if (!IS_ERR(epll))
  233. clk_disable_unprepare(epll);
  234. return 0;
  235. }
  236. static const struct dev_pm_ops exynos_audss_clk_pm_ops = {
  237. SET_RUNTIME_PM_OPS(exynos_audss_clk_suspend, exynos_audss_clk_resume,
  238. NULL)
  239. SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  240. pm_runtime_force_resume)
  241. };
  242. static struct platform_driver exynos_audss_clk_driver = {
  243. .driver = {
  244. .name = "exynos-audss-clk",
  245. .of_match_table = exynos_audss_clk_of_match,
  246. .pm = &exynos_audss_clk_pm_ops,
  247. },
  248. .probe = exynos_audss_clk_probe,
  249. .remove = exynos_audss_clk_remove,
  250. };
  251. module_platform_driver(exynos_audss_clk_driver);
  252. MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>");
  253. MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller");
  254. MODULE_LICENSE("GPL v2");
  255. MODULE_ALIAS("platform:exynos-audss-clk");