rcar-gen3-cpg.h 2.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. /* SPDX-License-Identifier: GPL-2.0
  2. *
  3. * R-Car Gen3 Clock Pulse Generator
  4. *
  5. * Copyright (C) 2015-2018 Glider bvba
  6. *
  7. */
  8. #ifndef __CLK_RENESAS_RCAR_GEN3_CPG_H__
  9. #define __CLK_RENESAS_RCAR_GEN3_CPG_H__
  10. enum rcar_gen3_clk_types {
  11. CLK_TYPE_GEN3_MAIN = CLK_TYPE_CUSTOM,
  12. CLK_TYPE_GEN3_PLL0,
  13. CLK_TYPE_GEN3_PLL1,
  14. CLK_TYPE_GEN3_PLL2,
  15. CLK_TYPE_GEN3_PLL3,
  16. CLK_TYPE_GEN3_PLL4,
  17. CLK_TYPE_GEN3_SD,
  18. CLK_TYPE_GEN3_R,
  19. CLK_TYPE_GEN3_MDSEL, /* Select parent/divider using mode pin */
  20. CLK_TYPE_GEN3_Z,
  21. CLK_TYPE_GEN3_Z2,
  22. CLK_TYPE_GEN3_OSC, /* OSC EXTAL predivider and fixed divider */
  23. CLK_TYPE_GEN3_RCKSEL, /* Select parent/divider using RCKCR.CKSEL */
  24. /* SoC specific definitions start here */
  25. CLK_TYPE_GEN3_SOC_BASE,
  26. };
  27. #define DEF_GEN3_SD(_name, _id, _parent, _offset) \
  28. DEF_BASE(_name, _id, CLK_TYPE_GEN3_SD, _parent, .offset = _offset)
  29. #define DEF_GEN3_MDSEL(_name, _id, _md, _parent0, _div0, _parent1, _div1) \
  30. DEF_BASE(_name, _id, CLK_TYPE_GEN3_MDSEL, \
  31. (_parent0) << 16 | (_parent1), \
  32. .div = (_div0) << 16 | (_div1), .offset = _md)
  33. #define DEF_GEN3_PE(_name, _id, _parent_sscg, _div_sscg, _parent_clean, \
  34. _div_clean) \
  35. DEF_GEN3_MDSEL(_name, _id, 12, _parent_sscg, _div_sscg, \
  36. _parent_clean, _div_clean)
  37. #define DEF_GEN3_OSC(_name, _id, _parent, _div) \
  38. DEF_BASE(_name, _id, CLK_TYPE_GEN3_OSC, _parent, .div = _div)
  39. #define DEF_GEN3_RCKSEL(_name, _id, _parent0, _div0, _parent1, _div1) \
  40. DEF_BASE(_name, _id, CLK_TYPE_GEN3_RCKSEL, \
  41. (_parent0) << 16 | (_parent1), .div = (_div0) << 16 | (_div1))
  42. struct rcar_gen3_cpg_pll_config {
  43. u8 extal_div;
  44. u8 pll1_mult;
  45. u8 pll1_div;
  46. u8 pll3_mult;
  47. u8 pll3_div;
  48. u8 osc_prediv;
  49. };
  50. #define CPG_RCKCR 0x240
  51. struct clk *rcar_gen3_cpg_clk_register(struct device *dev,
  52. const struct cpg_core_clk *core, const struct cpg_mssr_info *info,
  53. struct clk **clks, void __iomem *base,
  54. struct raw_notifier_head *notifiers);
  55. int rcar_gen3_cpg_init(const struct rcar_gen3_cpg_pll_config *config,
  56. unsigned int clk_extalr, u32 mode);
  57. #endif