mmcc-msm8974.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,mmcc-msm8974.h>
  24. #include <dt-bindings/reset/qcom,mmcc-msm8974.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #include "gdsc.h"
  32. enum {
  33. P_XO,
  34. P_MMPLL0,
  35. P_EDPLINK,
  36. P_MMPLL1,
  37. P_HDMIPLL,
  38. P_GPLL0,
  39. P_EDPVCO,
  40. P_GPLL1,
  41. P_DSI0PLL,
  42. P_DSI0PLL_BYTE,
  43. P_MMPLL2,
  44. P_MMPLL3,
  45. P_DSI1PLL,
  46. P_DSI1PLL_BYTE,
  47. };
  48. static const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  49. { P_XO, 0 },
  50. { P_MMPLL0, 1 },
  51. { P_MMPLL1, 2 },
  52. { P_GPLL0, 5 }
  53. };
  54. static const char * const mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  55. "xo",
  56. "mmpll0_vote",
  57. "mmpll1_vote",
  58. "mmss_gpll0_vote",
  59. };
  60. static const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  61. { P_XO, 0 },
  62. { P_MMPLL0, 1 },
  63. { P_HDMIPLL, 4 },
  64. { P_GPLL0, 5 },
  65. { P_DSI0PLL, 2 },
  66. { P_DSI1PLL, 3 }
  67. };
  68. static const char * const mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  69. "xo",
  70. "mmpll0_vote",
  71. "hdmipll",
  72. "mmss_gpll0_vote",
  73. "dsi0pll",
  74. "dsi1pll",
  75. };
  76. static const struct parent_map mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  77. { P_XO, 0 },
  78. { P_MMPLL0, 1 },
  79. { P_MMPLL1, 2 },
  80. { P_GPLL0, 5 },
  81. { P_MMPLL2, 3 }
  82. };
  83. static const char * const mmcc_xo_mmpll0_1_2_gpll0[] = {
  84. "xo",
  85. "mmpll0_vote",
  86. "mmpll1_vote",
  87. "mmss_gpll0_vote",
  88. "mmpll2",
  89. };
  90. static const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  91. { P_XO, 0 },
  92. { P_MMPLL0, 1 },
  93. { P_MMPLL1, 2 },
  94. { P_GPLL0, 5 },
  95. { P_MMPLL3, 3 }
  96. };
  97. static const char * const mmcc_xo_mmpll0_1_3_gpll0[] = {
  98. "xo",
  99. "mmpll0_vote",
  100. "mmpll1_vote",
  101. "mmss_gpll0_vote",
  102. "mmpll3",
  103. };
  104. static const struct parent_map mmcc_xo_mmpll0_1_gpll1_0_map[] = {
  105. { P_XO, 0 },
  106. { P_MMPLL0, 1 },
  107. { P_MMPLL1, 2 },
  108. { P_GPLL0, 5 },
  109. { P_GPLL1, 4 }
  110. };
  111. static const char * const mmcc_xo_mmpll0_1_gpll1_0[] = {
  112. "xo",
  113. "mmpll0_vote",
  114. "mmpll1_vote",
  115. "mmss_gpll0_vote",
  116. "gpll1_vote",
  117. };
  118. static const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
  119. { P_XO, 0 },
  120. { P_EDPLINK, 4 },
  121. { P_HDMIPLL, 3 },
  122. { P_EDPVCO, 5 },
  123. { P_DSI0PLL, 1 },
  124. { P_DSI1PLL, 2 }
  125. };
  126. static const char * const mmcc_xo_dsi_hdmi_edp[] = {
  127. "xo",
  128. "edp_link_clk",
  129. "hdmipll",
  130. "edp_vco_div",
  131. "dsi0pll",
  132. "dsi1pll",
  133. };
  134. static const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  135. { P_XO, 0 },
  136. { P_EDPLINK, 4 },
  137. { P_HDMIPLL, 3 },
  138. { P_GPLL0, 5 },
  139. { P_DSI0PLL, 1 },
  140. { P_DSI1PLL, 2 }
  141. };
  142. static const char * const mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  143. "xo",
  144. "edp_link_clk",
  145. "hdmipll",
  146. "gpll0_vote",
  147. "dsi0pll",
  148. "dsi1pll",
  149. };
  150. static const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  151. { P_XO, 0 },
  152. { P_EDPLINK, 4 },
  153. { P_HDMIPLL, 3 },
  154. { P_GPLL0, 5 },
  155. { P_DSI0PLL_BYTE, 1 },
  156. { P_DSI1PLL_BYTE, 2 }
  157. };
  158. static const char * const mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  159. "xo",
  160. "edp_link_clk",
  161. "hdmipll",
  162. "gpll0_vote",
  163. "dsi0pllbyte",
  164. "dsi1pllbyte",
  165. };
  166. static struct clk_pll mmpll0 = {
  167. .l_reg = 0x0004,
  168. .m_reg = 0x0008,
  169. .n_reg = 0x000c,
  170. .config_reg = 0x0014,
  171. .mode_reg = 0x0000,
  172. .status_reg = 0x001c,
  173. .status_bit = 17,
  174. .clkr.hw.init = &(struct clk_init_data){
  175. .name = "mmpll0",
  176. .parent_names = (const char *[]){ "xo" },
  177. .num_parents = 1,
  178. .ops = &clk_pll_ops,
  179. },
  180. };
  181. static struct clk_regmap mmpll0_vote = {
  182. .enable_reg = 0x0100,
  183. .enable_mask = BIT(0),
  184. .hw.init = &(struct clk_init_data){
  185. .name = "mmpll0_vote",
  186. .parent_names = (const char *[]){ "mmpll0" },
  187. .num_parents = 1,
  188. .ops = &clk_pll_vote_ops,
  189. },
  190. };
  191. static struct clk_pll mmpll1 = {
  192. .l_reg = 0x0044,
  193. .m_reg = 0x0048,
  194. .n_reg = 0x004c,
  195. .config_reg = 0x0050,
  196. .mode_reg = 0x0040,
  197. .status_reg = 0x005c,
  198. .status_bit = 17,
  199. .clkr.hw.init = &(struct clk_init_data){
  200. .name = "mmpll1",
  201. .parent_names = (const char *[]){ "xo" },
  202. .num_parents = 1,
  203. .ops = &clk_pll_ops,
  204. },
  205. };
  206. static struct clk_regmap mmpll1_vote = {
  207. .enable_reg = 0x0100,
  208. .enable_mask = BIT(1),
  209. .hw.init = &(struct clk_init_data){
  210. .name = "mmpll1_vote",
  211. .parent_names = (const char *[]){ "mmpll1" },
  212. .num_parents = 1,
  213. .ops = &clk_pll_vote_ops,
  214. },
  215. };
  216. static struct clk_pll mmpll2 = {
  217. .l_reg = 0x4104,
  218. .m_reg = 0x4108,
  219. .n_reg = 0x410c,
  220. .config_reg = 0x4110,
  221. .mode_reg = 0x4100,
  222. .status_reg = 0x411c,
  223. .clkr.hw.init = &(struct clk_init_data){
  224. .name = "mmpll2",
  225. .parent_names = (const char *[]){ "xo" },
  226. .num_parents = 1,
  227. .ops = &clk_pll_ops,
  228. },
  229. };
  230. static struct clk_pll mmpll3 = {
  231. .l_reg = 0x0084,
  232. .m_reg = 0x0088,
  233. .n_reg = 0x008c,
  234. .config_reg = 0x0090,
  235. .mode_reg = 0x0080,
  236. .status_reg = 0x009c,
  237. .status_bit = 17,
  238. .clkr.hw.init = &(struct clk_init_data){
  239. .name = "mmpll3",
  240. .parent_names = (const char *[]){ "xo" },
  241. .num_parents = 1,
  242. .ops = &clk_pll_ops,
  243. },
  244. };
  245. static struct clk_rcg2 mmss_ahb_clk_src = {
  246. .cmd_rcgr = 0x5000,
  247. .hid_width = 5,
  248. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  249. .clkr.hw.init = &(struct clk_init_data){
  250. .name = "mmss_ahb_clk_src",
  251. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  252. .num_parents = 4,
  253. .ops = &clk_rcg2_ops,
  254. },
  255. };
  256. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  257. F( 19200000, P_XO, 1, 0, 0),
  258. F( 37500000, P_GPLL0, 16, 0, 0),
  259. F( 50000000, P_GPLL0, 12, 0, 0),
  260. F( 75000000, P_GPLL0, 8, 0, 0),
  261. F(100000000, P_GPLL0, 6, 0, 0),
  262. F(150000000, P_GPLL0, 4, 0, 0),
  263. F(291750000, P_MMPLL1, 4, 0, 0),
  264. F(400000000, P_MMPLL0, 2, 0, 0),
  265. F(466800000, P_MMPLL1, 2.5, 0, 0),
  266. };
  267. static struct clk_rcg2 mmss_axi_clk_src = {
  268. .cmd_rcgr = 0x5040,
  269. .hid_width = 5,
  270. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  271. .freq_tbl = ftbl_mmss_axi_clk,
  272. .clkr.hw.init = &(struct clk_init_data){
  273. .name = "mmss_axi_clk_src",
  274. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  275. .num_parents = 4,
  276. .ops = &clk_rcg2_ops,
  277. },
  278. };
  279. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  280. F( 19200000, P_XO, 1, 0, 0),
  281. F( 37500000, P_GPLL0, 16, 0, 0),
  282. F( 50000000, P_GPLL0, 12, 0, 0),
  283. F( 75000000, P_GPLL0, 8, 0, 0),
  284. F(100000000, P_GPLL0, 6, 0, 0),
  285. F(150000000, P_GPLL0, 4, 0, 0),
  286. F(291750000, P_MMPLL1, 4, 0, 0),
  287. F(400000000, P_MMPLL0, 2, 0, 0),
  288. };
  289. static struct clk_rcg2 ocmemnoc_clk_src = {
  290. .cmd_rcgr = 0x5090,
  291. .hid_width = 5,
  292. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  293. .freq_tbl = ftbl_ocmemnoc_clk,
  294. .clkr.hw.init = &(struct clk_init_data){
  295. .name = "ocmemnoc_clk_src",
  296. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  297. .num_parents = 4,
  298. .ops = &clk_rcg2_ops,
  299. },
  300. };
  301. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  302. F(100000000, P_GPLL0, 6, 0, 0),
  303. F(200000000, P_MMPLL0, 4, 0, 0),
  304. { }
  305. };
  306. static struct clk_rcg2 csi0_clk_src = {
  307. .cmd_rcgr = 0x3090,
  308. .hid_width = 5,
  309. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  310. .freq_tbl = ftbl_camss_csi0_3_clk,
  311. .clkr.hw.init = &(struct clk_init_data){
  312. .name = "csi0_clk_src",
  313. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  314. .num_parents = 4,
  315. .ops = &clk_rcg2_ops,
  316. },
  317. };
  318. static struct clk_rcg2 csi1_clk_src = {
  319. .cmd_rcgr = 0x3100,
  320. .hid_width = 5,
  321. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  322. .freq_tbl = ftbl_camss_csi0_3_clk,
  323. .clkr.hw.init = &(struct clk_init_data){
  324. .name = "csi1_clk_src",
  325. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  326. .num_parents = 4,
  327. .ops = &clk_rcg2_ops,
  328. },
  329. };
  330. static struct clk_rcg2 csi2_clk_src = {
  331. .cmd_rcgr = 0x3160,
  332. .hid_width = 5,
  333. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  334. .freq_tbl = ftbl_camss_csi0_3_clk,
  335. .clkr.hw.init = &(struct clk_init_data){
  336. .name = "csi2_clk_src",
  337. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  338. .num_parents = 4,
  339. .ops = &clk_rcg2_ops,
  340. },
  341. };
  342. static struct clk_rcg2 csi3_clk_src = {
  343. .cmd_rcgr = 0x31c0,
  344. .hid_width = 5,
  345. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  346. .freq_tbl = ftbl_camss_csi0_3_clk,
  347. .clkr.hw.init = &(struct clk_init_data){
  348. .name = "csi3_clk_src",
  349. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  350. .num_parents = 4,
  351. .ops = &clk_rcg2_ops,
  352. },
  353. };
  354. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  355. F(37500000, P_GPLL0, 16, 0, 0),
  356. F(50000000, P_GPLL0, 12, 0, 0),
  357. F(60000000, P_GPLL0, 10, 0, 0),
  358. F(80000000, P_GPLL0, 7.5, 0, 0),
  359. F(100000000, P_GPLL0, 6, 0, 0),
  360. F(109090000, P_GPLL0, 5.5, 0, 0),
  361. F(133330000, P_GPLL0, 4.5, 0, 0),
  362. F(200000000, P_GPLL0, 3, 0, 0),
  363. F(228570000, P_MMPLL0, 3.5, 0, 0),
  364. F(266670000, P_MMPLL0, 3, 0, 0),
  365. F(320000000, P_MMPLL0, 2.5, 0, 0),
  366. F(400000000, P_MMPLL0, 2, 0, 0),
  367. F(465000000, P_MMPLL3, 2, 0, 0),
  368. { }
  369. };
  370. static struct clk_rcg2 vfe0_clk_src = {
  371. .cmd_rcgr = 0x3600,
  372. .hid_width = 5,
  373. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  374. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  375. .clkr.hw.init = &(struct clk_init_data){
  376. .name = "vfe0_clk_src",
  377. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  378. .num_parents = 4,
  379. .ops = &clk_rcg2_ops,
  380. },
  381. };
  382. static struct clk_rcg2 vfe1_clk_src = {
  383. .cmd_rcgr = 0x3620,
  384. .hid_width = 5,
  385. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  386. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  387. .clkr.hw.init = &(struct clk_init_data){
  388. .name = "vfe1_clk_src",
  389. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  390. .num_parents = 4,
  391. .ops = &clk_rcg2_ops,
  392. },
  393. };
  394. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  395. F(37500000, P_GPLL0, 16, 0, 0),
  396. F(60000000, P_GPLL0, 10, 0, 0),
  397. F(75000000, P_GPLL0, 8, 0, 0),
  398. F(85710000, P_GPLL0, 7, 0, 0),
  399. F(100000000, P_GPLL0, 6, 0, 0),
  400. F(133330000, P_MMPLL0, 6, 0, 0),
  401. F(160000000, P_MMPLL0, 5, 0, 0),
  402. F(200000000, P_MMPLL0, 4, 0, 0),
  403. F(228570000, P_MMPLL0, 3.5, 0, 0),
  404. F(240000000, P_GPLL0, 2.5, 0, 0),
  405. F(266670000, P_MMPLL0, 3, 0, 0),
  406. F(320000000, P_MMPLL0, 2.5, 0, 0),
  407. { }
  408. };
  409. static struct clk_rcg2 mdp_clk_src = {
  410. .cmd_rcgr = 0x2040,
  411. .hid_width = 5,
  412. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  413. .freq_tbl = ftbl_mdss_mdp_clk,
  414. .clkr.hw.init = &(struct clk_init_data){
  415. .name = "mdp_clk_src",
  416. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  417. .num_parents = 6,
  418. .ops = &clk_rcg2_ops,
  419. },
  420. };
  421. static struct clk_rcg2 gfx3d_clk_src = {
  422. .cmd_rcgr = 0x4000,
  423. .hid_width = 5,
  424. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  425. .clkr.hw.init = &(struct clk_init_data){
  426. .name = "gfx3d_clk_src",
  427. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  428. .num_parents = 5,
  429. .ops = &clk_rcg2_ops,
  430. },
  431. };
  432. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  433. F(75000000, P_GPLL0, 8, 0, 0),
  434. F(133330000, P_GPLL0, 4.5, 0, 0),
  435. F(200000000, P_GPLL0, 3, 0, 0),
  436. F(228570000, P_MMPLL0, 3.5, 0, 0),
  437. F(266670000, P_MMPLL0, 3, 0, 0),
  438. F(320000000, P_MMPLL0, 2.5, 0, 0),
  439. { }
  440. };
  441. static struct clk_rcg2 jpeg0_clk_src = {
  442. .cmd_rcgr = 0x3500,
  443. .hid_width = 5,
  444. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  445. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  446. .clkr.hw.init = &(struct clk_init_data){
  447. .name = "jpeg0_clk_src",
  448. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  449. .num_parents = 4,
  450. .ops = &clk_rcg2_ops,
  451. },
  452. };
  453. static struct clk_rcg2 jpeg1_clk_src = {
  454. .cmd_rcgr = 0x3520,
  455. .hid_width = 5,
  456. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  457. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  458. .clkr.hw.init = &(struct clk_init_data){
  459. .name = "jpeg1_clk_src",
  460. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  461. .num_parents = 4,
  462. .ops = &clk_rcg2_ops,
  463. },
  464. };
  465. static struct clk_rcg2 jpeg2_clk_src = {
  466. .cmd_rcgr = 0x3540,
  467. .hid_width = 5,
  468. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  469. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  470. .clkr.hw.init = &(struct clk_init_data){
  471. .name = "jpeg2_clk_src",
  472. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  473. .num_parents = 4,
  474. .ops = &clk_rcg2_ops,
  475. },
  476. };
  477. static struct clk_rcg2 pclk0_clk_src = {
  478. .cmd_rcgr = 0x2000,
  479. .mnd_width = 8,
  480. .hid_width = 5,
  481. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  482. .clkr.hw.init = &(struct clk_init_data){
  483. .name = "pclk0_clk_src",
  484. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  485. .num_parents = 6,
  486. .ops = &clk_pixel_ops,
  487. .flags = CLK_SET_RATE_PARENT,
  488. },
  489. };
  490. static struct clk_rcg2 pclk1_clk_src = {
  491. .cmd_rcgr = 0x2020,
  492. .mnd_width = 8,
  493. .hid_width = 5,
  494. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  495. .clkr.hw.init = &(struct clk_init_data){
  496. .name = "pclk1_clk_src",
  497. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  498. .num_parents = 6,
  499. .ops = &clk_pixel_ops,
  500. .flags = CLK_SET_RATE_PARENT,
  501. },
  502. };
  503. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  504. F(50000000, P_GPLL0, 12, 0, 0),
  505. F(100000000, P_GPLL0, 6, 0, 0),
  506. F(133330000, P_MMPLL0, 6, 0, 0),
  507. F(200000000, P_MMPLL0, 4, 0, 0),
  508. F(266670000, P_MMPLL0, 3, 0, 0),
  509. F(465000000, P_MMPLL3, 2, 0, 0),
  510. { }
  511. };
  512. static struct clk_rcg2 vcodec0_clk_src = {
  513. .cmd_rcgr = 0x1000,
  514. .mnd_width = 8,
  515. .hid_width = 5,
  516. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  517. .freq_tbl = ftbl_venus0_vcodec0_clk,
  518. .clkr.hw.init = &(struct clk_init_data){
  519. .name = "vcodec0_clk_src",
  520. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  521. .num_parents = 5,
  522. .ops = &clk_rcg2_ops,
  523. },
  524. };
  525. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  526. F(19200000, P_XO, 1, 0, 0),
  527. { }
  528. };
  529. static struct clk_rcg2 cci_clk_src = {
  530. .cmd_rcgr = 0x3300,
  531. .hid_width = 5,
  532. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  533. .freq_tbl = ftbl_camss_cci_cci_clk,
  534. .clkr.hw.init = &(struct clk_init_data){
  535. .name = "cci_clk_src",
  536. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  537. .num_parents = 4,
  538. .ops = &clk_rcg2_ops,
  539. },
  540. };
  541. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  542. F(10000, P_XO, 16, 1, 120),
  543. F(24000, P_XO, 16, 1, 50),
  544. F(6000000, P_GPLL0, 10, 1, 10),
  545. F(12000000, P_GPLL0, 10, 1, 5),
  546. F(13000000, P_GPLL0, 4, 13, 150),
  547. F(24000000, P_GPLL0, 5, 1, 5),
  548. { }
  549. };
  550. static struct clk_rcg2 camss_gp0_clk_src = {
  551. .cmd_rcgr = 0x3420,
  552. .mnd_width = 8,
  553. .hid_width = 5,
  554. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  555. .freq_tbl = ftbl_camss_gp0_1_clk,
  556. .clkr.hw.init = &(struct clk_init_data){
  557. .name = "camss_gp0_clk_src",
  558. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  559. .num_parents = 5,
  560. .ops = &clk_rcg2_ops,
  561. },
  562. };
  563. static struct clk_rcg2 camss_gp1_clk_src = {
  564. .cmd_rcgr = 0x3450,
  565. .mnd_width = 8,
  566. .hid_width = 5,
  567. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  568. .freq_tbl = ftbl_camss_gp0_1_clk,
  569. .clkr.hw.init = &(struct clk_init_data){
  570. .name = "camss_gp1_clk_src",
  571. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  572. .num_parents = 5,
  573. .ops = &clk_rcg2_ops,
  574. },
  575. };
  576. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  577. F(4800000, P_XO, 4, 0, 0),
  578. F(6000000, P_GPLL0, 10, 1, 10),
  579. F(8000000, P_GPLL0, 15, 1, 5),
  580. F(9600000, P_XO, 2, 0, 0),
  581. F(16000000, P_GPLL0, 12.5, 1, 3),
  582. F(19200000, P_XO, 1, 0, 0),
  583. F(24000000, P_GPLL0, 5, 1, 5),
  584. F(32000000, P_MMPLL0, 5, 1, 5),
  585. F(48000000, P_GPLL0, 12.5, 0, 0),
  586. F(64000000, P_MMPLL0, 12.5, 0, 0),
  587. F(66670000, P_GPLL0, 9, 0, 0),
  588. { }
  589. };
  590. static struct clk_rcg2 mclk0_clk_src = {
  591. .cmd_rcgr = 0x3360,
  592. .hid_width = 5,
  593. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  594. .freq_tbl = ftbl_camss_mclk0_3_clk,
  595. .clkr.hw.init = &(struct clk_init_data){
  596. .name = "mclk0_clk_src",
  597. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  598. .num_parents = 4,
  599. .ops = &clk_rcg2_ops,
  600. },
  601. };
  602. static struct clk_rcg2 mclk1_clk_src = {
  603. .cmd_rcgr = 0x3390,
  604. .hid_width = 5,
  605. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  606. .freq_tbl = ftbl_camss_mclk0_3_clk,
  607. .clkr.hw.init = &(struct clk_init_data){
  608. .name = "mclk1_clk_src",
  609. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  610. .num_parents = 4,
  611. .ops = &clk_rcg2_ops,
  612. },
  613. };
  614. static struct clk_rcg2 mclk2_clk_src = {
  615. .cmd_rcgr = 0x33c0,
  616. .hid_width = 5,
  617. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  618. .freq_tbl = ftbl_camss_mclk0_3_clk,
  619. .clkr.hw.init = &(struct clk_init_data){
  620. .name = "mclk2_clk_src",
  621. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  622. .num_parents = 4,
  623. .ops = &clk_rcg2_ops,
  624. },
  625. };
  626. static struct clk_rcg2 mclk3_clk_src = {
  627. .cmd_rcgr = 0x33f0,
  628. .hid_width = 5,
  629. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  630. .freq_tbl = ftbl_camss_mclk0_3_clk,
  631. .clkr.hw.init = &(struct clk_init_data){
  632. .name = "mclk3_clk_src",
  633. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  634. .num_parents = 4,
  635. .ops = &clk_rcg2_ops,
  636. },
  637. };
  638. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  639. F(100000000, P_GPLL0, 6, 0, 0),
  640. F(200000000, P_MMPLL0, 4, 0, 0),
  641. { }
  642. };
  643. static struct clk_rcg2 csi0phytimer_clk_src = {
  644. .cmd_rcgr = 0x3000,
  645. .hid_width = 5,
  646. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  647. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  648. .clkr.hw.init = &(struct clk_init_data){
  649. .name = "csi0phytimer_clk_src",
  650. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  651. .num_parents = 4,
  652. .ops = &clk_rcg2_ops,
  653. },
  654. };
  655. static struct clk_rcg2 csi1phytimer_clk_src = {
  656. .cmd_rcgr = 0x3030,
  657. .hid_width = 5,
  658. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  659. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  660. .clkr.hw.init = &(struct clk_init_data){
  661. .name = "csi1phytimer_clk_src",
  662. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  663. .num_parents = 4,
  664. .ops = &clk_rcg2_ops,
  665. },
  666. };
  667. static struct clk_rcg2 csi2phytimer_clk_src = {
  668. .cmd_rcgr = 0x3060,
  669. .hid_width = 5,
  670. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  671. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  672. .clkr.hw.init = &(struct clk_init_data){
  673. .name = "csi2phytimer_clk_src",
  674. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  675. .num_parents = 4,
  676. .ops = &clk_rcg2_ops,
  677. },
  678. };
  679. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  680. F(133330000, P_GPLL0, 4.5, 0, 0),
  681. F(266670000, P_MMPLL0, 3, 0, 0),
  682. F(320000000, P_MMPLL0, 2.5, 0, 0),
  683. F(400000000, P_MMPLL0, 2, 0, 0),
  684. F(465000000, P_MMPLL3, 2, 0, 0),
  685. { }
  686. };
  687. static struct clk_rcg2 cpp_clk_src = {
  688. .cmd_rcgr = 0x3640,
  689. .hid_width = 5,
  690. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  691. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  692. .clkr.hw.init = &(struct clk_init_data){
  693. .name = "cpp_clk_src",
  694. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  695. .num_parents = 4,
  696. .ops = &clk_rcg2_ops,
  697. },
  698. };
  699. static struct freq_tbl byte_freq_tbl[] = {
  700. { .src = P_DSI0PLL_BYTE },
  701. { }
  702. };
  703. static struct clk_rcg2 byte0_clk_src = {
  704. .cmd_rcgr = 0x2120,
  705. .hid_width = 5,
  706. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  707. .freq_tbl = byte_freq_tbl,
  708. .clkr.hw.init = &(struct clk_init_data){
  709. .name = "byte0_clk_src",
  710. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  711. .num_parents = 6,
  712. .ops = &clk_byte2_ops,
  713. .flags = CLK_SET_RATE_PARENT,
  714. },
  715. };
  716. static struct clk_rcg2 byte1_clk_src = {
  717. .cmd_rcgr = 0x2140,
  718. .hid_width = 5,
  719. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  720. .freq_tbl = byte_freq_tbl,
  721. .clkr.hw.init = &(struct clk_init_data){
  722. .name = "byte1_clk_src",
  723. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  724. .num_parents = 6,
  725. .ops = &clk_byte2_ops,
  726. .flags = CLK_SET_RATE_PARENT,
  727. },
  728. };
  729. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  730. F(19200000, P_XO, 1, 0, 0),
  731. { }
  732. };
  733. static struct clk_rcg2 edpaux_clk_src = {
  734. .cmd_rcgr = 0x20e0,
  735. .hid_width = 5,
  736. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  737. .freq_tbl = ftbl_mdss_edpaux_clk,
  738. .clkr.hw.init = &(struct clk_init_data){
  739. .name = "edpaux_clk_src",
  740. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  741. .num_parents = 4,
  742. .ops = &clk_rcg2_ops,
  743. },
  744. };
  745. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  746. F(135000000, P_EDPLINK, 2, 0, 0),
  747. F(270000000, P_EDPLINK, 11, 0, 0),
  748. { }
  749. };
  750. static struct clk_rcg2 edplink_clk_src = {
  751. .cmd_rcgr = 0x20c0,
  752. .hid_width = 5,
  753. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  754. .freq_tbl = ftbl_mdss_edplink_clk,
  755. .clkr.hw.init = &(struct clk_init_data){
  756. .name = "edplink_clk_src",
  757. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  758. .num_parents = 6,
  759. .ops = &clk_rcg2_ops,
  760. .flags = CLK_SET_RATE_PARENT,
  761. },
  762. };
  763. static struct freq_tbl edp_pixel_freq_tbl[] = {
  764. { .src = P_EDPVCO },
  765. { }
  766. };
  767. static struct clk_rcg2 edppixel_clk_src = {
  768. .cmd_rcgr = 0x20a0,
  769. .mnd_width = 8,
  770. .hid_width = 5,
  771. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  772. .freq_tbl = edp_pixel_freq_tbl,
  773. .clkr.hw.init = &(struct clk_init_data){
  774. .name = "edppixel_clk_src",
  775. .parent_names = mmcc_xo_dsi_hdmi_edp,
  776. .num_parents = 6,
  777. .ops = &clk_edp_pixel_ops,
  778. },
  779. };
  780. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  781. F(19200000, P_XO, 1, 0, 0),
  782. { }
  783. };
  784. static struct clk_rcg2 esc0_clk_src = {
  785. .cmd_rcgr = 0x2160,
  786. .hid_width = 5,
  787. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  788. .freq_tbl = ftbl_mdss_esc0_1_clk,
  789. .clkr.hw.init = &(struct clk_init_data){
  790. .name = "esc0_clk_src",
  791. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  792. .num_parents = 6,
  793. .ops = &clk_rcg2_ops,
  794. },
  795. };
  796. static struct clk_rcg2 esc1_clk_src = {
  797. .cmd_rcgr = 0x2180,
  798. .hid_width = 5,
  799. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  800. .freq_tbl = ftbl_mdss_esc0_1_clk,
  801. .clkr.hw.init = &(struct clk_init_data){
  802. .name = "esc1_clk_src",
  803. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  804. .num_parents = 6,
  805. .ops = &clk_rcg2_ops,
  806. },
  807. };
  808. static struct freq_tbl extpclk_freq_tbl[] = {
  809. { .src = P_HDMIPLL },
  810. { }
  811. };
  812. static struct clk_rcg2 extpclk_clk_src = {
  813. .cmd_rcgr = 0x2060,
  814. .hid_width = 5,
  815. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  816. .freq_tbl = extpclk_freq_tbl,
  817. .clkr.hw.init = &(struct clk_init_data){
  818. .name = "extpclk_clk_src",
  819. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  820. .num_parents = 6,
  821. .ops = &clk_byte_ops,
  822. .flags = CLK_SET_RATE_PARENT,
  823. },
  824. };
  825. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  826. F(19200000, P_XO, 1, 0, 0),
  827. { }
  828. };
  829. static struct clk_rcg2 hdmi_clk_src = {
  830. .cmd_rcgr = 0x2100,
  831. .hid_width = 5,
  832. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  833. .freq_tbl = ftbl_mdss_hdmi_clk,
  834. .clkr.hw.init = &(struct clk_init_data){
  835. .name = "hdmi_clk_src",
  836. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  837. .num_parents = 4,
  838. .ops = &clk_rcg2_ops,
  839. },
  840. };
  841. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  842. F(19200000, P_XO, 1, 0, 0),
  843. { }
  844. };
  845. static struct clk_rcg2 vsync_clk_src = {
  846. .cmd_rcgr = 0x2080,
  847. .hid_width = 5,
  848. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  849. .freq_tbl = ftbl_mdss_vsync_clk,
  850. .clkr.hw.init = &(struct clk_init_data){
  851. .name = "vsync_clk_src",
  852. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  853. .num_parents = 4,
  854. .ops = &clk_rcg2_ops,
  855. },
  856. };
  857. static struct clk_branch camss_cci_cci_ahb_clk = {
  858. .halt_reg = 0x3348,
  859. .clkr = {
  860. .enable_reg = 0x3348,
  861. .enable_mask = BIT(0),
  862. .hw.init = &(struct clk_init_data){
  863. .name = "camss_cci_cci_ahb_clk",
  864. .parent_names = (const char *[]){
  865. "mmss_ahb_clk_src",
  866. },
  867. .num_parents = 1,
  868. .ops = &clk_branch2_ops,
  869. },
  870. },
  871. };
  872. static struct clk_branch camss_cci_cci_clk = {
  873. .halt_reg = 0x3344,
  874. .clkr = {
  875. .enable_reg = 0x3344,
  876. .enable_mask = BIT(0),
  877. .hw.init = &(struct clk_init_data){
  878. .name = "camss_cci_cci_clk",
  879. .parent_names = (const char *[]){
  880. "cci_clk_src",
  881. },
  882. .num_parents = 1,
  883. .flags = CLK_SET_RATE_PARENT,
  884. .ops = &clk_branch2_ops,
  885. },
  886. },
  887. };
  888. static struct clk_branch camss_csi0_ahb_clk = {
  889. .halt_reg = 0x30bc,
  890. .clkr = {
  891. .enable_reg = 0x30bc,
  892. .enable_mask = BIT(0),
  893. .hw.init = &(struct clk_init_data){
  894. .name = "camss_csi0_ahb_clk",
  895. .parent_names = (const char *[]){
  896. "mmss_ahb_clk_src",
  897. },
  898. .num_parents = 1,
  899. .ops = &clk_branch2_ops,
  900. },
  901. },
  902. };
  903. static struct clk_branch camss_csi0_clk = {
  904. .halt_reg = 0x30b4,
  905. .clkr = {
  906. .enable_reg = 0x30b4,
  907. .enable_mask = BIT(0),
  908. .hw.init = &(struct clk_init_data){
  909. .name = "camss_csi0_clk",
  910. .parent_names = (const char *[]){
  911. "csi0_clk_src",
  912. },
  913. .num_parents = 1,
  914. .flags = CLK_SET_RATE_PARENT,
  915. .ops = &clk_branch2_ops,
  916. },
  917. },
  918. };
  919. static struct clk_branch camss_csi0phy_clk = {
  920. .halt_reg = 0x30c4,
  921. .clkr = {
  922. .enable_reg = 0x30c4,
  923. .enable_mask = BIT(0),
  924. .hw.init = &(struct clk_init_data){
  925. .name = "camss_csi0phy_clk",
  926. .parent_names = (const char *[]){
  927. "csi0_clk_src",
  928. },
  929. .num_parents = 1,
  930. .flags = CLK_SET_RATE_PARENT,
  931. .ops = &clk_branch2_ops,
  932. },
  933. },
  934. };
  935. static struct clk_branch camss_csi0pix_clk = {
  936. .halt_reg = 0x30e4,
  937. .clkr = {
  938. .enable_reg = 0x30e4,
  939. .enable_mask = BIT(0),
  940. .hw.init = &(struct clk_init_data){
  941. .name = "camss_csi0pix_clk",
  942. .parent_names = (const char *[]){
  943. "csi0_clk_src",
  944. },
  945. .num_parents = 1,
  946. .flags = CLK_SET_RATE_PARENT,
  947. .ops = &clk_branch2_ops,
  948. },
  949. },
  950. };
  951. static struct clk_branch camss_csi0rdi_clk = {
  952. .halt_reg = 0x30d4,
  953. .clkr = {
  954. .enable_reg = 0x30d4,
  955. .enable_mask = BIT(0),
  956. .hw.init = &(struct clk_init_data){
  957. .name = "camss_csi0rdi_clk",
  958. .parent_names = (const char *[]){
  959. "csi0_clk_src",
  960. },
  961. .num_parents = 1,
  962. .flags = CLK_SET_RATE_PARENT,
  963. .ops = &clk_branch2_ops,
  964. },
  965. },
  966. };
  967. static struct clk_branch camss_csi1_ahb_clk = {
  968. .halt_reg = 0x3128,
  969. .clkr = {
  970. .enable_reg = 0x3128,
  971. .enable_mask = BIT(0),
  972. .hw.init = &(struct clk_init_data){
  973. .name = "camss_csi1_ahb_clk",
  974. .parent_names = (const char *[]){
  975. "mmss_ahb_clk_src",
  976. },
  977. .num_parents = 1,
  978. .ops = &clk_branch2_ops,
  979. },
  980. },
  981. };
  982. static struct clk_branch camss_csi1_clk = {
  983. .halt_reg = 0x3124,
  984. .clkr = {
  985. .enable_reg = 0x3124,
  986. .enable_mask = BIT(0),
  987. .hw.init = &(struct clk_init_data){
  988. .name = "camss_csi1_clk",
  989. .parent_names = (const char *[]){
  990. "csi1_clk_src",
  991. },
  992. .num_parents = 1,
  993. .flags = CLK_SET_RATE_PARENT,
  994. .ops = &clk_branch2_ops,
  995. },
  996. },
  997. };
  998. static struct clk_branch camss_csi1phy_clk = {
  999. .halt_reg = 0x3134,
  1000. .clkr = {
  1001. .enable_reg = 0x3134,
  1002. .enable_mask = BIT(0),
  1003. .hw.init = &(struct clk_init_data){
  1004. .name = "camss_csi1phy_clk",
  1005. .parent_names = (const char *[]){
  1006. "csi1_clk_src",
  1007. },
  1008. .num_parents = 1,
  1009. .flags = CLK_SET_RATE_PARENT,
  1010. .ops = &clk_branch2_ops,
  1011. },
  1012. },
  1013. };
  1014. static struct clk_branch camss_csi1pix_clk = {
  1015. .halt_reg = 0x3154,
  1016. .clkr = {
  1017. .enable_reg = 0x3154,
  1018. .enable_mask = BIT(0),
  1019. .hw.init = &(struct clk_init_data){
  1020. .name = "camss_csi1pix_clk",
  1021. .parent_names = (const char *[]){
  1022. "csi1_clk_src",
  1023. },
  1024. .num_parents = 1,
  1025. .flags = CLK_SET_RATE_PARENT,
  1026. .ops = &clk_branch2_ops,
  1027. },
  1028. },
  1029. };
  1030. static struct clk_branch camss_csi1rdi_clk = {
  1031. .halt_reg = 0x3144,
  1032. .clkr = {
  1033. .enable_reg = 0x3144,
  1034. .enable_mask = BIT(0),
  1035. .hw.init = &(struct clk_init_data){
  1036. .name = "camss_csi1rdi_clk",
  1037. .parent_names = (const char *[]){
  1038. "csi1_clk_src",
  1039. },
  1040. .num_parents = 1,
  1041. .flags = CLK_SET_RATE_PARENT,
  1042. .ops = &clk_branch2_ops,
  1043. },
  1044. },
  1045. };
  1046. static struct clk_branch camss_csi2_ahb_clk = {
  1047. .halt_reg = 0x3188,
  1048. .clkr = {
  1049. .enable_reg = 0x3188,
  1050. .enable_mask = BIT(0),
  1051. .hw.init = &(struct clk_init_data){
  1052. .name = "camss_csi2_ahb_clk",
  1053. .parent_names = (const char *[]){
  1054. "mmss_ahb_clk_src",
  1055. },
  1056. .num_parents = 1,
  1057. .ops = &clk_branch2_ops,
  1058. },
  1059. },
  1060. };
  1061. static struct clk_branch camss_csi2_clk = {
  1062. .halt_reg = 0x3184,
  1063. .clkr = {
  1064. .enable_reg = 0x3184,
  1065. .enable_mask = BIT(0),
  1066. .hw.init = &(struct clk_init_data){
  1067. .name = "camss_csi2_clk",
  1068. .parent_names = (const char *[]){
  1069. "csi2_clk_src",
  1070. },
  1071. .num_parents = 1,
  1072. .flags = CLK_SET_RATE_PARENT,
  1073. .ops = &clk_branch2_ops,
  1074. },
  1075. },
  1076. };
  1077. static struct clk_branch camss_csi2phy_clk = {
  1078. .halt_reg = 0x3194,
  1079. .clkr = {
  1080. .enable_reg = 0x3194,
  1081. .enable_mask = BIT(0),
  1082. .hw.init = &(struct clk_init_data){
  1083. .name = "camss_csi2phy_clk",
  1084. .parent_names = (const char *[]){
  1085. "csi2_clk_src",
  1086. },
  1087. .num_parents = 1,
  1088. .flags = CLK_SET_RATE_PARENT,
  1089. .ops = &clk_branch2_ops,
  1090. },
  1091. },
  1092. };
  1093. static struct clk_branch camss_csi2pix_clk = {
  1094. .halt_reg = 0x31b4,
  1095. .clkr = {
  1096. .enable_reg = 0x31b4,
  1097. .enable_mask = BIT(0),
  1098. .hw.init = &(struct clk_init_data){
  1099. .name = "camss_csi2pix_clk",
  1100. .parent_names = (const char *[]){
  1101. "csi2_clk_src",
  1102. },
  1103. .num_parents = 1,
  1104. .flags = CLK_SET_RATE_PARENT,
  1105. .ops = &clk_branch2_ops,
  1106. },
  1107. },
  1108. };
  1109. static struct clk_branch camss_csi2rdi_clk = {
  1110. .halt_reg = 0x31a4,
  1111. .clkr = {
  1112. .enable_reg = 0x31a4,
  1113. .enable_mask = BIT(0),
  1114. .hw.init = &(struct clk_init_data){
  1115. .name = "camss_csi2rdi_clk",
  1116. .parent_names = (const char *[]){
  1117. "csi2_clk_src",
  1118. },
  1119. .num_parents = 1,
  1120. .flags = CLK_SET_RATE_PARENT,
  1121. .ops = &clk_branch2_ops,
  1122. },
  1123. },
  1124. };
  1125. static struct clk_branch camss_csi3_ahb_clk = {
  1126. .halt_reg = 0x31e8,
  1127. .clkr = {
  1128. .enable_reg = 0x31e8,
  1129. .enable_mask = BIT(0),
  1130. .hw.init = &(struct clk_init_data){
  1131. .name = "camss_csi3_ahb_clk",
  1132. .parent_names = (const char *[]){
  1133. "mmss_ahb_clk_src",
  1134. },
  1135. .num_parents = 1,
  1136. .ops = &clk_branch2_ops,
  1137. },
  1138. },
  1139. };
  1140. static struct clk_branch camss_csi3_clk = {
  1141. .halt_reg = 0x31e4,
  1142. .clkr = {
  1143. .enable_reg = 0x31e4,
  1144. .enable_mask = BIT(0),
  1145. .hw.init = &(struct clk_init_data){
  1146. .name = "camss_csi3_clk",
  1147. .parent_names = (const char *[]){
  1148. "csi3_clk_src",
  1149. },
  1150. .num_parents = 1,
  1151. .flags = CLK_SET_RATE_PARENT,
  1152. .ops = &clk_branch2_ops,
  1153. },
  1154. },
  1155. };
  1156. static struct clk_branch camss_csi3phy_clk = {
  1157. .halt_reg = 0x31f4,
  1158. .clkr = {
  1159. .enable_reg = 0x31f4,
  1160. .enable_mask = BIT(0),
  1161. .hw.init = &(struct clk_init_data){
  1162. .name = "camss_csi3phy_clk",
  1163. .parent_names = (const char *[]){
  1164. "csi3_clk_src",
  1165. },
  1166. .num_parents = 1,
  1167. .flags = CLK_SET_RATE_PARENT,
  1168. .ops = &clk_branch2_ops,
  1169. },
  1170. },
  1171. };
  1172. static struct clk_branch camss_csi3pix_clk = {
  1173. .halt_reg = 0x3214,
  1174. .clkr = {
  1175. .enable_reg = 0x3214,
  1176. .enable_mask = BIT(0),
  1177. .hw.init = &(struct clk_init_data){
  1178. .name = "camss_csi3pix_clk",
  1179. .parent_names = (const char *[]){
  1180. "csi3_clk_src",
  1181. },
  1182. .num_parents = 1,
  1183. .flags = CLK_SET_RATE_PARENT,
  1184. .ops = &clk_branch2_ops,
  1185. },
  1186. },
  1187. };
  1188. static struct clk_branch camss_csi3rdi_clk = {
  1189. .halt_reg = 0x3204,
  1190. .clkr = {
  1191. .enable_reg = 0x3204,
  1192. .enable_mask = BIT(0),
  1193. .hw.init = &(struct clk_init_data){
  1194. .name = "camss_csi3rdi_clk",
  1195. .parent_names = (const char *[]){
  1196. "csi3_clk_src",
  1197. },
  1198. .num_parents = 1,
  1199. .flags = CLK_SET_RATE_PARENT,
  1200. .ops = &clk_branch2_ops,
  1201. },
  1202. },
  1203. };
  1204. static struct clk_branch camss_csi_vfe0_clk = {
  1205. .halt_reg = 0x3704,
  1206. .clkr = {
  1207. .enable_reg = 0x3704,
  1208. .enable_mask = BIT(0),
  1209. .hw.init = &(struct clk_init_data){
  1210. .name = "camss_csi_vfe0_clk",
  1211. .parent_names = (const char *[]){
  1212. "vfe0_clk_src",
  1213. },
  1214. .num_parents = 1,
  1215. .flags = CLK_SET_RATE_PARENT,
  1216. .ops = &clk_branch2_ops,
  1217. },
  1218. },
  1219. };
  1220. static struct clk_branch camss_csi_vfe1_clk = {
  1221. .halt_reg = 0x3714,
  1222. .clkr = {
  1223. .enable_reg = 0x3714,
  1224. .enable_mask = BIT(0),
  1225. .hw.init = &(struct clk_init_data){
  1226. .name = "camss_csi_vfe1_clk",
  1227. .parent_names = (const char *[]){
  1228. "vfe1_clk_src",
  1229. },
  1230. .num_parents = 1,
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_branch2_ops,
  1233. },
  1234. },
  1235. };
  1236. static struct clk_branch camss_gp0_clk = {
  1237. .halt_reg = 0x3444,
  1238. .clkr = {
  1239. .enable_reg = 0x3444,
  1240. .enable_mask = BIT(0),
  1241. .hw.init = &(struct clk_init_data){
  1242. .name = "camss_gp0_clk",
  1243. .parent_names = (const char *[]){
  1244. "camss_gp0_clk_src",
  1245. },
  1246. .num_parents = 1,
  1247. .flags = CLK_SET_RATE_PARENT,
  1248. .ops = &clk_branch2_ops,
  1249. },
  1250. },
  1251. };
  1252. static struct clk_branch camss_gp1_clk = {
  1253. .halt_reg = 0x3474,
  1254. .clkr = {
  1255. .enable_reg = 0x3474,
  1256. .enable_mask = BIT(0),
  1257. .hw.init = &(struct clk_init_data){
  1258. .name = "camss_gp1_clk",
  1259. .parent_names = (const char *[]){
  1260. "camss_gp1_clk_src",
  1261. },
  1262. .num_parents = 1,
  1263. .flags = CLK_SET_RATE_PARENT,
  1264. .ops = &clk_branch2_ops,
  1265. },
  1266. },
  1267. };
  1268. static struct clk_branch camss_ispif_ahb_clk = {
  1269. .halt_reg = 0x3224,
  1270. .clkr = {
  1271. .enable_reg = 0x3224,
  1272. .enable_mask = BIT(0),
  1273. .hw.init = &(struct clk_init_data){
  1274. .name = "camss_ispif_ahb_clk",
  1275. .parent_names = (const char *[]){
  1276. "mmss_ahb_clk_src",
  1277. },
  1278. .num_parents = 1,
  1279. .ops = &clk_branch2_ops,
  1280. },
  1281. },
  1282. };
  1283. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1284. .halt_reg = 0x35a8,
  1285. .clkr = {
  1286. .enable_reg = 0x35a8,
  1287. .enable_mask = BIT(0),
  1288. .hw.init = &(struct clk_init_data){
  1289. .name = "camss_jpeg_jpeg0_clk",
  1290. .parent_names = (const char *[]){
  1291. "jpeg0_clk_src",
  1292. },
  1293. .num_parents = 1,
  1294. .flags = CLK_SET_RATE_PARENT,
  1295. .ops = &clk_branch2_ops,
  1296. },
  1297. },
  1298. };
  1299. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1300. .halt_reg = 0x35ac,
  1301. .clkr = {
  1302. .enable_reg = 0x35ac,
  1303. .enable_mask = BIT(0),
  1304. .hw.init = &(struct clk_init_data){
  1305. .name = "camss_jpeg_jpeg1_clk",
  1306. .parent_names = (const char *[]){
  1307. "jpeg1_clk_src",
  1308. },
  1309. .num_parents = 1,
  1310. .flags = CLK_SET_RATE_PARENT,
  1311. .ops = &clk_branch2_ops,
  1312. },
  1313. },
  1314. };
  1315. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1316. .halt_reg = 0x35b0,
  1317. .clkr = {
  1318. .enable_reg = 0x35b0,
  1319. .enable_mask = BIT(0),
  1320. .hw.init = &(struct clk_init_data){
  1321. .name = "camss_jpeg_jpeg2_clk",
  1322. .parent_names = (const char *[]){
  1323. "jpeg2_clk_src",
  1324. },
  1325. .num_parents = 1,
  1326. .flags = CLK_SET_RATE_PARENT,
  1327. .ops = &clk_branch2_ops,
  1328. },
  1329. },
  1330. };
  1331. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1332. .halt_reg = 0x35b4,
  1333. .clkr = {
  1334. .enable_reg = 0x35b4,
  1335. .enable_mask = BIT(0),
  1336. .hw.init = &(struct clk_init_data){
  1337. .name = "camss_jpeg_jpeg_ahb_clk",
  1338. .parent_names = (const char *[]){
  1339. "mmss_ahb_clk_src",
  1340. },
  1341. .num_parents = 1,
  1342. .ops = &clk_branch2_ops,
  1343. },
  1344. },
  1345. };
  1346. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1347. .halt_reg = 0x35b8,
  1348. .clkr = {
  1349. .enable_reg = 0x35b8,
  1350. .enable_mask = BIT(0),
  1351. .hw.init = &(struct clk_init_data){
  1352. .name = "camss_jpeg_jpeg_axi_clk",
  1353. .parent_names = (const char *[]){
  1354. "mmss_axi_clk_src",
  1355. },
  1356. .num_parents = 1,
  1357. .ops = &clk_branch2_ops,
  1358. },
  1359. },
  1360. };
  1361. static struct clk_branch camss_jpeg_jpeg_ocmemnoc_clk = {
  1362. .halt_reg = 0x35bc,
  1363. .clkr = {
  1364. .enable_reg = 0x35bc,
  1365. .enable_mask = BIT(0),
  1366. .hw.init = &(struct clk_init_data){
  1367. .name = "camss_jpeg_jpeg_ocmemnoc_clk",
  1368. .parent_names = (const char *[]){
  1369. "ocmemnoc_clk_src",
  1370. },
  1371. .num_parents = 1,
  1372. .flags = CLK_SET_RATE_PARENT,
  1373. .ops = &clk_branch2_ops,
  1374. },
  1375. },
  1376. };
  1377. static struct clk_branch camss_mclk0_clk = {
  1378. .halt_reg = 0x3384,
  1379. .clkr = {
  1380. .enable_reg = 0x3384,
  1381. .enable_mask = BIT(0),
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "camss_mclk0_clk",
  1384. .parent_names = (const char *[]){
  1385. "mclk0_clk_src",
  1386. },
  1387. .num_parents = 1,
  1388. .flags = CLK_SET_RATE_PARENT,
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch camss_mclk1_clk = {
  1394. .halt_reg = 0x33b4,
  1395. .clkr = {
  1396. .enable_reg = 0x33b4,
  1397. .enable_mask = BIT(0),
  1398. .hw.init = &(struct clk_init_data){
  1399. .name = "camss_mclk1_clk",
  1400. .parent_names = (const char *[]){
  1401. "mclk1_clk_src",
  1402. },
  1403. .num_parents = 1,
  1404. .flags = CLK_SET_RATE_PARENT,
  1405. .ops = &clk_branch2_ops,
  1406. },
  1407. },
  1408. };
  1409. static struct clk_branch camss_mclk2_clk = {
  1410. .halt_reg = 0x33e4,
  1411. .clkr = {
  1412. .enable_reg = 0x33e4,
  1413. .enable_mask = BIT(0),
  1414. .hw.init = &(struct clk_init_data){
  1415. .name = "camss_mclk2_clk",
  1416. .parent_names = (const char *[]){
  1417. "mclk2_clk_src",
  1418. },
  1419. .num_parents = 1,
  1420. .flags = CLK_SET_RATE_PARENT,
  1421. .ops = &clk_branch2_ops,
  1422. },
  1423. },
  1424. };
  1425. static struct clk_branch camss_mclk3_clk = {
  1426. .halt_reg = 0x3414,
  1427. .clkr = {
  1428. .enable_reg = 0x3414,
  1429. .enable_mask = BIT(0),
  1430. .hw.init = &(struct clk_init_data){
  1431. .name = "camss_mclk3_clk",
  1432. .parent_names = (const char *[]){
  1433. "mclk3_clk_src",
  1434. },
  1435. .num_parents = 1,
  1436. .flags = CLK_SET_RATE_PARENT,
  1437. .ops = &clk_branch2_ops,
  1438. },
  1439. },
  1440. };
  1441. static struct clk_branch camss_micro_ahb_clk = {
  1442. .halt_reg = 0x3494,
  1443. .clkr = {
  1444. .enable_reg = 0x3494,
  1445. .enable_mask = BIT(0),
  1446. .hw.init = &(struct clk_init_data){
  1447. .name = "camss_micro_ahb_clk",
  1448. .parent_names = (const char *[]){
  1449. "mmss_ahb_clk_src",
  1450. },
  1451. .num_parents = 1,
  1452. .ops = &clk_branch2_ops,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1457. .halt_reg = 0x3024,
  1458. .clkr = {
  1459. .enable_reg = 0x3024,
  1460. .enable_mask = BIT(0),
  1461. .hw.init = &(struct clk_init_data){
  1462. .name = "camss_phy0_csi0phytimer_clk",
  1463. .parent_names = (const char *[]){
  1464. "csi0phytimer_clk_src",
  1465. },
  1466. .num_parents = 1,
  1467. .flags = CLK_SET_RATE_PARENT,
  1468. .ops = &clk_branch2_ops,
  1469. },
  1470. },
  1471. };
  1472. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1473. .halt_reg = 0x3054,
  1474. .clkr = {
  1475. .enable_reg = 0x3054,
  1476. .enable_mask = BIT(0),
  1477. .hw.init = &(struct clk_init_data){
  1478. .name = "camss_phy1_csi1phytimer_clk",
  1479. .parent_names = (const char *[]){
  1480. "csi1phytimer_clk_src",
  1481. },
  1482. .num_parents = 1,
  1483. .flags = CLK_SET_RATE_PARENT,
  1484. .ops = &clk_branch2_ops,
  1485. },
  1486. },
  1487. };
  1488. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1489. .halt_reg = 0x3084,
  1490. .clkr = {
  1491. .enable_reg = 0x3084,
  1492. .enable_mask = BIT(0),
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "camss_phy2_csi2phytimer_clk",
  1495. .parent_names = (const char *[]){
  1496. "csi2phytimer_clk_src",
  1497. },
  1498. .num_parents = 1,
  1499. .flags = CLK_SET_RATE_PARENT,
  1500. .ops = &clk_branch2_ops,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch camss_top_ahb_clk = {
  1505. .halt_reg = 0x3484,
  1506. .clkr = {
  1507. .enable_reg = 0x3484,
  1508. .enable_mask = BIT(0),
  1509. .hw.init = &(struct clk_init_data){
  1510. .name = "camss_top_ahb_clk",
  1511. .parent_names = (const char *[]){
  1512. "mmss_ahb_clk_src",
  1513. },
  1514. .num_parents = 1,
  1515. .ops = &clk_branch2_ops,
  1516. },
  1517. },
  1518. };
  1519. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1520. .halt_reg = 0x36b4,
  1521. .clkr = {
  1522. .enable_reg = 0x36b4,
  1523. .enable_mask = BIT(0),
  1524. .hw.init = &(struct clk_init_data){
  1525. .name = "camss_vfe_cpp_ahb_clk",
  1526. .parent_names = (const char *[]){
  1527. "mmss_ahb_clk_src",
  1528. },
  1529. .num_parents = 1,
  1530. .ops = &clk_branch2_ops,
  1531. },
  1532. },
  1533. };
  1534. static struct clk_branch camss_vfe_cpp_clk = {
  1535. .halt_reg = 0x36b0,
  1536. .clkr = {
  1537. .enable_reg = 0x36b0,
  1538. .enable_mask = BIT(0),
  1539. .hw.init = &(struct clk_init_data){
  1540. .name = "camss_vfe_cpp_clk",
  1541. .parent_names = (const char *[]){
  1542. "cpp_clk_src",
  1543. },
  1544. .num_parents = 1,
  1545. .flags = CLK_SET_RATE_PARENT,
  1546. .ops = &clk_branch2_ops,
  1547. },
  1548. },
  1549. };
  1550. static struct clk_branch camss_vfe_vfe0_clk = {
  1551. .halt_reg = 0x36a8,
  1552. .clkr = {
  1553. .enable_reg = 0x36a8,
  1554. .enable_mask = BIT(0),
  1555. .hw.init = &(struct clk_init_data){
  1556. .name = "camss_vfe_vfe0_clk",
  1557. .parent_names = (const char *[]){
  1558. "vfe0_clk_src",
  1559. },
  1560. .num_parents = 1,
  1561. .flags = CLK_SET_RATE_PARENT,
  1562. .ops = &clk_branch2_ops,
  1563. },
  1564. },
  1565. };
  1566. static struct clk_branch camss_vfe_vfe1_clk = {
  1567. .halt_reg = 0x36ac,
  1568. .clkr = {
  1569. .enable_reg = 0x36ac,
  1570. .enable_mask = BIT(0),
  1571. .hw.init = &(struct clk_init_data){
  1572. .name = "camss_vfe_vfe1_clk",
  1573. .parent_names = (const char *[]){
  1574. "vfe1_clk_src",
  1575. },
  1576. .num_parents = 1,
  1577. .flags = CLK_SET_RATE_PARENT,
  1578. .ops = &clk_branch2_ops,
  1579. },
  1580. },
  1581. };
  1582. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1583. .halt_reg = 0x36b8,
  1584. .clkr = {
  1585. .enable_reg = 0x36b8,
  1586. .enable_mask = BIT(0),
  1587. .hw.init = &(struct clk_init_data){
  1588. .name = "camss_vfe_vfe_ahb_clk",
  1589. .parent_names = (const char *[]){
  1590. "mmss_ahb_clk_src",
  1591. },
  1592. .num_parents = 1,
  1593. .ops = &clk_branch2_ops,
  1594. },
  1595. },
  1596. };
  1597. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1598. .halt_reg = 0x36bc,
  1599. .clkr = {
  1600. .enable_reg = 0x36bc,
  1601. .enable_mask = BIT(0),
  1602. .hw.init = &(struct clk_init_data){
  1603. .name = "camss_vfe_vfe_axi_clk",
  1604. .parent_names = (const char *[]){
  1605. "mmss_axi_clk_src",
  1606. },
  1607. .num_parents = 1,
  1608. .ops = &clk_branch2_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_branch camss_vfe_vfe_ocmemnoc_clk = {
  1613. .halt_reg = 0x36c0,
  1614. .clkr = {
  1615. .enable_reg = 0x36c0,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(struct clk_init_data){
  1618. .name = "camss_vfe_vfe_ocmemnoc_clk",
  1619. .parent_names = (const char *[]){
  1620. "ocmemnoc_clk_src",
  1621. },
  1622. .num_parents = 1,
  1623. .flags = CLK_SET_RATE_PARENT,
  1624. .ops = &clk_branch2_ops,
  1625. },
  1626. },
  1627. };
  1628. static struct clk_branch mdss_ahb_clk = {
  1629. .halt_reg = 0x2308,
  1630. .clkr = {
  1631. .enable_reg = 0x2308,
  1632. .enable_mask = BIT(0),
  1633. .hw.init = &(struct clk_init_data){
  1634. .name = "mdss_ahb_clk",
  1635. .parent_names = (const char *[]){
  1636. "mmss_ahb_clk_src",
  1637. },
  1638. .num_parents = 1,
  1639. .ops = &clk_branch2_ops,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_branch mdss_axi_clk = {
  1644. .halt_reg = 0x2310,
  1645. .clkr = {
  1646. .enable_reg = 0x2310,
  1647. .enable_mask = BIT(0),
  1648. .hw.init = &(struct clk_init_data){
  1649. .name = "mdss_axi_clk",
  1650. .parent_names = (const char *[]){
  1651. "mmss_axi_clk_src",
  1652. },
  1653. .num_parents = 1,
  1654. .flags = CLK_SET_RATE_PARENT,
  1655. .ops = &clk_branch2_ops,
  1656. },
  1657. },
  1658. };
  1659. static struct clk_branch mdss_byte0_clk = {
  1660. .halt_reg = 0x233c,
  1661. .clkr = {
  1662. .enable_reg = 0x233c,
  1663. .enable_mask = BIT(0),
  1664. .hw.init = &(struct clk_init_data){
  1665. .name = "mdss_byte0_clk",
  1666. .parent_names = (const char *[]){
  1667. "byte0_clk_src",
  1668. },
  1669. .num_parents = 1,
  1670. .flags = CLK_SET_RATE_PARENT,
  1671. .ops = &clk_branch2_ops,
  1672. },
  1673. },
  1674. };
  1675. static struct clk_branch mdss_byte1_clk = {
  1676. .halt_reg = 0x2340,
  1677. .clkr = {
  1678. .enable_reg = 0x2340,
  1679. .enable_mask = BIT(0),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "mdss_byte1_clk",
  1682. .parent_names = (const char *[]){
  1683. "byte1_clk_src",
  1684. },
  1685. .num_parents = 1,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch mdss_edpaux_clk = {
  1692. .halt_reg = 0x2334,
  1693. .clkr = {
  1694. .enable_reg = 0x2334,
  1695. .enable_mask = BIT(0),
  1696. .hw.init = &(struct clk_init_data){
  1697. .name = "mdss_edpaux_clk",
  1698. .parent_names = (const char *[]){
  1699. "edpaux_clk_src",
  1700. },
  1701. .num_parents = 1,
  1702. .flags = CLK_SET_RATE_PARENT,
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch mdss_edplink_clk = {
  1708. .halt_reg = 0x2330,
  1709. .clkr = {
  1710. .enable_reg = 0x2330,
  1711. .enable_mask = BIT(0),
  1712. .hw.init = &(struct clk_init_data){
  1713. .name = "mdss_edplink_clk",
  1714. .parent_names = (const char *[]){
  1715. "edplink_clk_src",
  1716. },
  1717. .num_parents = 1,
  1718. .flags = CLK_SET_RATE_PARENT,
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch mdss_edppixel_clk = {
  1724. .halt_reg = 0x232c,
  1725. .clkr = {
  1726. .enable_reg = 0x232c,
  1727. .enable_mask = BIT(0),
  1728. .hw.init = &(struct clk_init_data){
  1729. .name = "mdss_edppixel_clk",
  1730. .parent_names = (const char *[]){
  1731. "edppixel_clk_src",
  1732. },
  1733. .num_parents = 1,
  1734. .flags = CLK_SET_RATE_PARENT,
  1735. .ops = &clk_branch2_ops,
  1736. },
  1737. },
  1738. };
  1739. static struct clk_branch mdss_esc0_clk = {
  1740. .halt_reg = 0x2344,
  1741. .clkr = {
  1742. .enable_reg = 0x2344,
  1743. .enable_mask = BIT(0),
  1744. .hw.init = &(struct clk_init_data){
  1745. .name = "mdss_esc0_clk",
  1746. .parent_names = (const char *[]){
  1747. "esc0_clk_src",
  1748. },
  1749. .num_parents = 1,
  1750. .flags = CLK_SET_RATE_PARENT,
  1751. .ops = &clk_branch2_ops,
  1752. },
  1753. },
  1754. };
  1755. static struct clk_branch mdss_esc1_clk = {
  1756. .halt_reg = 0x2348,
  1757. .clkr = {
  1758. .enable_reg = 0x2348,
  1759. .enable_mask = BIT(0),
  1760. .hw.init = &(struct clk_init_data){
  1761. .name = "mdss_esc1_clk",
  1762. .parent_names = (const char *[]){
  1763. "esc1_clk_src",
  1764. },
  1765. .num_parents = 1,
  1766. .flags = CLK_SET_RATE_PARENT,
  1767. .ops = &clk_branch2_ops,
  1768. },
  1769. },
  1770. };
  1771. static struct clk_branch mdss_extpclk_clk = {
  1772. .halt_reg = 0x2324,
  1773. .clkr = {
  1774. .enable_reg = 0x2324,
  1775. .enable_mask = BIT(0),
  1776. .hw.init = &(struct clk_init_data){
  1777. .name = "mdss_extpclk_clk",
  1778. .parent_names = (const char *[]){
  1779. "extpclk_clk_src",
  1780. },
  1781. .num_parents = 1,
  1782. .flags = CLK_SET_RATE_PARENT,
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch mdss_hdmi_ahb_clk = {
  1788. .halt_reg = 0x230c,
  1789. .clkr = {
  1790. .enable_reg = 0x230c,
  1791. .enable_mask = BIT(0),
  1792. .hw.init = &(struct clk_init_data){
  1793. .name = "mdss_hdmi_ahb_clk",
  1794. .parent_names = (const char *[]){
  1795. "mmss_ahb_clk_src",
  1796. },
  1797. .num_parents = 1,
  1798. .ops = &clk_branch2_ops,
  1799. },
  1800. },
  1801. };
  1802. static struct clk_branch mdss_hdmi_clk = {
  1803. .halt_reg = 0x2338,
  1804. .clkr = {
  1805. .enable_reg = 0x2338,
  1806. .enable_mask = BIT(0),
  1807. .hw.init = &(struct clk_init_data){
  1808. .name = "mdss_hdmi_clk",
  1809. .parent_names = (const char *[]){
  1810. "hdmi_clk_src",
  1811. },
  1812. .num_parents = 1,
  1813. .flags = CLK_SET_RATE_PARENT,
  1814. .ops = &clk_branch2_ops,
  1815. },
  1816. },
  1817. };
  1818. static struct clk_branch mdss_mdp_clk = {
  1819. .halt_reg = 0x231c,
  1820. .clkr = {
  1821. .enable_reg = 0x231c,
  1822. .enable_mask = BIT(0),
  1823. .hw.init = &(struct clk_init_data){
  1824. .name = "mdss_mdp_clk",
  1825. .parent_names = (const char *[]){
  1826. "mdp_clk_src",
  1827. },
  1828. .num_parents = 1,
  1829. .flags = CLK_SET_RATE_PARENT,
  1830. .ops = &clk_branch2_ops,
  1831. },
  1832. },
  1833. };
  1834. static struct clk_branch mdss_mdp_lut_clk = {
  1835. .halt_reg = 0x2320,
  1836. .clkr = {
  1837. .enable_reg = 0x2320,
  1838. .enable_mask = BIT(0),
  1839. .hw.init = &(struct clk_init_data){
  1840. .name = "mdss_mdp_lut_clk",
  1841. .parent_names = (const char *[]){
  1842. "mdp_clk_src",
  1843. },
  1844. .num_parents = 1,
  1845. .flags = CLK_SET_RATE_PARENT,
  1846. .ops = &clk_branch2_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch mdss_pclk0_clk = {
  1851. .halt_reg = 0x2314,
  1852. .clkr = {
  1853. .enable_reg = 0x2314,
  1854. .enable_mask = BIT(0),
  1855. .hw.init = &(struct clk_init_data){
  1856. .name = "mdss_pclk0_clk",
  1857. .parent_names = (const char *[]){
  1858. "pclk0_clk_src",
  1859. },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch mdss_pclk1_clk = {
  1867. .halt_reg = 0x2318,
  1868. .clkr = {
  1869. .enable_reg = 0x2318,
  1870. .enable_mask = BIT(0),
  1871. .hw.init = &(struct clk_init_data){
  1872. .name = "mdss_pclk1_clk",
  1873. .parent_names = (const char *[]){
  1874. "pclk1_clk_src",
  1875. },
  1876. .num_parents = 1,
  1877. .flags = CLK_SET_RATE_PARENT,
  1878. .ops = &clk_branch2_ops,
  1879. },
  1880. },
  1881. };
  1882. static struct clk_branch mdss_vsync_clk = {
  1883. .halt_reg = 0x2328,
  1884. .clkr = {
  1885. .enable_reg = 0x2328,
  1886. .enable_mask = BIT(0),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "mdss_vsync_clk",
  1889. .parent_names = (const char *[]){
  1890. "vsync_clk_src",
  1891. },
  1892. .num_parents = 1,
  1893. .flags = CLK_SET_RATE_PARENT,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch mmss_misc_ahb_clk = {
  1899. .halt_reg = 0x502c,
  1900. .clkr = {
  1901. .enable_reg = 0x502c,
  1902. .enable_mask = BIT(0),
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "mmss_misc_ahb_clk",
  1905. .parent_names = (const char *[]){
  1906. "mmss_ahb_clk_src",
  1907. },
  1908. .num_parents = 1,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  1914. .halt_reg = 0x5024,
  1915. .clkr = {
  1916. .enable_reg = 0x5024,
  1917. .enable_mask = BIT(0),
  1918. .hw.init = &(struct clk_init_data){
  1919. .name = "mmss_mmssnoc_ahb_clk",
  1920. .parent_names = (const char *[]){
  1921. "mmss_ahb_clk_src",
  1922. },
  1923. .num_parents = 1,
  1924. .ops = &clk_branch2_ops,
  1925. .flags = CLK_IGNORE_UNUSED,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  1930. .halt_reg = 0x5028,
  1931. .clkr = {
  1932. .enable_reg = 0x5028,
  1933. .enable_mask = BIT(0),
  1934. .hw.init = &(struct clk_init_data){
  1935. .name = "mmss_mmssnoc_bto_ahb_clk",
  1936. .parent_names = (const char *[]){
  1937. "mmss_ahb_clk_src",
  1938. },
  1939. .num_parents = 1,
  1940. .ops = &clk_branch2_ops,
  1941. .flags = CLK_IGNORE_UNUSED,
  1942. },
  1943. },
  1944. };
  1945. static struct clk_branch mmss_mmssnoc_axi_clk = {
  1946. .halt_reg = 0x506c,
  1947. .clkr = {
  1948. .enable_reg = 0x506c,
  1949. .enable_mask = BIT(0),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "mmss_mmssnoc_axi_clk",
  1952. .parent_names = (const char *[]){
  1953. "mmss_axi_clk_src",
  1954. },
  1955. .num_parents = 1,
  1956. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1957. .ops = &clk_branch2_ops,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch mmss_s0_axi_clk = {
  1962. .halt_reg = 0x5064,
  1963. .clkr = {
  1964. .enable_reg = 0x5064,
  1965. .enable_mask = BIT(0),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "mmss_s0_axi_clk",
  1968. .parent_names = (const char *[]){
  1969. "mmss_axi_clk_src",
  1970. },
  1971. .num_parents = 1,
  1972. .ops = &clk_branch2_ops,
  1973. .flags = CLK_IGNORE_UNUSED,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch ocmemcx_ahb_clk = {
  1978. .halt_reg = 0x405c,
  1979. .clkr = {
  1980. .enable_reg = 0x405c,
  1981. .enable_mask = BIT(0),
  1982. .hw.init = &(struct clk_init_data){
  1983. .name = "ocmemcx_ahb_clk",
  1984. .parent_names = (const char *[]){
  1985. "mmss_ahb_clk_src",
  1986. },
  1987. .num_parents = 1,
  1988. .ops = &clk_branch2_ops,
  1989. },
  1990. },
  1991. };
  1992. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  1993. .halt_reg = 0x4058,
  1994. .clkr = {
  1995. .enable_reg = 0x4058,
  1996. .enable_mask = BIT(0),
  1997. .hw.init = &(struct clk_init_data){
  1998. .name = "ocmemcx_ocmemnoc_clk",
  1999. .parent_names = (const char *[]){
  2000. "ocmemnoc_clk_src",
  2001. },
  2002. .num_parents = 1,
  2003. .flags = CLK_SET_RATE_PARENT,
  2004. .ops = &clk_branch2_ops,
  2005. },
  2006. },
  2007. };
  2008. static struct clk_branch oxili_ocmemgx_clk = {
  2009. .halt_reg = 0x402c,
  2010. .clkr = {
  2011. .enable_reg = 0x402c,
  2012. .enable_mask = BIT(0),
  2013. .hw.init = &(struct clk_init_data){
  2014. .name = "oxili_ocmemgx_clk",
  2015. .parent_names = (const char *[]){
  2016. "gfx3d_clk_src",
  2017. },
  2018. .num_parents = 1,
  2019. .flags = CLK_SET_RATE_PARENT,
  2020. .ops = &clk_branch2_ops,
  2021. },
  2022. },
  2023. };
  2024. static struct clk_branch ocmemnoc_clk = {
  2025. .halt_reg = 0x50b4,
  2026. .clkr = {
  2027. .enable_reg = 0x50b4,
  2028. .enable_mask = BIT(0),
  2029. .hw.init = &(struct clk_init_data){
  2030. .name = "ocmemnoc_clk",
  2031. .parent_names = (const char *[]){
  2032. "ocmemnoc_clk_src",
  2033. },
  2034. .num_parents = 1,
  2035. .flags = CLK_SET_RATE_PARENT,
  2036. .ops = &clk_branch2_ops,
  2037. },
  2038. },
  2039. };
  2040. static struct clk_branch oxili_gfx3d_clk = {
  2041. .halt_reg = 0x4028,
  2042. .clkr = {
  2043. .enable_reg = 0x4028,
  2044. .enable_mask = BIT(0),
  2045. .hw.init = &(struct clk_init_data){
  2046. .name = "oxili_gfx3d_clk",
  2047. .parent_names = (const char *[]){
  2048. "gfx3d_clk_src",
  2049. },
  2050. .num_parents = 1,
  2051. .flags = CLK_SET_RATE_PARENT,
  2052. .ops = &clk_branch2_ops,
  2053. },
  2054. },
  2055. };
  2056. static struct clk_branch oxilicx_ahb_clk = {
  2057. .halt_reg = 0x403c,
  2058. .clkr = {
  2059. .enable_reg = 0x403c,
  2060. .enable_mask = BIT(0),
  2061. .hw.init = &(struct clk_init_data){
  2062. .name = "oxilicx_ahb_clk",
  2063. .parent_names = (const char *[]){
  2064. "mmss_ahb_clk_src",
  2065. },
  2066. .num_parents = 1,
  2067. .ops = &clk_branch2_ops,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch oxilicx_axi_clk = {
  2072. .halt_reg = 0x4038,
  2073. .clkr = {
  2074. .enable_reg = 0x4038,
  2075. .enable_mask = BIT(0),
  2076. .hw.init = &(struct clk_init_data){
  2077. .name = "oxilicx_axi_clk",
  2078. .parent_names = (const char *[]){
  2079. "mmss_axi_clk_src",
  2080. },
  2081. .num_parents = 1,
  2082. .ops = &clk_branch2_ops,
  2083. },
  2084. },
  2085. };
  2086. static struct clk_branch venus0_ahb_clk = {
  2087. .halt_reg = 0x1030,
  2088. .clkr = {
  2089. .enable_reg = 0x1030,
  2090. .enable_mask = BIT(0),
  2091. .hw.init = &(struct clk_init_data){
  2092. .name = "venus0_ahb_clk",
  2093. .parent_names = (const char *[]){
  2094. "mmss_ahb_clk_src",
  2095. },
  2096. .num_parents = 1,
  2097. .ops = &clk_branch2_ops,
  2098. },
  2099. },
  2100. };
  2101. static struct clk_branch venus0_axi_clk = {
  2102. .halt_reg = 0x1034,
  2103. .clkr = {
  2104. .enable_reg = 0x1034,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(struct clk_init_data){
  2107. .name = "venus0_axi_clk",
  2108. .parent_names = (const char *[]){
  2109. "mmss_axi_clk_src",
  2110. },
  2111. .num_parents = 1,
  2112. .ops = &clk_branch2_ops,
  2113. },
  2114. },
  2115. };
  2116. static struct clk_branch venus0_ocmemnoc_clk = {
  2117. .halt_reg = 0x1038,
  2118. .clkr = {
  2119. .enable_reg = 0x1038,
  2120. .enable_mask = BIT(0),
  2121. .hw.init = &(struct clk_init_data){
  2122. .name = "venus0_ocmemnoc_clk",
  2123. .parent_names = (const char *[]){
  2124. "ocmemnoc_clk_src",
  2125. },
  2126. .num_parents = 1,
  2127. .flags = CLK_SET_RATE_PARENT,
  2128. .ops = &clk_branch2_ops,
  2129. },
  2130. },
  2131. };
  2132. static struct clk_branch venus0_vcodec0_clk = {
  2133. .halt_reg = 0x1028,
  2134. .clkr = {
  2135. .enable_reg = 0x1028,
  2136. .enable_mask = BIT(0),
  2137. .hw.init = &(struct clk_init_data){
  2138. .name = "venus0_vcodec0_clk",
  2139. .parent_names = (const char *[]){
  2140. "vcodec0_clk_src",
  2141. },
  2142. .num_parents = 1,
  2143. .flags = CLK_SET_RATE_PARENT,
  2144. .ops = &clk_branch2_ops,
  2145. },
  2146. },
  2147. };
  2148. static const struct pll_config mmpll1_config = {
  2149. .l = 60,
  2150. .m = 25,
  2151. .n = 32,
  2152. .vco_val = 0x0,
  2153. .vco_mask = 0x3 << 20,
  2154. .pre_div_val = 0x0,
  2155. .pre_div_mask = 0x7 << 12,
  2156. .post_div_val = 0x0,
  2157. .post_div_mask = 0x3 << 8,
  2158. .mn_ena_mask = BIT(24),
  2159. .main_output_mask = BIT(0),
  2160. };
  2161. static struct pll_config mmpll3_config = {
  2162. .l = 48,
  2163. .m = 7,
  2164. .n = 16,
  2165. .vco_val = 0x0,
  2166. .vco_mask = 0x3 << 20,
  2167. .pre_div_val = 0x0,
  2168. .pre_div_mask = 0x7 << 12,
  2169. .post_div_val = 0x0,
  2170. .post_div_mask = 0x3 << 8,
  2171. .mn_ena_mask = BIT(24),
  2172. .main_output_mask = BIT(0),
  2173. .aux_output_mask = BIT(1),
  2174. };
  2175. static struct gdsc venus0_gdsc = {
  2176. .gdscr = 0x1024,
  2177. .cxcs = (unsigned int []){ 0x1028 },
  2178. .cxc_count = 1,
  2179. .resets = (unsigned int []){ VENUS0_RESET },
  2180. .reset_count = 1,
  2181. .pd = {
  2182. .name = "venus0",
  2183. },
  2184. .pwrsts = PWRSTS_ON,
  2185. };
  2186. static struct gdsc mdss_gdsc = {
  2187. .gdscr = 0x2304,
  2188. .cxcs = (unsigned int []){ 0x231c, 0x2320 },
  2189. .cxc_count = 2,
  2190. .pd = {
  2191. .name = "mdss",
  2192. },
  2193. .pwrsts = PWRSTS_RET_ON,
  2194. };
  2195. static struct gdsc camss_jpeg_gdsc = {
  2196. .gdscr = 0x35a4,
  2197. .cxcs = (unsigned int []){ 0x35a8, 0x35ac, 0x35b0 },
  2198. .cxc_count = 3,
  2199. .pd = {
  2200. .name = "camss_jpeg",
  2201. },
  2202. .pwrsts = PWRSTS_OFF_ON,
  2203. };
  2204. static struct gdsc camss_vfe_gdsc = {
  2205. .gdscr = 0x36a4,
  2206. .cxcs = (unsigned int []){ 0x36a8, 0x36ac, 0x3704, 0x3714, 0x36b0 },
  2207. .cxc_count = 5,
  2208. .pd = {
  2209. .name = "camss_vfe",
  2210. },
  2211. .pwrsts = PWRSTS_OFF_ON,
  2212. };
  2213. static struct gdsc oxili_gdsc = {
  2214. .gdscr = 0x4024,
  2215. .cxcs = (unsigned int []){ 0x4028 },
  2216. .cxc_count = 1,
  2217. .pd = {
  2218. .name = "oxili",
  2219. },
  2220. .pwrsts = PWRSTS_OFF_ON,
  2221. };
  2222. static struct gdsc oxilicx_gdsc = {
  2223. .gdscr = 0x4034,
  2224. .pd = {
  2225. .name = "oxilicx",
  2226. },
  2227. .parent = &oxili_gdsc.pd,
  2228. .pwrsts = PWRSTS_OFF_ON,
  2229. };
  2230. static struct clk_regmap *mmcc_msm8974_clocks[] = {
  2231. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2232. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2233. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2234. [MMPLL0] = &mmpll0.clkr,
  2235. [MMPLL0_VOTE] = &mmpll0_vote,
  2236. [MMPLL1] = &mmpll1.clkr,
  2237. [MMPLL1_VOTE] = &mmpll1_vote,
  2238. [MMPLL2] = &mmpll2.clkr,
  2239. [MMPLL3] = &mmpll3.clkr,
  2240. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2241. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2242. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2243. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2244. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2245. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2246. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2247. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2248. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2249. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2250. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2251. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2252. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2253. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2254. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2255. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2256. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2257. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2258. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2259. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2260. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2261. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2262. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2263. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2264. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2265. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2266. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2267. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2268. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2269. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2270. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2271. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2272. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2273. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2274. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2275. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2276. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2277. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2278. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2279. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2280. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2281. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2282. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2283. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2284. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2285. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2286. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2287. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2288. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2289. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2290. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2291. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2292. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2293. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2294. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2295. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2296. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2297. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2298. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2299. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2300. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2301. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2302. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2303. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2304. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  2305. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2306. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2307. [CAMSS_JPEG_JPEG_OCMEMNOC_CLK] = &camss_jpeg_jpeg_ocmemnoc_clk.clkr,
  2308. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2309. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2310. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2311. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2312. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2313. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  2314. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  2315. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  2316. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2317. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  2318. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  2319. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  2320. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  2321. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  2322. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  2323. [CAMSS_VFE_VFE_OCMEMNOC_CLK] = &camss_vfe_vfe_ocmemnoc_clk.clkr,
  2324. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2325. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2326. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2327. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2328. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  2329. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  2330. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  2331. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2332. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2333. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2334. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2335. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2336. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2337. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2338. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2339. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2340. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2341. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2342. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  2343. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  2344. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  2345. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  2346. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  2347. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  2348. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  2349. [OCMEMNOC_CLK] = &ocmemnoc_clk.clkr,
  2350. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  2351. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  2352. [OXILICX_AXI_CLK] = &oxilicx_axi_clk.clkr,
  2353. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  2354. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  2355. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  2356. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  2357. };
  2358. static const struct qcom_reset_map mmcc_msm8974_resets[] = {
  2359. [SPDM_RESET] = { 0x0200 },
  2360. [SPDM_RM_RESET] = { 0x0300 },
  2361. [VENUS0_RESET] = { 0x1020 },
  2362. [MDSS_RESET] = { 0x2300 },
  2363. [CAMSS_PHY0_RESET] = { 0x3020 },
  2364. [CAMSS_PHY1_RESET] = { 0x3050 },
  2365. [CAMSS_PHY2_RESET] = { 0x3080 },
  2366. [CAMSS_CSI0_RESET] = { 0x30b0 },
  2367. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  2368. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  2369. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  2370. [CAMSS_CSI1_RESET] = { 0x3120 },
  2371. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  2372. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  2373. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  2374. [CAMSS_CSI2_RESET] = { 0x3180 },
  2375. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  2376. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  2377. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  2378. [CAMSS_CSI3_RESET] = { 0x31e0 },
  2379. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  2380. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  2381. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  2382. [CAMSS_ISPIF_RESET] = { 0x3220 },
  2383. [CAMSS_CCI_RESET] = { 0x3340 },
  2384. [CAMSS_MCLK0_RESET] = { 0x3380 },
  2385. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  2386. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  2387. [CAMSS_MCLK3_RESET] = { 0x3410 },
  2388. [CAMSS_GP0_RESET] = { 0x3440 },
  2389. [CAMSS_GP1_RESET] = { 0x3470 },
  2390. [CAMSS_TOP_RESET] = { 0x3480 },
  2391. [CAMSS_MICRO_RESET] = { 0x3490 },
  2392. [CAMSS_JPEG_RESET] = { 0x35a0 },
  2393. [CAMSS_VFE_RESET] = { 0x36a0 },
  2394. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  2395. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  2396. [OXILI_RESET] = { 0x4020 },
  2397. [OXILICX_RESET] = { 0x4030 },
  2398. [OCMEMCX_RESET] = { 0x4050 },
  2399. [MMSS_RBCRP_RESET] = { 0x4080 },
  2400. [MMSSNOCAHB_RESET] = { 0x5020 },
  2401. [MMSSNOCAXI_RESET] = { 0x5060 },
  2402. [OCMEMNOC_RESET] = { 0x50b0 },
  2403. };
  2404. static struct gdsc *mmcc_msm8974_gdscs[] = {
  2405. [VENUS0_GDSC] = &venus0_gdsc,
  2406. [MDSS_GDSC] = &mdss_gdsc,
  2407. [CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
  2408. [CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
  2409. [OXILI_GDSC] = &oxili_gdsc,
  2410. [OXILICX_GDSC] = &oxilicx_gdsc,
  2411. };
  2412. static const struct regmap_config mmcc_msm8974_regmap_config = {
  2413. .reg_bits = 32,
  2414. .reg_stride = 4,
  2415. .val_bits = 32,
  2416. .max_register = 0x5104,
  2417. .fast_io = true,
  2418. };
  2419. static const struct qcom_cc_desc mmcc_msm8974_desc = {
  2420. .config = &mmcc_msm8974_regmap_config,
  2421. .clks = mmcc_msm8974_clocks,
  2422. .num_clks = ARRAY_SIZE(mmcc_msm8974_clocks),
  2423. .resets = mmcc_msm8974_resets,
  2424. .num_resets = ARRAY_SIZE(mmcc_msm8974_resets),
  2425. .gdscs = mmcc_msm8974_gdscs,
  2426. .num_gdscs = ARRAY_SIZE(mmcc_msm8974_gdscs),
  2427. };
  2428. static const struct of_device_id mmcc_msm8974_match_table[] = {
  2429. { .compatible = "qcom,mmcc-msm8974" },
  2430. { }
  2431. };
  2432. MODULE_DEVICE_TABLE(of, mmcc_msm8974_match_table);
  2433. static int mmcc_msm8974_probe(struct platform_device *pdev)
  2434. {
  2435. struct regmap *regmap;
  2436. regmap = qcom_cc_map(pdev, &mmcc_msm8974_desc);
  2437. if (IS_ERR(regmap))
  2438. return PTR_ERR(regmap);
  2439. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  2440. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  2441. return qcom_cc_really_probe(pdev, &mmcc_msm8974_desc, regmap);
  2442. }
  2443. static struct platform_driver mmcc_msm8974_driver = {
  2444. .probe = mmcc_msm8974_probe,
  2445. .driver = {
  2446. .name = "mmcc-msm8974",
  2447. .of_match_table = mmcc_msm8974_match_table,
  2448. },
  2449. };
  2450. module_platform_driver(mmcc_msm8974_driver);
  2451. MODULE_DESCRIPTION("QCOM MMCC MSM8974 Driver");
  2452. MODULE_LICENSE("GPL v2");
  2453. MODULE_ALIAS("platform:mmcc-msm8974");