gcc-sdm845.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-sdm845.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "clk-alpha-pll.h"
  22. #include "gdsc.h"
  23. #include "reset.h"
  24. enum {
  25. P_BI_TCXO,
  26. P_AUD_REF_CLK,
  27. P_CORE_BI_PLL_TEST_SE,
  28. P_GPLL0_OUT_EVEN,
  29. P_GPLL0_OUT_MAIN,
  30. P_GPLL4_OUT_MAIN,
  31. P_SLEEP_CLK,
  32. };
  33. static const struct parent_map gcc_parent_map_0[] = {
  34. { P_BI_TCXO, 0 },
  35. { P_GPLL0_OUT_MAIN, 1 },
  36. { P_GPLL0_OUT_EVEN, 6 },
  37. { P_CORE_BI_PLL_TEST_SE, 7 },
  38. };
  39. static const char * const gcc_parent_names_0[] = {
  40. "bi_tcxo",
  41. "gpll0",
  42. "gpll0_out_even",
  43. "core_bi_pll_test_se",
  44. };
  45. static const struct parent_map gcc_parent_map_1[] = {
  46. { P_BI_TCXO, 0 },
  47. { P_GPLL0_OUT_MAIN, 1 },
  48. { P_SLEEP_CLK, 5 },
  49. { P_GPLL0_OUT_EVEN, 6 },
  50. { P_CORE_BI_PLL_TEST_SE, 7 },
  51. };
  52. static const char * const gcc_parent_names_1[] = {
  53. "bi_tcxo",
  54. "gpll0",
  55. "core_pi_sleep_clk",
  56. "gpll0_out_even",
  57. "core_bi_pll_test_se",
  58. };
  59. static const struct parent_map gcc_parent_map_2[] = {
  60. { P_BI_TCXO, 0 },
  61. { P_SLEEP_CLK, 5 },
  62. { P_CORE_BI_PLL_TEST_SE, 7 },
  63. };
  64. static const char * const gcc_parent_names_2[] = {
  65. "bi_tcxo",
  66. "core_pi_sleep_clk",
  67. "core_bi_pll_test_se",
  68. };
  69. static const struct parent_map gcc_parent_map_3[] = {
  70. { P_BI_TCXO, 0 },
  71. { P_GPLL0_OUT_MAIN, 1 },
  72. { P_CORE_BI_PLL_TEST_SE, 7 },
  73. };
  74. static const char * const gcc_parent_names_3[] = {
  75. "bi_tcxo",
  76. "gpll0",
  77. "core_bi_pll_test_se",
  78. };
  79. static const struct parent_map gcc_parent_map_4[] = {
  80. { P_BI_TCXO, 0 },
  81. { P_CORE_BI_PLL_TEST_SE, 7 },
  82. };
  83. static const char * const gcc_parent_names_4[] = {
  84. "bi_tcxo",
  85. "core_bi_pll_test_se",
  86. };
  87. static const struct parent_map gcc_parent_map_6[] = {
  88. { P_BI_TCXO, 0 },
  89. { P_GPLL0_OUT_MAIN, 1 },
  90. { P_AUD_REF_CLK, 2 },
  91. { P_GPLL0_OUT_EVEN, 6 },
  92. { P_CORE_BI_PLL_TEST_SE, 7 },
  93. };
  94. static const char * const gcc_parent_names_6[] = {
  95. "bi_tcxo",
  96. "gpll0",
  97. "aud_ref_clk",
  98. "gpll0_out_even",
  99. "core_bi_pll_test_se",
  100. };
  101. static const char * const gcc_parent_names_7[] = {
  102. "bi_tcxo",
  103. "gpll0",
  104. "gpll0_out_even",
  105. "core_bi_pll_test_se",
  106. };
  107. static const char * const gcc_parent_names_8[] = {
  108. "bi_tcxo",
  109. "gpll0",
  110. "core_bi_pll_test_se",
  111. };
  112. static const struct parent_map gcc_parent_map_10[] = {
  113. { P_BI_TCXO, 0 },
  114. { P_GPLL0_OUT_MAIN, 1 },
  115. { P_GPLL4_OUT_MAIN, 5 },
  116. { P_GPLL0_OUT_EVEN, 6 },
  117. { P_CORE_BI_PLL_TEST_SE, 7 },
  118. };
  119. static const char * const gcc_parent_names_10[] = {
  120. "bi_tcxo",
  121. "gpll0",
  122. "gpll4",
  123. "gpll0_out_even",
  124. "core_bi_pll_test_se",
  125. };
  126. static struct clk_alpha_pll gpll0 = {
  127. .offset = 0x0,
  128. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  129. .clkr = {
  130. .enable_reg = 0x52000,
  131. .enable_mask = BIT(0),
  132. .hw.init = &(struct clk_init_data){
  133. .name = "gpll0",
  134. .parent_names = (const char *[]){ "bi_tcxo" },
  135. .num_parents = 1,
  136. .ops = &clk_alpha_pll_fixed_fabia_ops,
  137. },
  138. },
  139. };
  140. static struct clk_alpha_pll gpll4 = {
  141. .offset = 0x76000,
  142. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  143. .clkr = {
  144. .enable_reg = 0x52000,
  145. .enable_mask = BIT(4),
  146. .hw.init = &(struct clk_init_data){
  147. .name = "gpll4",
  148. .parent_names = (const char *[]){ "bi_tcxo" },
  149. .num_parents = 1,
  150. .ops = &clk_alpha_pll_fixed_fabia_ops,
  151. },
  152. },
  153. };
  154. static const struct clk_div_table post_div_table_fabia_even[] = {
  155. { 0x0, 1 },
  156. { 0x1, 2 },
  157. { 0x3, 4 },
  158. { 0x7, 8 },
  159. { }
  160. };
  161. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  162. .offset = 0x0,
  163. .post_div_shift = 8,
  164. .post_div_table = post_div_table_fabia_even,
  165. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  166. .width = 4,
  167. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  168. .clkr.hw.init = &(struct clk_init_data){
  169. .name = "gpll0_out_even",
  170. .parent_names = (const char *[]){ "gpll0" },
  171. .num_parents = 1,
  172. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  173. },
  174. };
  175. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  176. F(19200000, P_BI_TCXO, 1, 0, 0),
  177. { }
  178. };
  179. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  180. .cmd_rcgr = 0x48014,
  181. .mnd_width = 0,
  182. .hid_width = 5,
  183. .parent_map = gcc_parent_map_0,
  184. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  185. .clkr.hw.init = &(struct clk_init_data){
  186. .name = "gcc_cpuss_ahb_clk_src",
  187. .parent_names = gcc_parent_names_7,
  188. .num_parents = 4,
  189. .ops = &clk_rcg2_ops,
  190. },
  191. };
  192. static const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
  193. F(19200000, P_BI_TCXO, 1, 0, 0),
  194. { }
  195. };
  196. static struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
  197. .cmd_rcgr = 0x4815c,
  198. .mnd_width = 0,
  199. .hid_width = 5,
  200. .parent_map = gcc_parent_map_3,
  201. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  202. .clkr.hw.init = &(struct clk_init_data){
  203. .name = "gcc_cpuss_rbcpr_clk_src",
  204. .parent_names = gcc_parent_names_8,
  205. .num_parents = 3,
  206. .ops = &clk_rcg2_ops,
  207. },
  208. };
  209. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  210. F(19200000, P_BI_TCXO, 1, 0, 0),
  211. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  212. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  213. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  214. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  215. { }
  216. };
  217. static struct clk_rcg2 gcc_gp1_clk_src = {
  218. .cmd_rcgr = 0x64004,
  219. .mnd_width = 8,
  220. .hid_width = 5,
  221. .parent_map = gcc_parent_map_1,
  222. .freq_tbl = ftbl_gcc_gp1_clk_src,
  223. .clkr.hw.init = &(struct clk_init_data){
  224. .name = "gcc_gp1_clk_src",
  225. .parent_names = gcc_parent_names_1,
  226. .num_parents = 5,
  227. .ops = &clk_rcg2_ops,
  228. },
  229. };
  230. static struct clk_rcg2 gcc_gp2_clk_src = {
  231. .cmd_rcgr = 0x65004,
  232. .mnd_width = 8,
  233. .hid_width = 5,
  234. .parent_map = gcc_parent_map_1,
  235. .freq_tbl = ftbl_gcc_gp1_clk_src,
  236. .clkr.hw.init = &(struct clk_init_data){
  237. .name = "gcc_gp2_clk_src",
  238. .parent_names = gcc_parent_names_1,
  239. .num_parents = 5,
  240. .ops = &clk_rcg2_ops,
  241. },
  242. };
  243. static struct clk_rcg2 gcc_gp3_clk_src = {
  244. .cmd_rcgr = 0x66004,
  245. .mnd_width = 8,
  246. .hid_width = 5,
  247. .parent_map = gcc_parent_map_1,
  248. .freq_tbl = ftbl_gcc_gp1_clk_src,
  249. .clkr.hw.init = &(struct clk_init_data){
  250. .name = "gcc_gp3_clk_src",
  251. .parent_names = gcc_parent_names_1,
  252. .num_parents = 5,
  253. .ops = &clk_rcg2_ops,
  254. },
  255. };
  256. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  257. F(9600000, P_BI_TCXO, 2, 0, 0),
  258. F(19200000, P_BI_TCXO, 1, 0, 0),
  259. { }
  260. };
  261. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  262. .cmd_rcgr = 0x6b028,
  263. .mnd_width = 16,
  264. .hid_width = 5,
  265. .parent_map = gcc_parent_map_2,
  266. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  267. .clkr.hw.init = &(struct clk_init_data){
  268. .name = "gcc_pcie_0_aux_clk_src",
  269. .parent_names = gcc_parent_names_2,
  270. .num_parents = 3,
  271. .ops = &clk_rcg2_ops,
  272. },
  273. };
  274. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  275. .cmd_rcgr = 0x8d028,
  276. .mnd_width = 16,
  277. .hid_width = 5,
  278. .parent_map = gcc_parent_map_2,
  279. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  280. .clkr.hw.init = &(struct clk_init_data){
  281. .name = "gcc_pcie_1_aux_clk_src",
  282. .parent_names = gcc_parent_names_2,
  283. .num_parents = 3,
  284. .ops = &clk_rcg2_ops,
  285. },
  286. };
  287. static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
  288. F(19200000, P_BI_TCXO, 1, 0, 0),
  289. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  290. { }
  291. };
  292. static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
  293. .cmd_rcgr = 0x6f014,
  294. .mnd_width = 0,
  295. .hid_width = 5,
  296. .parent_map = gcc_parent_map_0,
  297. .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
  298. .clkr.hw.init = &(struct clk_init_data){
  299. .name = "gcc_pcie_phy_refgen_clk_src",
  300. .parent_names = gcc_parent_names_0,
  301. .num_parents = 4,
  302. .ops = &clk_rcg2_ops,
  303. },
  304. };
  305. static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
  306. F(19200000, P_BI_TCXO, 1, 0, 0),
  307. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  308. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  309. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  310. { }
  311. };
  312. static struct clk_rcg2 gcc_qspi_core_clk_src = {
  313. .cmd_rcgr = 0x4b008,
  314. .mnd_width = 0,
  315. .hid_width = 5,
  316. .parent_map = gcc_parent_map_0,
  317. .freq_tbl = ftbl_gcc_qspi_core_clk_src,
  318. .clkr.hw.init = &(struct clk_init_data){
  319. .name = "gcc_qspi_core_clk_src",
  320. .parent_names = gcc_parent_names_0,
  321. .num_parents = 4,
  322. .ops = &clk_rcg2_floor_ops,
  323. },
  324. };
  325. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  326. F(9600000, P_BI_TCXO, 2, 0, 0),
  327. F(19200000, P_BI_TCXO, 1, 0, 0),
  328. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  329. { }
  330. };
  331. static struct clk_rcg2 gcc_pdm2_clk_src = {
  332. .cmd_rcgr = 0x33010,
  333. .mnd_width = 0,
  334. .hid_width = 5,
  335. .parent_map = gcc_parent_map_0,
  336. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  337. .clkr.hw.init = &(struct clk_init_data){
  338. .name = "gcc_pdm2_clk_src",
  339. .parent_names = gcc_parent_names_0,
  340. .num_parents = 4,
  341. .ops = &clk_rcg2_ops,
  342. },
  343. };
  344. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  345. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  346. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  347. F(19200000, P_BI_TCXO, 1, 0, 0),
  348. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  349. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  350. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  351. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  352. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  353. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  354. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  355. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  356. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  357. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  358. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  359. F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
  360. { }
  361. };
  362. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_init = {
  363. .name = "gcc_qupv3_wrap0_s0_clk_src",
  364. .parent_names = gcc_parent_names_0,
  365. .num_parents = 4,
  366. .ops = &clk_rcg2_shared_ops,
  367. };
  368. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  369. .cmd_rcgr = 0x17034,
  370. .mnd_width = 16,
  371. .hid_width = 5,
  372. .parent_map = gcc_parent_map_0,
  373. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  374. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_init,
  375. };
  376. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_init = {
  377. .name = "gcc_qupv3_wrap0_s1_clk_src",
  378. .parent_names = gcc_parent_names_0,
  379. .num_parents = 4,
  380. .ops = &clk_rcg2_shared_ops,
  381. };
  382. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  383. .cmd_rcgr = 0x17164,
  384. .mnd_width = 16,
  385. .hid_width = 5,
  386. .parent_map = gcc_parent_map_0,
  387. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  388. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_init,
  389. };
  390. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_init = {
  391. .name = "gcc_qupv3_wrap0_s2_clk_src",
  392. .parent_names = gcc_parent_names_0,
  393. .num_parents = 4,
  394. .ops = &clk_rcg2_shared_ops,
  395. };
  396. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  397. .cmd_rcgr = 0x17294,
  398. .mnd_width = 16,
  399. .hid_width = 5,
  400. .parent_map = gcc_parent_map_0,
  401. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  402. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_init,
  403. };
  404. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_init = {
  405. .name = "gcc_qupv3_wrap0_s3_clk_src",
  406. .parent_names = gcc_parent_names_0,
  407. .num_parents = 4,
  408. .ops = &clk_rcg2_shared_ops,
  409. };
  410. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  411. .cmd_rcgr = 0x173c4,
  412. .mnd_width = 16,
  413. .hid_width = 5,
  414. .parent_map = gcc_parent_map_0,
  415. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  416. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_init,
  417. };
  418. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_init = {
  419. .name = "gcc_qupv3_wrap0_s4_clk_src",
  420. .parent_names = gcc_parent_names_0,
  421. .num_parents = 4,
  422. .ops = &clk_rcg2_shared_ops,
  423. };
  424. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  425. .cmd_rcgr = 0x174f4,
  426. .mnd_width = 16,
  427. .hid_width = 5,
  428. .parent_map = gcc_parent_map_0,
  429. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  430. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_init,
  431. };
  432. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_init = {
  433. .name = "gcc_qupv3_wrap0_s5_clk_src",
  434. .parent_names = gcc_parent_names_0,
  435. .num_parents = 4,
  436. .ops = &clk_rcg2_shared_ops,
  437. };
  438. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  439. .cmd_rcgr = 0x17624,
  440. .mnd_width = 16,
  441. .hid_width = 5,
  442. .parent_map = gcc_parent_map_0,
  443. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  444. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_init,
  445. };
  446. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_init = {
  447. .name = "gcc_qupv3_wrap0_s6_clk_src",
  448. .parent_names = gcc_parent_names_0,
  449. .num_parents = 4,
  450. .ops = &clk_rcg2_shared_ops,
  451. };
  452. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  453. .cmd_rcgr = 0x17754,
  454. .mnd_width = 16,
  455. .hid_width = 5,
  456. .parent_map = gcc_parent_map_0,
  457. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  458. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_init,
  459. };
  460. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_init = {
  461. .name = "gcc_qupv3_wrap0_s7_clk_src",
  462. .parent_names = gcc_parent_names_0,
  463. .num_parents = 4,
  464. .ops = &clk_rcg2_shared_ops,
  465. };
  466. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  467. .cmd_rcgr = 0x17884,
  468. .mnd_width = 16,
  469. .hid_width = 5,
  470. .parent_map = gcc_parent_map_0,
  471. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  472. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_init,
  473. };
  474. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_init = {
  475. .name = "gcc_qupv3_wrap1_s0_clk_src",
  476. .parent_names = gcc_parent_names_0,
  477. .num_parents = 4,
  478. .ops = &clk_rcg2_shared_ops,
  479. };
  480. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  481. .cmd_rcgr = 0x18018,
  482. .mnd_width = 16,
  483. .hid_width = 5,
  484. .parent_map = gcc_parent_map_0,
  485. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  486. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_init,
  487. };
  488. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_init = {
  489. .name = "gcc_qupv3_wrap1_s1_clk_src",
  490. .parent_names = gcc_parent_names_0,
  491. .num_parents = 4,
  492. .ops = &clk_rcg2_shared_ops,
  493. };
  494. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  495. .cmd_rcgr = 0x18148,
  496. .mnd_width = 16,
  497. .hid_width = 5,
  498. .parent_map = gcc_parent_map_0,
  499. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  500. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_init,
  501. };
  502. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_init = {
  503. .name = "gcc_qupv3_wrap1_s2_clk_src",
  504. .parent_names = gcc_parent_names_0,
  505. .num_parents = 4,
  506. .ops = &clk_rcg2_shared_ops,
  507. };
  508. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  509. .cmd_rcgr = 0x18278,
  510. .mnd_width = 16,
  511. .hid_width = 5,
  512. .parent_map = gcc_parent_map_0,
  513. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  514. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_init,
  515. };
  516. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_init = {
  517. .name = "gcc_qupv3_wrap1_s3_clk_src",
  518. .parent_names = gcc_parent_names_0,
  519. .num_parents = 4,
  520. .ops = &clk_rcg2_shared_ops,
  521. };
  522. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  523. .cmd_rcgr = 0x183a8,
  524. .mnd_width = 16,
  525. .hid_width = 5,
  526. .parent_map = gcc_parent_map_0,
  527. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  528. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_init,
  529. };
  530. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_init = {
  531. .name = "gcc_qupv3_wrap1_s4_clk_src",
  532. .parent_names = gcc_parent_names_0,
  533. .num_parents = 4,
  534. .ops = &clk_rcg2_shared_ops,
  535. };
  536. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  537. .cmd_rcgr = 0x184d8,
  538. .mnd_width = 16,
  539. .hid_width = 5,
  540. .parent_map = gcc_parent_map_0,
  541. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  542. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_init,
  543. };
  544. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_init = {
  545. .name = "gcc_qupv3_wrap1_s5_clk_src",
  546. .parent_names = gcc_parent_names_0,
  547. .num_parents = 4,
  548. .ops = &clk_rcg2_shared_ops,
  549. };
  550. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  551. .cmd_rcgr = 0x18608,
  552. .mnd_width = 16,
  553. .hid_width = 5,
  554. .parent_map = gcc_parent_map_0,
  555. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  556. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_init,
  557. };
  558. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_init = {
  559. .name = "gcc_qupv3_wrap1_s6_clk_src",
  560. .parent_names = gcc_parent_names_0,
  561. .num_parents = 4,
  562. .ops = &clk_rcg2_shared_ops,
  563. };
  564. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  565. .cmd_rcgr = 0x18738,
  566. .mnd_width = 16,
  567. .hid_width = 5,
  568. .parent_map = gcc_parent_map_0,
  569. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  570. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_init,
  571. };
  572. static struct clk_init_data gcc_qupv3_wrap1_s7_clk_init = {
  573. .name = "gcc_qupv3_wrap1_s7_clk_src",
  574. .parent_names = gcc_parent_names_0,
  575. .num_parents = 4,
  576. .ops = &clk_rcg2_shared_ops,
  577. };
  578. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  579. .cmd_rcgr = 0x18868,
  580. .mnd_width = 16,
  581. .hid_width = 5,
  582. .parent_map = gcc_parent_map_0,
  583. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  584. .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_init,
  585. };
  586. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  587. F(400000, P_BI_TCXO, 12, 1, 4),
  588. F(9600000, P_BI_TCXO, 2, 0, 0),
  589. F(19200000, P_BI_TCXO, 1, 0, 0),
  590. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  591. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  592. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  593. F(201500000, P_GPLL4_OUT_MAIN, 4, 0, 0),
  594. { }
  595. };
  596. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  597. .cmd_rcgr = 0x1400c,
  598. .mnd_width = 8,
  599. .hid_width = 5,
  600. .parent_map = gcc_parent_map_10,
  601. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  602. .clkr.hw.init = &(struct clk_init_data){
  603. .name = "gcc_sdcc2_apps_clk_src",
  604. .parent_names = gcc_parent_names_10,
  605. .num_parents = 5,
  606. .ops = &clk_rcg2_ops,
  607. },
  608. };
  609. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  610. F(400000, P_BI_TCXO, 12, 1, 4),
  611. F(9600000, P_BI_TCXO, 2, 0, 0),
  612. F(19200000, P_BI_TCXO, 1, 0, 0),
  613. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  614. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  615. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  616. { }
  617. };
  618. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  619. .cmd_rcgr = 0x1600c,
  620. .mnd_width = 8,
  621. .hid_width = 5,
  622. .parent_map = gcc_parent_map_0,
  623. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  624. .clkr.hw.init = &(struct clk_init_data){
  625. .name = "gcc_sdcc4_apps_clk_src",
  626. .parent_names = gcc_parent_names_0,
  627. .num_parents = 4,
  628. .ops = &clk_rcg2_ops,
  629. },
  630. };
  631. static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
  632. F(105495, P_BI_TCXO, 2, 1, 91),
  633. { }
  634. };
  635. static struct clk_rcg2 gcc_tsif_ref_clk_src = {
  636. .cmd_rcgr = 0x36010,
  637. .mnd_width = 8,
  638. .hid_width = 5,
  639. .parent_map = gcc_parent_map_6,
  640. .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
  641. .clkr.hw.init = &(struct clk_init_data){
  642. .name = "gcc_tsif_ref_clk_src",
  643. .parent_names = gcc_parent_names_6,
  644. .num_parents = 5,
  645. .ops = &clk_rcg2_ops,
  646. },
  647. };
  648. static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
  649. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  650. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  651. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  652. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  653. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  654. { }
  655. };
  656. static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
  657. .cmd_rcgr = 0x7501c,
  658. .mnd_width = 8,
  659. .hid_width = 5,
  660. .parent_map = gcc_parent_map_0,
  661. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  662. .clkr.hw.init = &(struct clk_init_data){
  663. .name = "gcc_ufs_card_axi_clk_src",
  664. .parent_names = gcc_parent_names_0,
  665. .num_parents = 4,
  666. .ops = &clk_rcg2_shared_ops,
  667. },
  668. };
  669. static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
  670. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  671. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  672. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  673. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  674. { }
  675. };
  676. static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
  677. .cmd_rcgr = 0x7505c,
  678. .mnd_width = 0,
  679. .hid_width = 5,
  680. .parent_map = gcc_parent_map_0,
  681. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  682. .clkr.hw.init = &(struct clk_init_data){
  683. .name = "gcc_ufs_card_ice_core_clk_src",
  684. .parent_names = gcc_parent_names_0,
  685. .num_parents = 4,
  686. .ops = &clk_rcg2_shared_ops,
  687. },
  688. };
  689. static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
  690. .cmd_rcgr = 0x75090,
  691. .mnd_width = 0,
  692. .hid_width = 5,
  693. .parent_map = gcc_parent_map_4,
  694. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  695. .clkr.hw.init = &(struct clk_init_data){
  696. .name = "gcc_ufs_card_phy_aux_clk_src",
  697. .parent_names = gcc_parent_names_4,
  698. .num_parents = 2,
  699. .ops = &clk_rcg2_ops,
  700. },
  701. };
  702. static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
  703. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  704. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  705. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  706. { }
  707. };
  708. static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
  709. .cmd_rcgr = 0x75074,
  710. .mnd_width = 0,
  711. .hid_width = 5,
  712. .parent_map = gcc_parent_map_0,
  713. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  714. .clkr.hw.init = &(struct clk_init_data){
  715. .name = "gcc_ufs_card_unipro_core_clk_src",
  716. .parent_names = gcc_parent_names_0,
  717. .num_parents = 4,
  718. .ops = &clk_rcg2_shared_ops,
  719. },
  720. };
  721. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  722. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  723. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  724. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  725. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  726. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  727. { }
  728. };
  729. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  730. .cmd_rcgr = 0x7701c,
  731. .mnd_width = 8,
  732. .hid_width = 5,
  733. .parent_map = gcc_parent_map_0,
  734. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  735. .clkr.hw.init = &(struct clk_init_data){
  736. .name = "gcc_ufs_phy_axi_clk_src",
  737. .parent_names = gcc_parent_names_0,
  738. .num_parents = 4,
  739. .ops = &clk_rcg2_shared_ops,
  740. },
  741. };
  742. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  743. .cmd_rcgr = 0x7705c,
  744. .mnd_width = 0,
  745. .hid_width = 5,
  746. .parent_map = gcc_parent_map_0,
  747. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  748. .clkr.hw.init = &(struct clk_init_data){
  749. .name = "gcc_ufs_phy_ice_core_clk_src",
  750. .parent_names = gcc_parent_names_0,
  751. .num_parents = 4,
  752. .ops = &clk_rcg2_shared_ops,
  753. },
  754. };
  755. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  756. .cmd_rcgr = 0x77090,
  757. .mnd_width = 0,
  758. .hid_width = 5,
  759. .parent_map = gcc_parent_map_4,
  760. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  761. .clkr.hw.init = &(struct clk_init_data){
  762. .name = "gcc_ufs_phy_phy_aux_clk_src",
  763. .parent_names = gcc_parent_names_4,
  764. .num_parents = 2,
  765. .ops = &clk_rcg2_shared_ops,
  766. },
  767. };
  768. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  769. .cmd_rcgr = 0x77074,
  770. .mnd_width = 0,
  771. .hid_width = 5,
  772. .parent_map = gcc_parent_map_0,
  773. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  774. .clkr.hw.init = &(struct clk_init_data){
  775. .name = "gcc_ufs_phy_unipro_core_clk_src",
  776. .parent_names = gcc_parent_names_0,
  777. .num_parents = 4,
  778. .ops = &clk_rcg2_shared_ops,
  779. },
  780. };
  781. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  782. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  783. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  784. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  785. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  786. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  787. { }
  788. };
  789. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  790. .cmd_rcgr = 0xf018,
  791. .mnd_width = 8,
  792. .hid_width = 5,
  793. .parent_map = gcc_parent_map_0,
  794. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  795. .clkr.hw.init = &(struct clk_init_data){
  796. .name = "gcc_usb30_prim_master_clk_src",
  797. .parent_names = gcc_parent_names_0,
  798. .num_parents = 4,
  799. .ops = &clk_rcg2_shared_ops,
  800. },
  801. };
  802. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  803. F(19200000, P_BI_TCXO, 1, 0, 0),
  804. F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
  805. F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
  806. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  807. { }
  808. };
  809. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  810. .cmd_rcgr = 0xf030,
  811. .mnd_width = 0,
  812. .hid_width = 5,
  813. .parent_map = gcc_parent_map_0,
  814. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  817. .parent_names = gcc_parent_names_0,
  818. .num_parents = 4,
  819. .ops = &clk_rcg2_shared_ops,
  820. },
  821. };
  822. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  823. .cmd_rcgr = 0x10018,
  824. .mnd_width = 8,
  825. .hid_width = 5,
  826. .parent_map = gcc_parent_map_0,
  827. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  828. .clkr.hw.init = &(struct clk_init_data){
  829. .name = "gcc_usb30_sec_master_clk_src",
  830. .parent_names = gcc_parent_names_0,
  831. .num_parents = 4,
  832. .ops = &clk_rcg2_ops,
  833. },
  834. };
  835. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  836. .cmd_rcgr = 0x10030,
  837. .mnd_width = 0,
  838. .hid_width = 5,
  839. .parent_map = gcc_parent_map_0,
  840. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  841. .clkr.hw.init = &(struct clk_init_data){
  842. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  843. .parent_names = gcc_parent_names_0,
  844. .num_parents = 4,
  845. .ops = &clk_rcg2_ops,
  846. },
  847. };
  848. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  849. .cmd_rcgr = 0xf05c,
  850. .mnd_width = 0,
  851. .hid_width = 5,
  852. .parent_map = gcc_parent_map_2,
  853. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "gcc_usb3_prim_phy_aux_clk_src",
  856. .parent_names = gcc_parent_names_2,
  857. .num_parents = 3,
  858. .ops = &clk_rcg2_ops,
  859. },
  860. };
  861. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  862. .cmd_rcgr = 0x1005c,
  863. .mnd_width = 0,
  864. .hid_width = 5,
  865. .parent_map = gcc_parent_map_2,
  866. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  867. .clkr.hw.init = &(struct clk_init_data){
  868. .name = "gcc_usb3_sec_phy_aux_clk_src",
  869. .parent_names = gcc_parent_names_2,
  870. .num_parents = 3,
  871. .ops = &clk_rcg2_shared_ops,
  872. },
  873. };
  874. static struct clk_rcg2 gcc_vs_ctrl_clk_src = {
  875. .cmd_rcgr = 0x7a030,
  876. .mnd_width = 0,
  877. .hid_width = 5,
  878. .parent_map = gcc_parent_map_3,
  879. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  880. .clkr.hw.init = &(struct clk_init_data){
  881. .name = "gcc_vs_ctrl_clk_src",
  882. .parent_names = gcc_parent_names_3,
  883. .num_parents = 3,
  884. .ops = &clk_rcg2_ops,
  885. },
  886. };
  887. static const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = {
  888. F(19200000, P_BI_TCXO, 1, 0, 0),
  889. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  890. F(600000000, P_GPLL0_OUT_MAIN, 1, 0, 0),
  891. { }
  892. };
  893. static struct clk_rcg2 gcc_vsensor_clk_src = {
  894. .cmd_rcgr = 0x7a018,
  895. .mnd_width = 0,
  896. .hid_width = 5,
  897. .parent_map = gcc_parent_map_3,
  898. .freq_tbl = ftbl_gcc_vsensor_clk_src,
  899. .clkr.hw.init = &(struct clk_init_data){
  900. .name = "gcc_vsensor_clk_src",
  901. .parent_names = gcc_parent_names_8,
  902. .num_parents = 3,
  903. .ops = &clk_rcg2_ops,
  904. },
  905. };
  906. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  907. .halt_reg = 0x90014,
  908. .halt_check = BRANCH_HALT,
  909. .clkr = {
  910. .enable_reg = 0x90014,
  911. .enable_mask = BIT(0),
  912. .hw.init = &(struct clk_init_data){
  913. .name = "gcc_aggre_noc_pcie_tbu_clk",
  914. .ops = &clk_branch2_ops,
  915. },
  916. },
  917. };
  918. static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
  919. .halt_reg = 0x82028,
  920. .halt_check = BRANCH_HALT,
  921. .hwcg_reg = 0x82028,
  922. .hwcg_bit = 1,
  923. .clkr = {
  924. .enable_reg = 0x82028,
  925. .enable_mask = BIT(0),
  926. .hw.init = &(struct clk_init_data){
  927. .name = "gcc_aggre_ufs_card_axi_clk",
  928. .parent_names = (const char *[]){
  929. "gcc_ufs_card_axi_clk_src",
  930. },
  931. .num_parents = 1,
  932. .flags = CLK_SET_RATE_PARENT,
  933. .ops = &clk_branch2_ops,
  934. },
  935. },
  936. };
  937. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  938. .halt_reg = 0x82024,
  939. .halt_check = BRANCH_HALT,
  940. .hwcg_reg = 0x82024,
  941. .hwcg_bit = 1,
  942. .clkr = {
  943. .enable_reg = 0x82024,
  944. .enable_mask = BIT(0),
  945. .hw.init = &(struct clk_init_data){
  946. .name = "gcc_aggre_ufs_phy_axi_clk",
  947. .parent_names = (const char *[]){
  948. "gcc_ufs_phy_axi_clk_src",
  949. },
  950. .num_parents = 1,
  951. .flags = CLK_SET_RATE_PARENT,
  952. .ops = &clk_branch2_ops,
  953. },
  954. },
  955. };
  956. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  957. .halt_reg = 0x8201c,
  958. .halt_check = BRANCH_HALT,
  959. .clkr = {
  960. .enable_reg = 0x8201c,
  961. .enable_mask = BIT(0),
  962. .hw.init = &(struct clk_init_data){
  963. .name = "gcc_aggre_usb3_prim_axi_clk",
  964. .parent_names = (const char *[]){
  965. "gcc_usb30_prim_master_clk_src",
  966. },
  967. .num_parents = 1,
  968. .flags = CLK_SET_RATE_PARENT,
  969. .ops = &clk_branch2_ops,
  970. },
  971. },
  972. };
  973. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  974. .halt_reg = 0x82020,
  975. .halt_check = BRANCH_HALT,
  976. .clkr = {
  977. .enable_reg = 0x82020,
  978. .enable_mask = BIT(0),
  979. .hw.init = &(struct clk_init_data){
  980. .name = "gcc_aggre_usb3_sec_axi_clk",
  981. .parent_names = (const char *[]){
  982. "gcc_usb30_sec_master_clk_src",
  983. },
  984. .num_parents = 1,
  985. .flags = CLK_SET_RATE_PARENT,
  986. .ops = &clk_branch2_ops,
  987. },
  988. },
  989. };
  990. static struct clk_branch gcc_apc_vs_clk = {
  991. .halt_reg = 0x7a050,
  992. .halt_check = BRANCH_HALT,
  993. .clkr = {
  994. .enable_reg = 0x7a050,
  995. .enable_mask = BIT(0),
  996. .hw.init = &(struct clk_init_data){
  997. .name = "gcc_apc_vs_clk",
  998. .parent_names = (const char *[]){
  999. "gcc_vsensor_clk_src",
  1000. },
  1001. .num_parents = 1,
  1002. .flags = CLK_SET_RATE_PARENT,
  1003. .ops = &clk_branch2_ops,
  1004. },
  1005. },
  1006. };
  1007. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1008. .halt_reg = 0x38004,
  1009. .halt_check = BRANCH_HALT_VOTED,
  1010. .hwcg_reg = 0x38004,
  1011. .hwcg_bit = 1,
  1012. .clkr = {
  1013. .enable_reg = 0x52004,
  1014. .enable_mask = BIT(10),
  1015. .hw.init = &(struct clk_init_data){
  1016. .name = "gcc_boot_rom_ahb_clk",
  1017. .ops = &clk_branch2_ops,
  1018. },
  1019. },
  1020. };
  1021. static struct clk_branch gcc_camera_ahb_clk = {
  1022. .halt_reg = 0xb008,
  1023. .halt_check = BRANCH_HALT,
  1024. .hwcg_reg = 0xb008,
  1025. .hwcg_bit = 1,
  1026. .clkr = {
  1027. .enable_reg = 0xb008,
  1028. .enable_mask = BIT(0),
  1029. .hw.init = &(struct clk_init_data){
  1030. .name = "gcc_camera_ahb_clk",
  1031. .flags = CLK_IS_CRITICAL,
  1032. .ops = &clk_branch2_ops,
  1033. },
  1034. },
  1035. };
  1036. static struct clk_branch gcc_camera_axi_clk = {
  1037. .halt_reg = 0xb020,
  1038. .halt_check = BRANCH_VOTED,
  1039. .clkr = {
  1040. .enable_reg = 0xb020,
  1041. .enable_mask = BIT(0),
  1042. .hw.init = &(struct clk_init_data){
  1043. .name = "gcc_camera_axi_clk",
  1044. .ops = &clk_branch2_ops,
  1045. },
  1046. },
  1047. };
  1048. static struct clk_branch gcc_camera_xo_clk = {
  1049. .halt_reg = 0xb02c,
  1050. .halt_check = BRANCH_HALT,
  1051. .clkr = {
  1052. .enable_reg = 0xb02c,
  1053. .enable_mask = BIT(0),
  1054. .hw.init = &(struct clk_init_data){
  1055. .name = "gcc_camera_xo_clk",
  1056. .flags = CLK_IS_CRITICAL,
  1057. .ops = &clk_branch2_ops,
  1058. },
  1059. },
  1060. };
  1061. static struct clk_branch gcc_ce1_ahb_clk = {
  1062. .halt_reg = 0x4100c,
  1063. .halt_check = BRANCH_HALT_VOTED,
  1064. .hwcg_reg = 0x4100c,
  1065. .hwcg_bit = 1,
  1066. .clkr = {
  1067. .enable_reg = 0x52004,
  1068. .enable_mask = BIT(3),
  1069. .hw.init = &(struct clk_init_data){
  1070. .name = "gcc_ce1_ahb_clk",
  1071. .ops = &clk_branch2_ops,
  1072. },
  1073. },
  1074. };
  1075. static struct clk_branch gcc_ce1_axi_clk = {
  1076. .halt_reg = 0x41008,
  1077. .halt_check = BRANCH_HALT_VOTED,
  1078. .clkr = {
  1079. .enable_reg = 0x52004,
  1080. .enable_mask = BIT(4),
  1081. .hw.init = &(struct clk_init_data){
  1082. .name = "gcc_ce1_axi_clk",
  1083. .ops = &clk_branch2_ops,
  1084. },
  1085. },
  1086. };
  1087. static struct clk_branch gcc_ce1_clk = {
  1088. .halt_reg = 0x41004,
  1089. .halt_check = BRANCH_HALT_VOTED,
  1090. .clkr = {
  1091. .enable_reg = 0x52004,
  1092. .enable_mask = BIT(5),
  1093. .hw.init = &(struct clk_init_data){
  1094. .name = "gcc_ce1_clk",
  1095. .ops = &clk_branch2_ops,
  1096. },
  1097. },
  1098. };
  1099. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1100. .halt_reg = 0x502c,
  1101. .halt_check = BRANCH_HALT,
  1102. .clkr = {
  1103. .enable_reg = 0x502c,
  1104. .enable_mask = BIT(0),
  1105. .hw.init = &(struct clk_init_data){
  1106. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1107. .parent_names = (const char *[]){
  1108. "gcc_usb30_prim_master_clk_src",
  1109. },
  1110. .num_parents = 1,
  1111. .flags = CLK_SET_RATE_PARENT,
  1112. .ops = &clk_branch2_ops,
  1113. },
  1114. },
  1115. };
  1116. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  1117. .halt_reg = 0x5030,
  1118. .halt_check = BRANCH_HALT,
  1119. .clkr = {
  1120. .enable_reg = 0x5030,
  1121. .enable_mask = BIT(0),
  1122. .hw.init = &(struct clk_init_data){
  1123. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  1124. .parent_names = (const char *[]){
  1125. "gcc_usb30_sec_master_clk_src",
  1126. },
  1127. .num_parents = 1,
  1128. .flags = CLK_SET_RATE_PARENT,
  1129. .ops = &clk_branch2_ops,
  1130. },
  1131. },
  1132. };
  1133. static struct clk_branch gcc_cpuss_ahb_clk = {
  1134. .halt_reg = 0x48000,
  1135. .halt_check = BRANCH_HALT_VOTED,
  1136. .clkr = {
  1137. .enable_reg = 0x52004,
  1138. .enable_mask = BIT(21),
  1139. .hw.init = &(struct clk_init_data){
  1140. .name = "gcc_cpuss_ahb_clk",
  1141. .parent_names = (const char *[]){
  1142. "gcc_cpuss_ahb_clk_src",
  1143. },
  1144. .num_parents = 1,
  1145. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1146. .ops = &clk_branch2_ops,
  1147. },
  1148. },
  1149. };
  1150. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  1151. .halt_reg = 0x48008,
  1152. .halt_check = BRANCH_HALT,
  1153. .clkr = {
  1154. .enable_reg = 0x48008,
  1155. .enable_mask = BIT(0),
  1156. .hw.init = &(struct clk_init_data){
  1157. .name = "gcc_cpuss_rbcpr_clk",
  1158. .parent_names = (const char *[]){
  1159. "gcc_cpuss_rbcpr_clk_src",
  1160. },
  1161. .num_parents = 1,
  1162. .flags = CLK_SET_RATE_PARENT,
  1163. .ops = &clk_branch2_ops,
  1164. },
  1165. },
  1166. };
  1167. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1168. .halt_reg = 0x44038,
  1169. .halt_check = BRANCH_VOTED,
  1170. .clkr = {
  1171. .enable_reg = 0x44038,
  1172. .enable_mask = BIT(0),
  1173. .hw.init = &(struct clk_init_data){
  1174. .name = "gcc_ddrss_gpu_axi_clk",
  1175. .ops = &clk_branch2_ops,
  1176. },
  1177. },
  1178. };
  1179. static struct clk_branch gcc_disp_ahb_clk = {
  1180. .halt_reg = 0xb00c,
  1181. .halt_check = BRANCH_HALT,
  1182. .hwcg_reg = 0xb00c,
  1183. .hwcg_bit = 1,
  1184. .clkr = {
  1185. .enable_reg = 0xb00c,
  1186. .enable_mask = BIT(0),
  1187. .hw.init = &(struct clk_init_data){
  1188. .name = "gcc_disp_ahb_clk",
  1189. .flags = CLK_IS_CRITICAL,
  1190. .ops = &clk_branch2_ops,
  1191. },
  1192. },
  1193. };
  1194. static struct clk_branch gcc_disp_axi_clk = {
  1195. .halt_reg = 0xb024,
  1196. .halt_check = BRANCH_VOTED,
  1197. .clkr = {
  1198. .enable_reg = 0xb024,
  1199. .enable_mask = BIT(0),
  1200. .hw.init = &(struct clk_init_data){
  1201. .name = "gcc_disp_axi_clk",
  1202. .ops = &clk_branch2_ops,
  1203. },
  1204. },
  1205. };
  1206. static struct clk_branch gcc_disp_gpll0_clk_src = {
  1207. .halt_check = BRANCH_HALT_DELAY,
  1208. .clkr = {
  1209. .enable_reg = 0x52004,
  1210. .enable_mask = BIT(18),
  1211. .hw.init = &(struct clk_init_data){
  1212. .name = "gcc_disp_gpll0_clk_src",
  1213. .parent_names = (const char *[]){
  1214. "gpll0",
  1215. },
  1216. .num_parents = 1,
  1217. .ops = &clk_branch2_ops,
  1218. },
  1219. },
  1220. };
  1221. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  1222. .halt_check = BRANCH_HALT_DELAY,
  1223. .clkr = {
  1224. .enable_reg = 0x52004,
  1225. .enable_mask = BIT(19),
  1226. .hw.init = &(struct clk_init_data){
  1227. .name = "gcc_disp_gpll0_div_clk_src",
  1228. .parent_names = (const char *[]){
  1229. "gpll0_out_even",
  1230. },
  1231. .num_parents = 1,
  1232. .ops = &clk_branch2_ops,
  1233. },
  1234. },
  1235. };
  1236. static struct clk_branch gcc_disp_xo_clk = {
  1237. .halt_reg = 0xb030,
  1238. .halt_check = BRANCH_HALT,
  1239. .clkr = {
  1240. .enable_reg = 0xb030,
  1241. .enable_mask = BIT(0),
  1242. .hw.init = &(struct clk_init_data){
  1243. .name = "gcc_disp_xo_clk",
  1244. .flags = CLK_IS_CRITICAL,
  1245. .ops = &clk_branch2_ops,
  1246. },
  1247. },
  1248. };
  1249. static struct clk_branch gcc_gp1_clk = {
  1250. .halt_reg = 0x64000,
  1251. .halt_check = BRANCH_HALT,
  1252. .clkr = {
  1253. .enable_reg = 0x64000,
  1254. .enable_mask = BIT(0),
  1255. .hw.init = &(struct clk_init_data){
  1256. .name = "gcc_gp1_clk",
  1257. .parent_names = (const char *[]){
  1258. "gcc_gp1_clk_src",
  1259. },
  1260. .num_parents = 1,
  1261. .flags = CLK_SET_RATE_PARENT,
  1262. .ops = &clk_branch2_ops,
  1263. },
  1264. },
  1265. };
  1266. static struct clk_branch gcc_gp2_clk = {
  1267. .halt_reg = 0x65000,
  1268. .halt_check = BRANCH_HALT,
  1269. .clkr = {
  1270. .enable_reg = 0x65000,
  1271. .enable_mask = BIT(0),
  1272. .hw.init = &(struct clk_init_data){
  1273. .name = "gcc_gp2_clk",
  1274. .parent_names = (const char *[]){
  1275. "gcc_gp2_clk_src",
  1276. },
  1277. .num_parents = 1,
  1278. .flags = CLK_SET_RATE_PARENT,
  1279. .ops = &clk_branch2_ops,
  1280. },
  1281. },
  1282. };
  1283. static struct clk_branch gcc_gp3_clk = {
  1284. .halt_reg = 0x66000,
  1285. .halt_check = BRANCH_HALT,
  1286. .clkr = {
  1287. .enable_reg = 0x66000,
  1288. .enable_mask = BIT(0),
  1289. .hw.init = &(struct clk_init_data){
  1290. .name = "gcc_gp3_clk",
  1291. .parent_names = (const char *[]){
  1292. "gcc_gp3_clk_src",
  1293. },
  1294. .num_parents = 1,
  1295. .flags = CLK_SET_RATE_PARENT,
  1296. .ops = &clk_branch2_ops,
  1297. },
  1298. },
  1299. };
  1300. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1301. .halt_reg = 0x71004,
  1302. .halt_check = BRANCH_HALT,
  1303. .hwcg_reg = 0x71004,
  1304. .hwcg_bit = 1,
  1305. .clkr = {
  1306. .enable_reg = 0x71004,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "gcc_gpu_cfg_ahb_clk",
  1310. .flags = CLK_IS_CRITICAL,
  1311. .ops = &clk_branch2_ops,
  1312. },
  1313. },
  1314. };
  1315. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1316. .halt_check = BRANCH_HALT_DELAY,
  1317. .clkr = {
  1318. .enable_reg = 0x52004,
  1319. .enable_mask = BIT(15),
  1320. .hw.init = &(struct clk_init_data){
  1321. .name = "gcc_gpu_gpll0_clk_src",
  1322. .parent_names = (const char *[]){
  1323. "gpll0",
  1324. },
  1325. .num_parents = 1,
  1326. .ops = &clk_branch2_ops,
  1327. },
  1328. },
  1329. };
  1330. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1331. .halt_check = BRANCH_HALT_DELAY,
  1332. .clkr = {
  1333. .enable_reg = 0x52004,
  1334. .enable_mask = BIT(16),
  1335. .hw.init = &(struct clk_init_data){
  1336. .name = "gcc_gpu_gpll0_div_clk_src",
  1337. .parent_names = (const char *[]){
  1338. "gpll0_out_even",
  1339. },
  1340. .num_parents = 1,
  1341. .ops = &clk_branch2_ops,
  1342. },
  1343. },
  1344. };
  1345. static struct clk_branch gcc_gpu_iref_clk = {
  1346. .halt_reg = 0x8c010,
  1347. .halt_check = BRANCH_HALT,
  1348. .clkr = {
  1349. .enable_reg = 0x8c010,
  1350. .enable_mask = BIT(0),
  1351. .hw.init = &(struct clk_init_data){
  1352. .name = "gcc_gpu_iref_clk",
  1353. .ops = &clk_branch2_ops,
  1354. },
  1355. },
  1356. };
  1357. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1358. .halt_reg = 0x7100c,
  1359. .halt_check = BRANCH_VOTED,
  1360. .clkr = {
  1361. .enable_reg = 0x7100c,
  1362. .enable_mask = BIT(0),
  1363. .hw.init = &(struct clk_init_data){
  1364. .name = "gcc_gpu_memnoc_gfx_clk",
  1365. .ops = &clk_branch2_ops,
  1366. },
  1367. },
  1368. };
  1369. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1370. .halt_reg = 0x71018,
  1371. .halt_check = BRANCH_HALT,
  1372. .clkr = {
  1373. .enable_reg = 0x71018,
  1374. .enable_mask = BIT(0),
  1375. .hw.init = &(struct clk_init_data){
  1376. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1377. .ops = &clk_branch2_ops,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch gcc_gpu_vs_clk = {
  1382. .halt_reg = 0x7a04c,
  1383. .halt_check = BRANCH_HALT,
  1384. .clkr = {
  1385. .enable_reg = 0x7a04c,
  1386. .enable_mask = BIT(0),
  1387. .hw.init = &(struct clk_init_data){
  1388. .name = "gcc_gpu_vs_clk",
  1389. .parent_names = (const char *[]){
  1390. "gcc_vsensor_clk_src",
  1391. },
  1392. .num_parents = 1,
  1393. .flags = CLK_SET_RATE_PARENT,
  1394. .ops = &clk_branch2_ops,
  1395. },
  1396. },
  1397. };
  1398. static struct clk_branch gcc_mss_axis2_clk = {
  1399. .halt_reg = 0x8a008,
  1400. .halt_check = BRANCH_HALT,
  1401. .clkr = {
  1402. .enable_reg = 0x8a008,
  1403. .enable_mask = BIT(0),
  1404. .hw.init = &(struct clk_init_data){
  1405. .name = "gcc_mss_axis2_clk",
  1406. .ops = &clk_branch2_ops,
  1407. },
  1408. },
  1409. };
  1410. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1411. .halt_reg = 0x8a000,
  1412. .halt_check = BRANCH_HALT,
  1413. .hwcg_reg = 0x8a000,
  1414. .hwcg_bit = 1,
  1415. .clkr = {
  1416. .enable_reg = 0x8a000,
  1417. .enable_mask = BIT(0),
  1418. .hw.init = &(struct clk_init_data){
  1419. .name = "gcc_mss_cfg_ahb_clk",
  1420. .ops = &clk_branch2_ops,
  1421. },
  1422. },
  1423. };
  1424. static struct clk_branch gcc_mss_gpll0_div_clk_src = {
  1425. .halt_check = BRANCH_HALT_DELAY,
  1426. .clkr = {
  1427. .enable_reg = 0x52004,
  1428. .enable_mask = BIT(17),
  1429. .hw.init = &(struct clk_init_data){
  1430. .name = "gcc_mss_gpll0_div_clk_src",
  1431. .ops = &clk_branch2_ops,
  1432. },
  1433. },
  1434. };
  1435. static struct clk_branch gcc_mss_mfab_axis_clk = {
  1436. .halt_reg = 0x8a004,
  1437. .halt_check = BRANCH_VOTED,
  1438. .hwcg_reg = 0x8a004,
  1439. .hwcg_bit = 1,
  1440. .clkr = {
  1441. .enable_reg = 0x8a004,
  1442. .enable_mask = BIT(0),
  1443. .hw.init = &(struct clk_init_data){
  1444. .name = "gcc_mss_mfab_axis_clk",
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
  1450. .halt_reg = 0x8a154,
  1451. .halt_check = BRANCH_VOTED,
  1452. .clkr = {
  1453. .enable_reg = 0x8a154,
  1454. .enable_mask = BIT(0),
  1455. .hw.init = &(struct clk_init_data){
  1456. .name = "gcc_mss_q6_memnoc_axi_clk",
  1457. .ops = &clk_branch2_ops,
  1458. },
  1459. },
  1460. };
  1461. static struct clk_branch gcc_mss_snoc_axi_clk = {
  1462. .halt_reg = 0x8a150,
  1463. .halt_check = BRANCH_HALT,
  1464. .clkr = {
  1465. .enable_reg = 0x8a150,
  1466. .enable_mask = BIT(0),
  1467. .hw.init = &(struct clk_init_data){
  1468. .name = "gcc_mss_snoc_axi_clk",
  1469. .ops = &clk_branch2_ops,
  1470. },
  1471. },
  1472. };
  1473. static struct clk_branch gcc_mss_vs_clk = {
  1474. .halt_reg = 0x7a048,
  1475. .halt_check = BRANCH_HALT,
  1476. .clkr = {
  1477. .enable_reg = 0x7a048,
  1478. .enable_mask = BIT(0),
  1479. .hw.init = &(struct clk_init_data){
  1480. .name = "gcc_mss_vs_clk",
  1481. .parent_names = (const char *[]){
  1482. "gcc_vsensor_clk_src",
  1483. },
  1484. .num_parents = 1,
  1485. .flags = CLK_SET_RATE_PARENT,
  1486. .ops = &clk_branch2_ops,
  1487. },
  1488. },
  1489. };
  1490. static struct clk_branch gcc_pcie_0_aux_clk = {
  1491. .halt_reg = 0x6b01c,
  1492. .halt_check = BRANCH_HALT_VOTED,
  1493. .clkr = {
  1494. .enable_reg = 0x5200c,
  1495. .enable_mask = BIT(3),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "gcc_pcie_0_aux_clk",
  1498. .parent_names = (const char *[]){
  1499. "gcc_pcie_0_aux_clk_src",
  1500. },
  1501. .num_parents = 1,
  1502. .flags = CLK_SET_RATE_PARENT,
  1503. .ops = &clk_branch2_ops,
  1504. },
  1505. },
  1506. };
  1507. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1508. .halt_reg = 0x6b018,
  1509. .halt_check = BRANCH_HALT_VOTED,
  1510. .hwcg_reg = 0x6b018,
  1511. .hwcg_bit = 1,
  1512. .clkr = {
  1513. .enable_reg = 0x5200c,
  1514. .enable_mask = BIT(2),
  1515. .hw.init = &(struct clk_init_data){
  1516. .name = "gcc_pcie_0_cfg_ahb_clk",
  1517. .ops = &clk_branch2_ops,
  1518. },
  1519. },
  1520. };
  1521. static struct clk_branch gcc_pcie_0_clkref_clk = {
  1522. .halt_reg = 0x8c00c,
  1523. .halt_check = BRANCH_HALT,
  1524. .clkr = {
  1525. .enable_reg = 0x8c00c,
  1526. .enable_mask = BIT(0),
  1527. .hw.init = &(struct clk_init_data){
  1528. .name = "gcc_pcie_0_clkref_clk",
  1529. .ops = &clk_branch2_ops,
  1530. },
  1531. },
  1532. };
  1533. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1534. .halt_reg = 0x6b014,
  1535. .halt_check = BRANCH_HALT_VOTED,
  1536. .clkr = {
  1537. .enable_reg = 0x5200c,
  1538. .enable_mask = BIT(1),
  1539. .hw.init = &(struct clk_init_data){
  1540. .name = "gcc_pcie_0_mstr_axi_clk",
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1546. .halt_check = BRANCH_HALT_SKIP,
  1547. .clkr = {
  1548. .enable_reg = 0x5200c,
  1549. .enable_mask = BIT(4),
  1550. .hw.init = &(struct clk_init_data){
  1551. .name = "gcc_pcie_0_pipe_clk",
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1557. .halt_reg = 0x6b010,
  1558. .halt_check = BRANCH_HALT_VOTED,
  1559. .hwcg_reg = 0x6b010,
  1560. .hwcg_bit = 1,
  1561. .clkr = {
  1562. .enable_reg = 0x5200c,
  1563. .enable_mask = BIT(0),
  1564. .hw.init = &(struct clk_init_data){
  1565. .name = "gcc_pcie_0_slv_axi_clk",
  1566. .ops = &clk_branch2_ops,
  1567. },
  1568. },
  1569. };
  1570. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1571. .halt_reg = 0x6b00c,
  1572. .halt_check = BRANCH_HALT_VOTED,
  1573. .clkr = {
  1574. .enable_reg = 0x5200c,
  1575. .enable_mask = BIT(5),
  1576. .hw.init = &(struct clk_init_data){
  1577. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1578. .ops = &clk_branch2_ops,
  1579. },
  1580. },
  1581. };
  1582. static struct clk_branch gcc_pcie_1_aux_clk = {
  1583. .halt_reg = 0x8d01c,
  1584. .halt_check = BRANCH_HALT_VOTED,
  1585. .clkr = {
  1586. .enable_reg = 0x52004,
  1587. .enable_mask = BIT(29),
  1588. .hw.init = &(struct clk_init_data){
  1589. .name = "gcc_pcie_1_aux_clk",
  1590. .parent_names = (const char *[]){
  1591. "gcc_pcie_1_aux_clk_src",
  1592. },
  1593. .num_parents = 1,
  1594. .flags = CLK_SET_RATE_PARENT,
  1595. .ops = &clk_branch2_ops,
  1596. },
  1597. },
  1598. };
  1599. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1600. .halt_reg = 0x8d018,
  1601. .halt_check = BRANCH_HALT_VOTED,
  1602. .hwcg_reg = 0x8d018,
  1603. .hwcg_bit = 1,
  1604. .clkr = {
  1605. .enable_reg = 0x52004,
  1606. .enable_mask = BIT(28),
  1607. .hw.init = &(struct clk_init_data){
  1608. .name = "gcc_pcie_1_cfg_ahb_clk",
  1609. .ops = &clk_branch2_ops,
  1610. },
  1611. },
  1612. };
  1613. static struct clk_branch gcc_pcie_1_clkref_clk = {
  1614. .halt_reg = 0x8c02c,
  1615. .halt_check = BRANCH_HALT,
  1616. .clkr = {
  1617. .enable_reg = 0x8c02c,
  1618. .enable_mask = BIT(0),
  1619. .hw.init = &(struct clk_init_data){
  1620. .name = "gcc_pcie_1_clkref_clk",
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1626. .halt_reg = 0x8d014,
  1627. .halt_check = BRANCH_HALT_VOTED,
  1628. .clkr = {
  1629. .enable_reg = 0x52004,
  1630. .enable_mask = BIT(27),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "gcc_pcie_1_mstr_axi_clk",
  1633. .ops = &clk_branch2_ops,
  1634. },
  1635. },
  1636. };
  1637. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1638. .halt_check = BRANCH_HALT_SKIP,
  1639. .clkr = {
  1640. .enable_reg = 0x52004,
  1641. .enable_mask = BIT(30),
  1642. .hw.init = &(struct clk_init_data){
  1643. .name = "gcc_pcie_1_pipe_clk",
  1644. .ops = &clk_branch2_ops,
  1645. },
  1646. },
  1647. };
  1648. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1649. .halt_reg = 0x8d010,
  1650. .halt_check = BRANCH_HALT_VOTED,
  1651. .hwcg_reg = 0x8d010,
  1652. .hwcg_bit = 1,
  1653. .clkr = {
  1654. .enable_reg = 0x52004,
  1655. .enable_mask = BIT(26),
  1656. .hw.init = &(struct clk_init_data){
  1657. .name = "gcc_pcie_1_slv_axi_clk",
  1658. .ops = &clk_branch2_ops,
  1659. },
  1660. },
  1661. };
  1662. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1663. .halt_reg = 0x8d00c,
  1664. .halt_check = BRANCH_HALT_VOTED,
  1665. .clkr = {
  1666. .enable_reg = 0x52004,
  1667. .enable_mask = BIT(25),
  1668. .hw.init = &(struct clk_init_data){
  1669. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_pcie_phy_aux_clk = {
  1675. .halt_reg = 0x6f004,
  1676. .halt_check = BRANCH_HALT,
  1677. .clkr = {
  1678. .enable_reg = 0x6f004,
  1679. .enable_mask = BIT(0),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "gcc_pcie_phy_aux_clk",
  1682. .parent_names = (const char *[]){
  1683. "gcc_pcie_0_aux_clk_src",
  1684. },
  1685. .num_parents = 1,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch gcc_pcie_phy_refgen_clk = {
  1692. .halt_reg = 0x6f02c,
  1693. .halt_check = BRANCH_HALT,
  1694. .clkr = {
  1695. .enable_reg = 0x6f02c,
  1696. .enable_mask = BIT(0),
  1697. .hw.init = &(struct clk_init_data){
  1698. .name = "gcc_pcie_phy_refgen_clk",
  1699. .parent_names = (const char *[]){
  1700. "gcc_pcie_phy_refgen_clk_src",
  1701. },
  1702. .num_parents = 1,
  1703. .flags = CLK_SET_RATE_PARENT,
  1704. .ops = &clk_branch2_ops,
  1705. },
  1706. },
  1707. };
  1708. static struct clk_branch gcc_pdm2_clk = {
  1709. .halt_reg = 0x3300c,
  1710. .halt_check = BRANCH_HALT,
  1711. .clkr = {
  1712. .enable_reg = 0x3300c,
  1713. .enable_mask = BIT(0),
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "gcc_pdm2_clk",
  1716. .parent_names = (const char *[]){
  1717. "gcc_pdm2_clk_src",
  1718. },
  1719. .num_parents = 1,
  1720. .flags = CLK_SET_RATE_PARENT,
  1721. .ops = &clk_branch2_ops,
  1722. },
  1723. },
  1724. };
  1725. static struct clk_branch gcc_pdm_ahb_clk = {
  1726. .halt_reg = 0x33004,
  1727. .halt_check = BRANCH_HALT,
  1728. .hwcg_reg = 0x33004,
  1729. .hwcg_bit = 1,
  1730. .clkr = {
  1731. .enable_reg = 0x33004,
  1732. .enable_mask = BIT(0),
  1733. .hw.init = &(struct clk_init_data){
  1734. .name = "gcc_pdm_ahb_clk",
  1735. .ops = &clk_branch2_ops,
  1736. },
  1737. },
  1738. };
  1739. static struct clk_branch gcc_pdm_xo4_clk = {
  1740. .halt_reg = 0x33008,
  1741. .halt_check = BRANCH_HALT,
  1742. .clkr = {
  1743. .enable_reg = 0x33008,
  1744. .enable_mask = BIT(0),
  1745. .hw.init = &(struct clk_init_data){
  1746. .name = "gcc_pdm_xo4_clk",
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch gcc_prng_ahb_clk = {
  1752. .halt_reg = 0x34004,
  1753. .halt_check = BRANCH_HALT_VOTED,
  1754. .hwcg_reg = 0x34004,
  1755. .hwcg_bit = 1,
  1756. .clkr = {
  1757. .enable_reg = 0x52004,
  1758. .enable_mask = BIT(13),
  1759. .hw.init = &(struct clk_init_data){
  1760. .name = "gcc_prng_ahb_clk",
  1761. .ops = &clk_branch2_ops,
  1762. },
  1763. },
  1764. };
  1765. static struct clk_branch gcc_qmip_camera_ahb_clk = {
  1766. .halt_reg = 0xb014,
  1767. .halt_check = BRANCH_HALT,
  1768. .hwcg_reg = 0xb014,
  1769. .hwcg_bit = 1,
  1770. .clkr = {
  1771. .enable_reg = 0xb014,
  1772. .enable_mask = BIT(0),
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "gcc_qmip_camera_ahb_clk",
  1775. .ops = &clk_branch2_ops,
  1776. },
  1777. },
  1778. };
  1779. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1780. .halt_reg = 0xb018,
  1781. .halt_check = BRANCH_HALT,
  1782. .hwcg_reg = 0xb018,
  1783. .hwcg_bit = 1,
  1784. .clkr = {
  1785. .enable_reg = 0xb018,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "gcc_qmip_disp_ahb_clk",
  1789. .ops = &clk_branch2_ops,
  1790. },
  1791. },
  1792. };
  1793. static struct clk_branch gcc_qmip_video_ahb_clk = {
  1794. .halt_reg = 0xb010,
  1795. .halt_check = BRANCH_HALT,
  1796. .hwcg_reg = 0xb010,
  1797. .hwcg_bit = 1,
  1798. .clkr = {
  1799. .enable_reg = 0xb010,
  1800. .enable_mask = BIT(0),
  1801. .hw.init = &(struct clk_init_data){
  1802. .name = "gcc_qmip_video_ahb_clk",
  1803. .ops = &clk_branch2_ops,
  1804. },
  1805. },
  1806. };
  1807. static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
  1808. .halt_reg = 0x4b000,
  1809. .halt_check = BRANCH_HALT,
  1810. .clkr = {
  1811. .enable_reg = 0x4b000,
  1812. .enable_mask = BIT(0),
  1813. .hw.init = &(struct clk_init_data){
  1814. .name = "gcc_qspi_cnoc_periph_ahb_clk",
  1815. .ops = &clk_branch2_ops,
  1816. },
  1817. },
  1818. };
  1819. static struct clk_branch gcc_qspi_core_clk = {
  1820. .halt_reg = 0x4b004,
  1821. .halt_check = BRANCH_HALT,
  1822. .clkr = {
  1823. .enable_reg = 0x4b004,
  1824. .enable_mask = BIT(0),
  1825. .hw.init = &(struct clk_init_data){
  1826. .name = "gcc_qspi_core_clk",
  1827. .parent_names = (const char *[]){
  1828. "gcc_qspi_core_clk_src",
  1829. },
  1830. .num_parents = 1,
  1831. .flags = CLK_SET_RATE_PARENT,
  1832. .ops = &clk_branch2_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1837. .halt_reg = 0x17030,
  1838. .halt_check = BRANCH_HALT_VOTED,
  1839. .clkr = {
  1840. .enable_reg = 0x5200c,
  1841. .enable_mask = BIT(10),
  1842. .hw.init = &(struct clk_init_data){
  1843. .name = "gcc_qupv3_wrap0_s0_clk",
  1844. .parent_names = (const char *[]){
  1845. "gcc_qupv3_wrap0_s0_clk_src",
  1846. },
  1847. .num_parents = 1,
  1848. .flags = CLK_SET_RATE_PARENT,
  1849. .ops = &clk_branch2_ops,
  1850. },
  1851. },
  1852. };
  1853. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1854. .halt_reg = 0x17160,
  1855. .halt_check = BRANCH_HALT_VOTED,
  1856. .clkr = {
  1857. .enable_reg = 0x5200c,
  1858. .enable_mask = BIT(11),
  1859. .hw.init = &(struct clk_init_data){
  1860. .name = "gcc_qupv3_wrap0_s1_clk",
  1861. .parent_names = (const char *[]){
  1862. "gcc_qupv3_wrap0_s1_clk_src",
  1863. },
  1864. .num_parents = 1,
  1865. .flags = CLK_SET_RATE_PARENT,
  1866. .ops = &clk_branch2_ops,
  1867. },
  1868. },
  1869. };
  1870. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  1871. .halt_reg = 0x17290,
  1872. .halt_check = BRANCH_HALT_VOTED,
  1873. .clkr = {
  1874. .enable_reg = 0x5200c,
  1875. .enable_mask = BIT(12),
  1876. .hw.init = &(struct clk_init_data){
  1877. .name = "gcc_qupv3_wrap0_s2_clk",
  1878. .parent_names = (const char *[]){
  1879. "gcc_qupv3_wrap0_s2_clk_src",
  1880. },
  1881. .num_parents = 1,
  1882. .flags = CLK_SET_RATE_PARENT,
  1883. .ops = &clk_branch2_ops,
  1884. },
  1885. },
  1886. };
  1887. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  1888. .halt_reg = 0x173c0,
  1889. .halt_check = BRANCH_HALT_VOTED,
  1890. .clkr = {
  1891. .enable_reg = 0x5200c,
  1892. .enable_mask = BIT(13),
  1893. .hw.init = &(struct clk_init_data){
  1894. .name = "gcc_qupv3_wrap0_s3_clk",
  1895. .parent_names = (const char *[]){
  1896. "gcc_qupv3_wrap0_s3_clk_src",
  1897. },
  1898. .num_parents = 1,
  1899. .flags = CLK_SET_RATE_PARENT,
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  1905. .halt_reg = 0x174f0,
  1906. .halt_check = BRANCH_HALT_VOTED,
  1907. .clkr = {
  1908. .enable_reg = 0x5200c,
  1909. .enable_mask = BIT(14),
  1910. .hw.init = &(struct clk_init_data){
  1911. .name = "gcc_qupv3_wrap0_s4_clk",
  1912. .parent_names = (const char *[]){
  1913. "gcc_qupv3_wrap0_s4_clk_src",
  1914. },
  1915. .num_parents = 1,
  1916. .flags = CLK_SET_RATE_PARENT,
  1917. .ops = &clk_branch2_ops,
  1918. },
  1919. },
  1920. };
  1921. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  1922. .halt_reg = 0x17620,
  1923. .halt_check = BRANCH_HALT_VOTED,
  1924. .clkr = {
  1925. .enable_reg = 0x5200c,
  1926. .enable_mask = BIT(15),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_qupv3_wrap0_s5_clk",
  1929. .parent_names = (const char *[]){
  1930. "gcc_qupv3_wrap0_s5_clk_src",
  1931. },
  1932. .num_parents = 1,
  1933. .flags = CLK_SET_RATE_PARENT,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  1939. .halt_reg = 0x17750,
  1940. .halt_check = BRANCH_HALT_VOTED,
  1941. .clkr = {
  1942. .enable_reg = 0x5200c,
  1943. .enable_mask = BIT(16),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "gcc_qupv3_wrap0_s6_clk",
  1946. .parent_names = (const char *[]){
  1947. "gcc_qupv3_wrap0_s6_clk_src",
  1948. },
  1949. .num_parents = 1,
  1950. .flags = CLK_SET_RATE_PARENT,
  1951. .ops = &clk_branch2_ops,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  1956. .halt_reg = 0x17880,
  1957. .halt_check = BRANCH_HALT_VOTED,
  1958. .clkr = {
  1959. .enable_reg = 0x5200c,
  1960. .enable_mask = BIT(17),
  1961. .hw.init = &(struct clk_init_data){
  1962. .name = "gcc_qupv3_wrap0_s7_clk",
  1963. .parent_names = (const char *[]){
  1964. "gcc_qupv3_wrap0_s7_clk_src",
  1965. },
  1966. .num_parents = 1,
  1967. .flags = CLK_SET_RATE_PARENT,
  1968. .ops = &clk_branch2_ops,
  1969. },
  1970. },
  1971. };
  1972. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  1973. .halt_reg = 0x18014,
  1974. .halt_check = BRANCH_HALT_VOTED,
  1975. .clkr = {
  1976. .enable_reg = 0x5200c,
  1977. .enable_mask = BIT(22),
  1978. .hw.init = &(struct clk_init_data){
  1979. .name = "gcc_qupv3_wrap1_s0_clk",
  1980. .parent_names = (const char *[]){
  1981. "gcc_qupv3_wrap1_s0_clk_src",
  1982. },
  1983. .num_parents = 1,
  1984. .flags = CLK_SET_RATE_PARENT,
  1985. .ops = &clk_branch2_ops,
  1986. },
  1987. },
  1988. };
  1989. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  1990. .halt_reg = 0x18144,
  1991. .halt_check = BRANCH_HALT_VOTED,
  1992. .clkr = {
  1993. .enable_reg = 0x5200c,
  1994. .enable_mask = BIT(23),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "gcc_qupv3_wrap1_s1_clk",
  1997. .parent_names = (const char *[]){
  1998. "gcc_qupv3_wrap1_s1_clk_src",
  1999. },
  2000. .num_parents = 1,
  2001. .flags = CLK_SET_RATE_PARENT,
  2002. .ops = &clk_branch2_ops,
  2003. },
  2004. },
  2005. };
  2006. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2007. .halt_reg = 0x18274,
  2008. .halt_check = BRANCH_HALT_VOTED,
  2009. .clkr = {
  2010. .enable_reg = 0x5200c,
  2011. .enable_mask = BIT(24),
  2012. .hw.init = &(struct clk_init_data){
  2013. .name = "gcc_qupv3_wrap1_s2_clk",
  2014. .parent_names = (const char *[]){
  2015. "gcc_qupv3_wrap1_s2_clk_src",
  2016. },
  2017. .num_parents = 1,
  2018. .flags = CLK_SET_RATE_PARENT,
  2019. .ops = &clk_branch2_ops,
  2020. },
  2021. },
  2022. };
  2023. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2024. .halt_reg = 0x183a4,
  2025. .halt_check = BRANCH_HALT_VOTED,
  2026. .clkr = {
  2027. .enable_reg = 0x5200c,
  2028. .enable_mask = BIT(25),
  2029. .hw.init = &(struct clk_init_data){
  2030. .name = "gcc_qupv3_wrap1_s3_clk",
  2031. .parent_names = (const char *[]){
  2032. "gcc_qupv3_wrap1_s3_clk_src",
  2033. },
  2034. .num_parents = 1,
  2035. .flags = CLK_SET_RATE_PARENT,
  2036. .ops = &clk_branch2_ops,
  2037. },
  2038. },
  2039. };
  2040. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2041. .halt_reg = 0x184d4,
  2042. .halt_check = BRANCH_HALT_VOTED,
  2043. .clkr = {
  2044. .enable_reg = 0x5200c,
  2045. .enable_mask = BIT(26),
  2046. .hw.init = &(struct clk_init_data){
  2047. .name = "gcc_qupv3_wrap1_s4_clk",
  2048. .parent_names = (const char *[]){
  2049. "gcc_qupv3_wrap1_s4_clk_src",
  2050. },
  2051. .num_parents = 1,
  2052. .flags = CLK_SET_RATE_PARENT,
  2053. .ops = &clk_branch2_ops,
  2054. },
  2055. },
  2056. };
  2057. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2058. .halt_reg = 0x18604,
  2059. .halt_check = BRANCH_HALT_VOTED,
  2060. .clkr = {
  2061. .enable_reg = 0x5200c,
  2062. .enable_mask = BIT(27),
  2063. .hw.init = &(struct clk_init_data){
  2064. .name = "gcc_qupv3_wrap1_s5_clk",
  2065. .parent_names = (const char *[]){
  2066. "gcc_qupv3_wrap1_s5_clk_src",
  2067. },
  2068. .num_parents = 1,
  2069. .flags = CLK_SET_RATE_PARENT,
  2070. .ops = &clk_branch2_ops,
  2071. },
  2072. },
  2073. };
  2074. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2075. .halt_reg = 0x18734,
  2076. .halt_check = BRANCH_HALT_VOTED,
  2077. .clkr = {
  2078. .enable_reg = 0x5200c,
  2079. .enable_mask = BIT(28),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "gcc_qupv3_wrap1_s6_clk",
  2082. .parent_names = (const char *[]){
  2083. "gcc_qupv3_wrap1_s6_clk_src",
  2084. },
  2085. .num_parents = 1,
  2086. .flags = CLK_SET_RATE_PARENT,
  2087. .ops = &clk_branch2_ops,
  2088. },
  2089. },
  2090. };
  2091. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  2092. .halt_reg = 0x18864,
  2093. .halt_check = BRANCH_HALT_VOTED,
  2094. .clkr = {
  2095. .enable_reg = 0x5200c,
  2096. .enable_mask = BIT(29),
  2097. .hw.init = &(struct clk_init_data){
  2098. .name = "gcc_qupv3_wrap1_s7_clk",
  2099. .parent_names = (const char *[]){
  2100. "gcc_qupv3_wrap1_s7_clk_src",
  2101. },
  2102. .num_parents = 1,
  2103. .flags = CLK_SET_RATE_PARENT,
  2104. .ops = &clk_branch2_ops,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2109. .halt_reg = 0x17004,
  2110. .halt_check = BRANCH_HALT_VOTED,
  2111. .clkr = {
  2112. .enable_reg = 0x5200c,
  2113. .enable_mask = BIT(6),
  2114. .hw.init = &(struct clk_init_data){
  2115. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2116. .ops = &clk_branch2_ops,
  2117. },
  2118. },
  2119. };
  2120. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2121. .halt_reg = 0x17008,
  2122. .halt_check = BRANCH_HALT_VOTED,
  2123. .hwcg_reg = 0x17008,
  2124. .hwcg_bit = 1,
  2125. .clkr = {
  2126. .enable_reg = 0x5200c,
  2127. .enable_mask = BIT(7),
  2128. .hw.init = &(struct clk_init_data){
  2129. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2130. .ops = &clk_branch2_ops,
  2131. },
  2132. },
  2133. };
  2134. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2135. .halt_reg = 0x1800c,
  2136. .halt_check = BRANCH_HALT_VOTED,
  2137. .clkr = {
  2138. .enable_reg = 0x5200c,
  2139. .enable_mask = BIT(20),
  2140. .hw.init = &(struct clk_init_data){
  2141. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2142. .ops = &clk_branch2_ops,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2147. .halt_reg = 0x18010,
  2148. .halt_check = BRANCH_HALT_VOTED,
  2149. .hwcg_reg = 0x18010,
  2150. .hwcg_bit = 1,
  2151. .clkr = {
  2152. .enable_reg = 0x5200c,
  2153. .enable_mask = BIT(21),
  2154. .hw.init = &(struct clk_init_data){
  2155. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2156. .ops = &clk_branch2_ops,
  2157. },
  2158. },
  2159. };
  2160. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2161. .halt_reg = 0x14008,
  2162. .halt_check = BRANCH_HALT,
  2163. .clkr = {
  2164. .enable_reg = 0x14008,
  2165. .enable_mask = BIT(0),
  2166. .hw.init = &(struct clk_init_data){
  2167. .name = "gcc_sdcc2_ahb_clk",
  2168. .ops = &clk_branch2_ops,
  2169. },
  2170. },
  2171. };
  2172. static struct clk_branch gcc_sdcc2_apps_clk = {
  2173. .halt_reg = 0x14004,
  2174. .halt_check = BRANCH_HALT,
  2175. .clkr = {
  2176. .enable_reg = 0x14004,
  2177. .enable_mask = BIT(0),
  2178. .hw.init = &(struct clk_init_data){
  2179. .name = "gcc_sdcc2_apps_clk",
  2180. .parent_names = (const char *[]){
  2181. "gcc_sdcc2_apps_clk_src",
  2182. },
  2183. .num_parents = 1,
  2184. .flags = CLK_SET_RATE_PARENT,
  2185. .ops = &clk_branch2_ops,
  2186. },
  2187. },
  2188. };
  2189. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2190. .halt_reg = 0x16008,
  2191. .halt_check = BRANCH_HALT,
  2192. .clkr = {
  2193. .enable_reg = 0x16008,
  2194. .enable_mask = BIT(0),
  2195. .hw.init = &(struct clk_init_data){
  2196. .name = "gcc_sdcc4_ahb_clk",
  2197. .ops = &clk_branch2_ops,
  2198. },
  2199. },
  2200. };
  2201. static struct clk_branch gcc_sdcc4_apps_clk = {
  2202. .halt_reg = 0x16004,
  2203. .halt_check = BRANCH_HALT,
  2204. .clkr = {
  2205. .enable_reg = 0x16004,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "gcc_sdcc4_apps_clk",
  2209. .parent_names = (const char *[]){
  2210. "gcc_sdcc4_apps_clk_src",
  2211. },
  2212. .num_parents = 1,
  2213. .flags = CLK_SET_RATE_PARENT,
  2214. .ops = &clk_branch2_ops,
  2215. },
  2216. },
  2217. };
  2218. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  2219. .halt_reg = 0x414c,
  2220. .halt_check = BRANCH_HALT_VOTED,
  2221. .clkr = {
  2222. .enable_reg = 0x52004,
  2223. .enable_mask = BIT(0),
  2224. .hw.init = &(struct clk_init_data){
  2225. .name = "gcc_sys_noc_cpuss_ahb_clk",
  2226. .parent_names = (const char *[]){
  2227. "gcc_cpuss_ahb_clk_src",
  2228. },
  2229. .num_parents = 1,
  2230. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2231. .ops = &clk_branch2_ops,
  2232. },
  2233. },
  2234. };
  2235. static struct clk_branch gcc_tsif_ahb_clk = {
  2236. .halt_reg = 0x36004,
  2237. .halt_check = BRANCH_HALT,
  2238. .clkr = {
  2239. .enable_reg = 0x36004,
  2240. .enable_mask = BIT(0),
  2241. .hw.init = &(struct clk_init_data){
  2242. .name = "gcc_tsif_ahb_clk",
  2243. .ops = &clk_branch2_ops,
  2244. },
  2245. },
  2246. };
  2247. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2248. .halt_reg = 0x3600c,
  2249. .halt_check = BRANCH_HALT,
  2250. .clkr = {
  2251. .enable_reg = 0x3600c,
  2252. .enable_mask = BIT(0),
  2253. .hw.init = &(struct clk_init_data){
  2254. .name = "gcc_tsif_inactivity_timers_clk",
  2255. .ops = &clk_branch2_ops,
  2256. },
  2257. },
  2258. };
  2259. static struct clk_branch gcc_tsif_ref_clk = {
  2260. .halt_reg = 0x36008,
  2261. .halt_check = BRANCH_HALT,
  2262. .clkr = {
  2263. .enable_reg = 0x36008,
  2264. .enable_mask = BIT(0),
  2265. .hw.init = &(struct clk_init_data){
  2266. .name = "gcc_tsif_ref_clk",
  2267. .parent_names = (const char *[]){
  2268. "gcc_tsif_ref_clk_src",
  2269. },
  2270. .num_parents = 1,
  2271. .flags = CLK_SET_RATE_PARENT,
  2272. .ops = &clk_branch2_ops,
  2273. },
  2274. },
  2275. };
  2276. static struct clk_branch gcc_ufs_card_ahb_clk = {
  2277. .halt_reg = 0x75010,
  2278. .halt_check = BRANCH_HALT,
  2279. .hwcg_reg = 0x75010,
  2280. .hwcg_bit = 1,
  2281. .clkr = {
  2282. .enable_reg = 0x75010,
  2283. .enable_mask = BIT(0),
  2284. .hw.init = &(struct clk_init_data){
  2285. .name = "gcc_ufs_card_ahb_clk",
  2286. .ops = &clk_branch2_ops,
  2287. },
  2288. },
  2289. };
  2290. static struct clk_branch gcc_ufs_card_axi_clk = {
  2291. .halt_reg = 0x7500c,
  2292. .halt_check = BRANCH_HALT,
  2293. .hwcg_reg = 0x7500c,
  2294. .hwcg_bit = 1,
  2295. .clkr = {
  2296. .enable_reg = 0x7500c,
  2297. .enable_mask = BIT(0),
  2298. .hw.init = &(struct clk_init_data){
  2299. .name = "gcc_ufs_card_axi_clk",
  2300. .parent_names = (const char *[]){
  2301. "gcc_ufs_card_axi_clk_src",
  2302. },
  2303. .num_parents = 1,
  2304. .flags = CLK_SET_RATE_PARENT,
  2305. .ops = &clk_branch2_ops,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch gcc_ufs_card_clkref_clk = {
  2310. .halt_reg = 0x8c004,
  2311. .halt_check = BRANCH_HALT,
  2312. .clkr = {
  2313. .enable_reg = 0x8c004,
  2314. .enable_mask = BIT(0),
  2315. .hw.init = &(struct clk_init_data){
  2316. .name = "gcc_ufs_card_clkref_clk",
  2317. .ops = &clk_branch2_ops,
  2318. },
  2319. },
  2320. };
  2321. static struct clk_branch gcc_ufs_card_ice_core_clk = {
  2322. .halt_reg = 0x75058,
  2323. .halt_check = BRANCH_HALT,
  2324. .hwcg_reg = 0x75058,
  2325. .hwcg_bit = 1,
  2326. .clkr = {
  2327. .enable_reg = 0x75058,
  2328. .enable_mask = BIT(0),
  2329. .hw.init = &(struct clk_init_data){
  2330. .name = "gcc_ufs_card_ice_core_clk",
  2331. .parent_names = (const char *[]){
  2332. "gcc_ufs_card_ice_core_clk_src",
  2333. },
  2334. .num_parents = 1,
  2335. .flags = CLK_SET_RATE_PARENT,
  2336. .ops = &clk_branch2_ops,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_branch gcc_ufs_card_phy_aux_clk = {
  2341. .halt_reg = 0x7508c,
  2342. .halt_check = BRANCH_HALT,
  2343. .hwcg_reg = 0x7508c,
  2344. .hwcg_bit = 1,
  2345. .clkr = {
  2346. .enable_reg = 0x7508c,
  2347. .enable_mask = BIT(0),
  2348. .hw.init = &(struct clk_init_data){
  2349. .name = "gcc_ufs_card_phy_aux_clk",
  2350. .parent_names = (const char *[]){
  2351. "gcc_ufs_card_phy_aux_clk_src",
  2352. },
  2353. .num_parents = 1,
  2354. .flags = CLK_SET_RATE_PARENT,
  2355. .ops = &clk_branch2_ops,
  2356. },
  2357. },
  2358. };
  2359. static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
  2360. .halt_check = BRANCH_HALT_SKIP,
  2361. .clkr = {
  2362. .enable_reg = 0x75018,
  2363. .enable_mask = BIT(0),
  2364. .hw.init = &(struct clk_init_data){
  2365. .name = "gcc_ufs_card_rx_symbol_0_clk",
  2366. .ops = &clk_branch2_ops,
  2367. },
  2368. },
  2369. };
  2370. static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
  2371. .halt_check = BRANCH_HALT_SKIP,
  2372. .clkr = {
  2373. .enable_reg = 0x750a8,
  2374. .enable_mask = BIT(0),
  2375. .hw.init = &(struct clk_init_data){
  2376. .name = "gcc_ufs_card_rx_symbol_1_clk",
  2377. .ops = &clk_branch2_ops,
  2378. },
  2379. },
  2380. };
  2381. static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
  2382. .halt_check = BRANCH_HALT_SKIP,
  2383. .clkr = {
  2384. .enable_reg = 0x75014,
  2385. .enable_mask = BIT(0),
  2386. .hw.init = &(struct clk_init_data){
  2387. .name = "gcc_ufs_card_tx_symbol_0_clk",
  2388. .ops = &clk_branch2_ops,
  2389. },
  2390. },
  2391. };
  2392. static struct clk_branch gcc_ufs_card_unipro_core_clk = {
  2393. .halt_reg = 0x75054,
  2394. .halt_check = BRANCH_HALT,
  2395. .hwcg_reg = 0x75054,
  2396. .hwcg_bit = 1,
  2397. .clkr = {
  2398. .enable_reg = 0x75054,
  2399. .enable_mask = BIT(0),
  2400. .hw.init = &(struct clk_init_data){
  2401. .name = "gcc_ufs_card_unipro_core_clk",
  2402. .parent_names = (const char *[]){
  2403. "gcc_ufs_card_unipro_core_clk_src",
  2404. },
  2405. .num_parents = 1,
  2406. .flags = CLK_SET_RATE_PARENT,
  2407. .ops = &clk_branch2_ops,
  2408. },
  2409. },
  2410. };
  2411. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  2412. .halt_reg = 0x8c000,
  2413. .halt_check = BRANCH_HALT,
  2414. .clkr = {
  2415. .enable_reg = 0x8c000,
  2416. .enable_mask = BIT(0),
  2417. .hw.init = &(struct clk_init_data){
  2418. .name = "gcc_ufs_mem_clkref_clk",
  2419. .ops = &clk_branch2_ops,
  2420. },
  2421. },
  2422. };
  2423. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2424. .halt_reg = 0x77010,
  2425. .halt_check = BRANCH_HALT,
  2426. .hwcg_reg = 0x77010,
  2427. .hwcg_bit = 1,
  2428. .clkr = {
  2429. .enable_reg = 0x77010,
  2430. .enable_mask = BIT(0),
  2431. .hw.init = &(struct clk_init_data){
  2432. .name = "gcc_ufs_phy_ahb_clk",
  2433. .ops = &clk_branch2_ops,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2438. .halt_reg = 0x7700c,
  2439. .halt_check = BRANCH_HALT,
  2440. .hwcg_reg = 0x7700c,
  2441. .hwcg_bit = 1,
  2442. .clkr = {
  2443. .enable_reg = 0x7700c,
  2444. .enable_mask = BIT(0),
  2445. .hw.init = &(struct clk_init_data){
  2446. .name = "gcc_ufs_phy_axi_clk",
  2447. .parent_names = (const char *[]){
  2448. "gcc_ufs_phy_axi_clk_src",
  2449. },
  2450. .num_parents = 1,
  2451. .flags = CLK_SET_RATE_PARENT,
  2452. .ops = &clk_branch2_ops,
  2453. },
  2454. },
  2455. };
  2456. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2457. .halt_reg = 0x77058,
  2458. .halt_check = BRANCH_HALT,
  2459. .hwcg_reg = 0x77058,
  2460. .hwcg_bit = 1,
  2461. .clkr = {
  2462. .enable_reg = 0x77058,
  2463. .enable_mask = BIT(0),
  2464. .hw.init = &(struct clk_init_data){
  2465. .name = "gcc_ufs_phy_ice_core_clk",
  2466. .parent_names = (const char *[]){
  2467. "gcc_ufs_phy_ice_core_clk_src",
  2468. },
  2469. .num_parents = 1,
  2470. .flags = CLK_SET_RATE_PARENT,
  2471. .ops = &clk_branch2_ops,
  2472. },
  2473. },
  2474. };
  2475. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2476. .halt_reg = 0x7708c,
  2477. .halt_check = BRANCH_HALT,
  2478. .hwcg_reg = 0x7708c,
  2479. .hwcg_bit = 1,
  2480. .clkr = {
  2481. .enable_reg = 0x7708c,
  2482. .enable_mask = BIT(0),
  2483. .hw.init = &(struct clk_init_data){
  2484. .name = "gcc_ufs_phy_phy_aux_clk",
  2485. .parent_names = (const char *[]){
  2486. "gcc_ufs_phy_phy_aux_clk_src",
  2487. },
  2488. .num_parents = 1,
  2489. .flags = CLK_SET_RATE_PARENT,
  2490. .ops = &clk_branch2_ops,
  2491. },
  2492. },
  2493. };
  2494. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2495. .halt_check = BRANCH_HALT_SKIP,
  2496. .clkr = {
  2497. .enable_reg = 0x77018,
  2498. .enable_mask = BIT(0),
  2499. .hw.init = &(struct clk_init_data){
  2500. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2501. .ops = &clk_branch2_ops,
  2502. },
  2503. },
  2504. };
  2505. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2506. .halt_check = BRANCH_HALT_SKIP,
  2507. .clkr = {
  2508. .enable_reg = 0x770a8,
  2509. .enable_mask = BIT(0),
  2510. .hw.init = &(struct clk_init_data){
  2511. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2512. .ops = &clk_branch2_ops,
  2513. },
  2514. },
  2515. };
  2516. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2517. .halt_check = BRANCH_HALT_SKIP,
  2518. .clkr = {
  2519. .enable_reg = 0x77014,
  2520. .enable_mask = BIT(0),
  2521. .hw.init = &(struct clk_init_data){
  2522. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2523. .ops = &clk_branch2_ops,
  2524. },
  2525. },
  2526. };
  2527. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2528. .halt_reg = 0x77054,
  2529. .halt_check = BRANCH_HALT,
  2530. .hwcg_reg = 0x77054,
  2531. .hwcg_bit = 1,
  2532. .clkr = {
  2533. .enable_reg = 0x77054,
  2534. .enable_mask = BIT(0),
  2535. .hw.init = &(struct clk_init_data){
  2536. .name = "gcc_ufs_phy_unipro_core_clk",
  2537. .parent_names = (const char *[]){
  2538. "gcc_ufs_phy_unipro_core_clk_src",
  2539. },
  2540. .num_parents = 1,
  2541. .flags = CLK_SET_RATE_PARENT,
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch gcc_usb30_prim_master_clk = {
  2547. .halt_reg = 0xf00c,
  2548. .halt_check = BRANCH_HALT,
  2549. .clkr = {
  2550. .enable_reg = 0xf00c,
  2551. .enable_mask = BIT(0),
  2552. .hw.init = &(struct clk_init_data){
  2553. .name = "gcc_usb30_prim_master_clk",
  2554. .parent_names = (const char *[]){
  2555. "gcc_usb30_prim_master_clk_src",
  2556. },
  2557. .num_parents = 1,
  2558. .flags = CLK_SET_RATE_PARENT,
  2559. .ops = &clk_branch2_ops,
  2560. },
  2561. },
  2562. };
  2563. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2564. .halt_reg = 0xf014,
  2565. .halt_check = BRANCH_HALT,
  2566. .clkr = {
  2567. .enable_reg = 0xf014,
  2568. .enable_mask = BIT(0),
  2569. .hw.init = &(struct clk_init_data){
  2570. .name = "gcc_usb30_prim_mock_utmi_clk",
  2571. .parent_names = (const char *[]){
  2572. "gcc_usb30_prim_mock_utmi_clk_src",
  2573. },
  2574. .num_parents = 1,
  2575. .flags = CLK_SET_RATE_PARENT,
  2576. .ops = &clk_branch2_ops,
  2577. },
  2578. },
  2579. };
  2580. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2581. .halt_reg = 0xf010,
  2582. .halt_check = BRANCH_HALT,
  2583. .clkr = {
  2584. .enable_reg = 0xf010,
  2585. .enable_mask = BIT(0),
  2586. .hw.init = &(struct clk_init_data){
  2587. .name = "gcc_usb30_prim_sleep_clk",
  2588. .ops = &clk_branch2_ops,
  2589. },
  2590. },
  2591. };
  2592. static struct clk_branch gcc_usb30_sec_master_clk = {
  2593. .halt_reg = 0x1000c,
  2594. .halt_check = BRANCH_HALT,
  2595. .clkr = {
  2596. .enable_reg = 0x1000c,
  2597. .enable_mask = BIT(0),
  2598. .hw.init = &(struct clk_init_data){
  2599. .name = "gcc_usb30_sec_master_clk",
  2600. .parent_names = (const char *[]){
  2601. "gcc_usb30_sec_master_clk_src",
  2602. },
  2603. .num_parents = 1,
  2604. .flags = CLK_SET_RATE_PARENT,
  2605. .ops = &clk_branch2_ops,
  2606. },
  2607. },
  2608. };
  2609. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  2610. .halt_reg = 0x10014,
  2611. .halt_check = BRANCH_HALT,
  2612. .clkr = {
  2613. .enable_reg = 0x10014,
  2614. .enable_mask = BIT(0),
  2615. .hw.init = &(struct clk_init_data){
  2616. .name = "gcc_usb30_sec_mock_utmi_clk",
  2617. .parent_names = (const char *[]){
  2618. "gcc_usb30_sec_mock_utmi_clk_src",
  2619. },
  2620. .num_parents = 1,
  2621. .flags = CLK_SET_RATE_PARENT,
  2622. .ops = &clk_branch2_ops,
  2623. },
  2624. },
  2625. };
  2626. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  2627. .halt_reg = 0x10010,
  2628. .halt_check = BRANCH_HALT,
  2629. .clkr = {
  2630. .enable_reg = 0x10010,
  2631. .enable_mask = BIT(0),
  2632. .hw.init = &(struct clk_init_data){
  2633. .name = "gcc_usb30_sec_sleep_clk",
  2634. .ops = &clk_branch2_ops,
  2635. },
  2636. },
  2637. };
  2638. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2639. .halt_reg = 0x8c008,
  2640. .halt_check = BRANCH_HALT,
  2641. .clkr = {
  2642. .enable_reg = 0x8c008,
  2643. .enable_mask = BIT(0),
  2644. .hw.init = &(struct clk_init_data){
  2645. .name = "gcc_usb3_prim_clkref_clk",
  2646. .ops = &clk_branch2_ops,
  2647. },
  2648. },
  2649. };
  2650. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2651. .halt_reg = 0xf04c,
  2652. .halt_check = BRANCH_HALT,
  2653. .clkr = {
  2654. .enable_reg = 0xf04c,
  2655. .enable_mask = BIT(0),
  2656. .hw.init = &(struct clk_init_data){
  2657. .name = "gcc_usb3_prim_phy_aux_clk",
  2658. .parent_names = (const char *[]){
  2659. "gcc_usb3_prim_phy_aux_clk_src",
  2660. },
  2661. .num_parents = 1,
  2662. .flags = CLK_SET_RATE_PARENT,
  2663. .ops = &clk_branch2_ops,
  2664. },
  2665. },
  2666. };
  2667. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2668. .halt_reg = 0xf050,
  2669. .halt_check = BRANCH_HALT,
  2670. .clkr = {
  2671. .enable_reg = 0xf050,
  2672. .enable_mask = BIT(0),
  2673. .hw.init = &(struct clk_init_data){
  2674. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2675. .parent_names = (const char *[]){
  2676. "gcc_usb3_prim_phy_aux_clk_src",
  2677. },
  2678. .num_parents = 1,
  2679. .flags = CLK_SET_RATE_PARENT,
  2680. .ops = &clk_branch2_ops,
  2681. },
  2682. },
  2683. };
  2684. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2685. .halt_check = BRANCH_HALT_SKIP,
  2686. .clkr = {
  2687. .enable_reg = 0xf054,
  2688. .enable_mask = BIT(0),
  2689. .hw.init = &(struct clk_init_data){
  2690. .name = "gcc_usb3_prim_phy_pipe_clk",
  2691. .ops = &clk_branch2_ops,
  2692. },
  2693. },
  2694. };
  2695. static struct clk_branch gcc_usb3_sec_clkref_clk = {
  2696. .halt_reg = 0x8c028,
  2697. .halt_check = BRANCH_HALT,
  2698. .clkr = {
  2699. .enable_reg = 0x8c028,
  2700. .enable_mask = BIT(0),
  2701. .hw.init = &(struct clk_init_data){
  2702. .name = "gcc_usb3_sec_clkref_clk",
  2703. .ops = &clk_branch2_ops,
  2704. },
  2705. },
  2706. };
  2707. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  2708. .halt_reg = 0x1004c,
  2709. .halt_check = BRANCH_HALT,
  2710. .clkr = {
  2711. .enable_reg = 0x1004c,
  2712. .enable_mask = BIT(0),
  2713. .hw.init = &(struct clk_init_data){
  2714. .name = "gcc_usb3_sec_phy_aux_clk",
  2715. .parent_names = (const char *[]){
  2716. "gcc_usb3_sec_phy_aux_clk_src",
  2717. },
  2718. .num_parents = 1,
  2719. .flags = CLK_SET_RATE_PARENT,
  2720. .ops = &clk_branch2_ops,
  2721. },
  2722. },
  2723. };
  2724. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  2725. .halt_reg = 0x10050,
  2726. .halt_check = BRANCH_HALT,
  2727. .clkr = {
  2728. .enable_reg = 0x10050,
  2729. .enable_mask = BIT(0),
  2730. .hw.init = &(struct clk_init_data){
  2731. .name = "gcc_usb3_sec_phy_com_aux_clk",
  2732. .parent_names = (const char *[]){
  2733. "gcc_usb3_sec_phy_aux_clk_src",
  2734. },
  2735. .num_parents = 1,
  2736. .flags = CLK_SET_RATE_PARENT,
  2737. .ops = &clk_branch2_ops,
  2738. },
  2739. },
  2740. };
  2741. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  2742. .halt_check = BRANCH_HALT_SKIP,
  2743. .clkr = {
  2744. .enable_reg = 0x10054,
  2745. .enable_mask = BIT(0),
  2746. .hw.init = &(struct clk_init_data){
  2747. .name = "gcc_usb3_sec_phy_pipe_clk",
  2748. .ops = &clk_branch2_ops,
  2749. },
  2750. },
  2751. };
  2752. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2753. .halt_reg = 0x6a004,
  2754. .halt_check = BRANCH_HALT,
  2755. .hwcg_reg = 0x6a004,
  2756. .hwcg_bit = 1,
  2757. .clkr = {
  2758. .enable_reg = 0x6a004,
  2759. .enable_mask = BIT(0),
  2760. .hw.init = &(struct clk_init_data){
  2761. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2762. .ops = &clk_branch2_ops,
  2763. },
  2764. },
  2765. };
  2766. static struct clk_branch gcc_vdda_vs_clk = {
  2767. .halt_reg = 0x7a00c,
  2768. .halt_check = BRANCH_HALT,
  2769. .clkr = {
  2770. .enable_reg = 0x7a00c,
  2771. .enable_mask = BIT(0),
  2772. .hw.init = &(struct clk_init_data){
  2773. .name = "gcc_vdda_vs_clk",
  2774. .parent_names = (const char *[]){
  2775. "gcc_vsensor_clk_src",
  2776. },
  2777. .num_parents = 1,
  2778. .flags = CLK_SET_RATE_PARENT,
  2779. .ops = &clk_branch2_ops,
  2780. },
  2781. },
  2782. };
  2783. static struct clk_branch gcc_vddcx_vs_clk = {
  2784. .halt_reg = 0x7a004,
  2785. .halt_check = BRANCH_HALT,
  2786. .clkr = {
  2787. .enable_reg = 0x7a004,
  2788. .enable_mask = BIT(0),
  2789. .hw.init = &(struct clk_init_data){
  2790. .name = "gcc_vddcx_vs_clk",
  2791. .parent_names = (const char *[]){
  2792. "gcc_vsensor_clk_src",
  2793. },
  2794. .num_parents = 1,
  2795. .flags = CLK_SET_RATE_PARENT,
  2796. .ops = &clk_branch2_ops,
  2797. },
  2798. },
  2799. };
  2800. static struct clk_branch gcc_vddmx_vs_clk = {
  2801. .halt_reg = 0x7a008,
  2802. .halt_check = BRANCH_HALT,
  2803. .clkr = {
  2804. .enable_reg = 0x7a008,
  2805. .enable_mask = BIT(0),
  2806. .hw.init = &(struct clk_init_data){
  2807. .name = "gcc_vddmx_vs_clk",
  2808. .parent_names = (const char *[]){
  2809. "gcc_vsensor_clk_src",
  2810. },
  2811. .num_parents = 1,
  2812. .flags = CLK_SET_RATE_PARENT,
  2813. .ops = &clk_branch2_ops,
  2814. },
  2815. },
  2816. };
  2817. static struct clk_branch gcc_video_ahb_clk = {
  2818. .halt_reg = 0xb004,
  2819. .halt_check = BRANCH_HALT,
  2820. .hwcg_reg = 0xb004,
  2821. .hwcg_bit = 1,
  2822. .clkr = {
  2823. .enable_reg = 0xb004,
  2824. .enable_mask = BIT(0),
  2825. .hw.init = &(struct clk_init_data){
  2826. .name = "gcc_video_ahb_clk",
  2827. .flags = CLK_IS_CRITICAL,
  2828. .ops = &clk_branch2_ops,
  2829. },
  2830. },
  2831. };
  2832. static struct clk_branch gcc_video_axi_clk = {
  2833. .halt_reg = 0xb01c,
  2834. .halt_check = BRANCH_VOTED,
  2835. .clkr = {
  2836. .enable_reg = 0xb01c,
  2837. .enable_mask = BIT(0),
  2838. .hw.init = &(struct clk_init_data){
  2839. .name = "gcc_video_axi_clk",
  2840. .ops = &clk_branch2_ops,
  2841. },
  2842. },
  2843. };
  2844. static struct clk_branch gcc_video_xo_clk = {
  2845. .halt_reg = 0xb028,
  2846. .halt_check = BRANCH_HALT,
  2847. .clkr = {
  2848. .enable_reg = 0xb028,
  2849. .enable_mask = BIT(0),
  2850. .hw.init = &(struct clk_init_data){
  2851. .name = "gcc_video_xo_clk",
  2852. .flags = CLK_IS_CRITICAL,
  2853. .ops = &clk_branch2_ops,
  2854. },
  2855. },
  2856. };
  2857. static struct clk_branch gcc_vs_ctrl_ahb_clk = {
  2858. .halt_reg = 0x7a014,
  2859. .halt_check = BRANCH_HALT,
  2860. .hwcg_reg = 0x7a014,
  2861. .hwcg_bit = 1,
  2862. .clkr = {
  2863. .enable_reg = 0x7a014,
  2864. .enable_mask = BIT(0),
  2865. .hw.init = &(struct clk_init_data){
  2866. .name = "gcc_vs_ctrl_ahb_clk",
  2867. .ops = &clk_branch2_ops,
  2868. },
  2869. },
  2870. };
  2871. static struct clk_branch gcc_vs_ctrl_clk = {
  2872. .halt_reg = 0x7a010,
  2873. .halt_check = BRANCH_HALT,
  2874. .clkr = {
  2875. .enable_reg = 0x7a010,
  2876. .enable_mask = BIT(0),
  2877. .hw.init = &(struct clk_init_data){
  2878. .name = "gcc_vs_ctrl_clk",
  2879. .parent_names = (const char *[]){
  2880. "gcc_vs_ctrl_clk_src",
  2881. },
  2882. .num_parents = 1,
  2883. .flags = CLK_SET_RATE_PARENT,
  2884. .ops = &clk_branch2_ops,
  2885. },
  2886. },
  2887. };
  2888. static struct clk_branch gcc_cpuss_dvm_bus_clk = {
  2889. .halt_reg = 0x48190,
  2890. .halt_check = BRANCH_HALT,
  2891. .clkr = {
  2892. .enable_reg = 0x48190,
  2893. .enable_mask = BIT(0),
  2894. .hw.init = &(struct clk_init_data){
  2895. .name = "gcc_cpuss_dvm_bus_clk",
  2896. .flags = CLK_IS_CRITICAL,
  2897. .ops = &clk_branch2_ops,
  2898. },
  2899. },
  2900. };
  2901. static struct clk_branch gcc_cpuss_gnoc_clk = {
  2902. .halt_reg = 0x48004,
  2903. .halt_check = BRANCH_HALT_VOTED,
  2904. .hwcg_reg = 0x48004,
  2905. .hwcg_bit = 1,
  2906. .clkr = {
  2907. .enable_reg = 0x52004,
  2908. .enable_mask = BIT(22),
  2909. .hw.init = &(struct clk_init_data){
  2910. .name = "gcc_cpuss_gnoc_clk",
  2911. .flags = CLK_IS_CRITICAL,
  2912. .ops = &clk_branch2_ops,
  2913. },
  2914. },
  2915. };
  2916. static struct gdsc pcie_0_gdsc = {
  2917. .gdscr = 0x6b004,
  2918. .pd = {
  2919. .name = "pcie_0_gdsc",
  2920. },
  2921. .pwrsts = PWRSTS_OFF_ON,
  2922. .flags = POLL_CFG_GDSCR,
  2923. };
  2924. static struct gdsc pcie_1_gdsc = {
  2925. .gdscr = 0x8d004,
  2926. .pd = {
  2927. .name = "pcie_1_gdsc",
  2928. },
  2929. .pwrsts = PWRSTS_OFF_ON,
  2930. .flags = POLL_CFG_GDSCR,
  2931. };
  2932. static struct gdsc ufs_card_gdsc = {
  2933. .gdscr = 0x75004,
  2934. .pd = {
  2935. .name = "ufs_card_gdsc",
  2936. },
  2937. .pwrsts = PWRSTS_OFF_ON,
  2938. .flags = POLL_CFG_GDSCR,
  2939. };
  2940. static struct gdsc ufs_phy_gdsc = {
  2941. .gdscr = 0x77004,
  2942. .pd = {
  2943. .name = "ufs_phy_gdsc",
  2944. },
  2945. .pwrsts = PWRSTS_OFF_ON,
  2946. .flags = POLL_CFG_GDSCR,
  2947. };
  2948. static struct gdsc usb30_prim_gdsc = {
  2949. .gdscr = 0xf004,
  2950. .pd = {
  2951. .name = "usb30_prim_gdsc",
  2952. },
  2953. .pwrsts = PWRSTS_OFF_ON,
  2954. .flags = POLL_CFG_GDSCR,
  2955. };
  2956. static struct gdsc usb30_sec_gdsc = {
  2957. .gdscr = 0x10004,
  2958. .pd = {
  2959. .name = "usb30_sec_gdsc",
  2960. },
  2961. .pwrsts = PWRSTS_OFF_ON,
  2962. .flags = POLL_CFG_GDSCR,
  2963. };
  2964. static struct gdsc hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc = {
  2965. .gdscr = 0x7d030,
  2966. .pd = {
  2967. .name = "hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc",
  2968. },
  2969. .pwrsts = PWRSTS_OFF_ON,
  2970. };
  2971. static struct gdsc hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc = {
  2972. .gdscr = 0x7d03c,
  2973. .pd = {
  2974. .name = "hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc",
  2975. },
  2976. .pwrsts = PWRSTS_OFF_ON,
  2977. };
  2978. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu1_gdsc = {
  2979. .gdscr = 0x7d034,
  2980. .pd = {
  2981. .name = "hlos1_vote_aggre_noc_mmu_tbu1_gdsc",
  2982. },
  2983. .pwrsts = PWRSTS_OFF_ON,
  2984. };
  2985. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu2_gdsc = {
  2986. .gdscr = 0x7d038,
  2987. .pd = {
  2988. .name = "hlos1_vote_aggre_noc_mmu_tbu2_gdsc",
  2989. },
  2990. .pwrsts = PWRSTS_OFF_ON,
  2991. };
  2992. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  2993. .gdscr = 0x7d040,
  2994. .pd = {
  2995. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  2996. },
  2997. .pwrsts = PWRSTS_OFF_ON,
  2998. };
  2999. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  3000. .gdscr = 0x7d048,
  3001. .pd = {
  3002. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  3003. },
  3004. .pwrsts = PWRSTS_OFF_ON,
  3005. };
  3006. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
  3007. .gdscr = 0x7d044,
  3008. .pd = {
  3009. .name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
  3010. },
  3011. .pwrsts = PWRSTS_OFF_ON,
  3012. };
  3013. static struct clk_regmap *gcc_sdm845_clocks[] = {
  3014. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  3015. [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
  3016. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3017. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3018. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  3019. [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
  3020. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3021. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3022. [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
  3023. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3024. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3025. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3026. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3027. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3028. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  3029. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  3030. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  3031. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  3032. [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
  3033. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3034. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3035. [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
  3036. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  3037. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3038. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3039. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3040. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3041. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3042. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3043. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3044. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3045. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3046. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3047. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3048. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  3049. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3050. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3051. [GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
  3052. [GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
  3053. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3054. [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
  3055. [GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
  3056. [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
  3057. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3058. [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
  3059. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3060. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  3061. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3062. [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
  3063. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3064. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3065. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3066. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  3067. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3068. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  3069. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3070. [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
  3071. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3072. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3073. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3074. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  3075. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3076. [GCC_PCIE_PHY_REFGEN_CLK] = &gcc_pcie_phy_refgen_clk.clkr,
  3077. [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
  3078. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3079. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3080. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3081. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3082. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3083. [GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
  3084. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3085. [GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
  3086. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3087. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3088. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3089. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3090. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3091. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3092. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3093. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3094. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3095. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3096. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3097. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3098. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3099. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3100. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3101. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3102. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3103. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3104. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3105. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3106. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3107. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3108. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3109. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3110. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3111. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3112. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3113. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3114. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3115. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3116. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  3117. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  3118. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3119. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3120. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3121. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3122. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3123. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3124. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3125. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3126. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3127. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  3128. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3129. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3130. [GCC_TSIF_INACTIVITY_TIMERS_CLK] =
  3131. &gcc_tsif_inactivity_timers_clk.clkr,
  3132. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3133. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  3134. [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
  3135. [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
  3136. [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
  3137. [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
  3138. [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
  3139. [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
  3140. [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
  3141. [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
  3142. [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
  3143. [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
  3144. [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
  3145. [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
  3146. [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
  3147. &gcc_ufs_card_unipro_core_clk_src.clkr,
  3148. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3149. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3150. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3151. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3152. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3153. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3154. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3155. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3156. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3157. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3158. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3159. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3160. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3161. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3162. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3163. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3164. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3165. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3166. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3167. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3168. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3169. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  3170. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3171. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
  3172. &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  3173. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3174. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3175. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3176. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3177. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3178. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3179. [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
  3180. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  3181. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  3182. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  3183. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  3184. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3185. [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
  3186. [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
  3187. [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
  3188. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3189. [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
  3190. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3191. [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
  3192. [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
  3193. [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
  3194. [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
  3195. [GPLL0] = &gpll0.clkr,
  3196. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3197. [GPLL4] = &gpll4.clkr,
  3198. [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
  3199. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3200. [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
  3201. [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
  3202. [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
  3203. };
  3204. static const struct qcom_reset_map gcc_sdm845_resets[] = {
  3205. [GCC_MMSS_BCR] = { 0xb000 },
  3206. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3207. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3208. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3209. [GCC_PDM_BCR] = { 0x33000 },
  3210. [GCC_PRNG_BCR] = { 0x34000 },
  3211. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
  3212. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  3213. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3214. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3215. [GCC_SDCC2_BCR] = { 0x14000 },
  3216. [GCC_SDCC4_BCR] = { 0x16000 },
  3217. [GCC_TSIF_BCR] = { 0x36000 },
  3218. [GCC_UFS_CARD_BCR] = { 0x75000 },
  3219. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3220. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  3221. [GCC_USB30_SEC_BCR] = { 0x10000 },
  3222. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3223. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3224. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3225. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  3226. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  3227. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  3228. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3229. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3230. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3231. };
  3232. static struct gdsc *gcc_sdm845_gdscs[] = {
  3233. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3234. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3235. [UFS_CARD_GDSC] = &ufs_card_gdsc,
  3236. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3237. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3238. [USB30_SEC_GDSC] = &usb30_sec_gdsc,
  3239. [HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
  3240. &hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
  3241. [HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_GDSC] =
  3242. &hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc,
  3243. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
  3244. &hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
  3245. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
  3246. &hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
  3247. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
  3248. &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  3249. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
  3250. &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  3251. [HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
  3252. };
  3253. static const struct regmap_config gcc_sdm845_regmap_config = {
  3254. .reg_bits = 32,
  3255. .reg_stride = 4,
  3256. .val_bits = 32,
  3257. .max_register = 0x182090,
  3258. .fast_io = true,
  3259. };
  3260. static const struct qcom_cc_desc gcc_sdm845_desc = {
  3261. .config = &gcc_sdm845_regmap_config,
  3262. .clks = gcc_sdm845_clocks,
  3263. .num_clks = ARRAY_SIZE(gcc_sdm845_clocks),
  3264. .resets = gcc_sdm845_resets,
  3265. .num_resets = ARRAY_SIZE(gcc_sdm845_resets),
  3266. .gdscs = gcc_sdm845_gdscs,
  3267. .num_gdscs = ARRAY_SIZE(gcc_sdm845_gdscs),
  3268. };
  3269. static const struct of_device_id gcc_sdm845_match_table[] = {
  3270. { .compatible = "qcom,gcc-sdm845" },
  3271. { }
  3272. };
  3273. MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
  3274. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3275. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk),
  3276. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk),
  3277. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk),
  3278. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk),
  3279. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk),
  3280. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk),
  3281. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk),
  3282. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk),
  3283. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk),
  3284. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk),
  3285. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk),
  3286. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk),
  3287. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk),
  3288. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk),
  3289. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk),
  3290. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk),
  3291. };
  3292. static int gcc_sdm845_probe(struct platform_device *pdev)
  3293. {
  3294. struct regmap *regmap;
  3295. int ret;
  3296. regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
  3297. if (IS_ERR(regmap))
  3298. return PTR_ERR(regmap);
  3299. /* Disable the GPLL0 active input to MMSS and GPU via MISC registers */
  3300. regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
  3301. regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
  3302. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3303. ARRAY_SIZE(gcc_dfs_clocks));
  3304. if (ret)
  3305. return ret;
  3306. return qcom_cc_really_probe(pdev, &gcc_sdm845_desc, regmap);
  3307. }
  3308. static struct platform_driver gcc_sdm845_driver = {
  3309. .probe = gcc_sdm845_probe,
  3310. .driver = {
  3311. .name = "gcc-sdm845",
  3312. .of_match_table = gcc_sdm845_match_table,
  3313. },
  3314. };
  3315. static int __init gcc_sdm845_init(void)
  3316. {
  3317. return platform_driver_register(&gcc_sdm845_driver);
  3318. }
  3319. subsys_initcall(gcc_sdm845_init);
  3320. static void __exit gcc_sdm845_exit(void)
  3321. {
  3322. platform_driver_unregister(&gcc_sdm845_driver);
  3323. }
  3324. module_exit(gcc_sdm845_exit);
  3325. MODULE_DESCRIPTION("QTI GCC SDM845 Driver");
  3326. MODULE_LICENSE("GPL v2");
  3327. MODULE_ALIAS("platform:gcc-sdm845");