gcc-sdm660.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2018, Craig Tatlor.
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/bitops.h>
  8. #include <linux/err.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/of_device.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/regmap.h>
  15. #include <linux/reset-controller.h>
  16. #include <dt-bindings/clock/qcom,gcc-sdm660.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-alpha-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  25. enum {
  26. P_XO,
  27. P_SLEEP_CLK,
  28. P_GPLL0,
  29. P_GPLL1,
  30. P_GPLL4,
  31. P_GPLL0_EARLY_DIV,
  32. P_GPLL1_EARLY_DIV,
  33. };
  34. static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div[] = {
  35. { P_XO, 0 },
  36. { P_GPLL0, 1 },
  37. { P_GPLL0_EARLY_DIV, 6 },
  38. };
  39. static const char * const gcc_parent_names_xo_gpll0_gpll0_early_div[] = {
  40. "xo",
  41. "gpll0",
  42. "gpll0_early_div",
  43. };
  44. static const struct parent_map gcc_parent_map_xo_gpll0[] = {
  45. { P_XO, 0 },
  46. { P_GPLL0, 1 },
  47. };
  48. static const char * const gcc_parent_names_xo_gpll0[] = {
  49. "xo",
  50. "gpll0",
  51. };
  52. static const struct parent_map gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  53. { P_XO, 0 },
  54. { P_GPLL0, 1 },
  55. { P_SLEEP_CLK, 5 },
  56. { P_GPLL0_EARLY_DIV, 6 },
  57. };
  58. static const char * const gcc_parent_names_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  59. "xo",
  60. "gpll0",
  61. "sleep_clk",
  62. "gpll0_early_div",
  63. };
  64. static const struct parent_map gcc_parent_map_xo_sleep_clk[] = {
  65. { P_XO, 0 },
  66. { P_SLEEP_CLK, 5 },
  67. };
  68. static const char * const gcc_parent_names_xo_sleep_clk[] = {
  69. "xo",
  70. "sleep_clk",
  71. };
  72. static const struct parent_map gcc_parent_map_xo_gpll4[] = {
  73. { P_XO, 0 },
  74. { P_GPLL4, 5 },
  75. };
  76. static const char * const gcc_parent_names_xo_gpll4[] = {
  77. "xo",
  78. "gpll4",
  79. };
  80. static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = {
  81. { P_XO, 0 },
  82. { P_GPLL0, 1 },
  83. { P_GPLL0_EARLY_DIV, 3 },
  84. { P_GPLL1, 4 },
  85. { P_GPLL4, 5 },
  86. { P_GPLL1_EARLY_DIV, 6 },
  87. };
  88. static const char * const gcc_parent_names_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = {
  89. "xo",
  90. "gpll0",
  91. "gpll0_early_div",
  92. "gpll1",
  93. "gpll4",
  94. "gpll1_early_div",
  95. };
  96. static const struct parent_map gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div[] = {
  97. { P_XO, 0 },
  98. { P_GPLL0, 1 },
  99. { P_GPLL4, 5 },
  100. { P_GPLL0_EARLY_DIV, 6 },
  101. };
  102. static const char * const gcc_parent_names_xo_gpll0_gpll4_gpll0_early_div[] = {
  103. "xo",
  104. "gpll0",
  105. "gpll4",
  106. "gpll0_early_div",
  107. };
  108. static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4[] = {
  109. { P_XO, 0 },
  110. { P_GPLL0, 1 },
  111. { P_GPLL0_EARLY_DIV, 2 },
  112. { P_GPLL4, 5 },
  113. };
  114. static const char * const gcc_parent_names_xo_gpll0_gpll0_early_div_gpll4[] = {
  115. "xo",
  116. "gpll0",
  117. "gpll0_early_div",
  118. "gpll4",
  119. };
  120. static struct clk_fixed_factor xo = {
  121. .mult = 1,
  122. .div = 1,
  123. .hw.init = &(struct clk_init_data){
  124. .name = "xo",
  125. .parent_names = (const char *[]){ "xo_board" },
  126. .num_parents = 1,
  127. .ops = &clk_fixed_factor_ops,
  128. },
  129. };
  130. static struct clk_alpha_pll gpll0_early = {
  131. .offset = 0x0,
  132. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  133. .clkr = {
  134. .enable_reg = 0x52000,
  135. .enable_mask = BIT(0),
  136. .hw.init = &(struct clk_init_data){
  137. .name = "gpll0_early",
  138. .parent_names = (const char *[]){ "xo" },
  139. .num_parents = 1,
  140. .ops = &clk_alpha_pll_ops,
  141. },
  142. },
  143. };
  144. static struct clk_fixed_factor gpll0_early_div = {
  145. .mult = 1,
  146. .div = 2,
  147. .hw.init = &(struct clk_init_data){
  148. .name = "gpll0_early_div",
  149. .parent_names = (const char *[]){ "gpll0_early" },
  150. .num_parents = 1,
  151. .ops = &clk_fixed_factor_ops,
  152. },
  153. };
  154. static struct clk_alpha_pll_postdiv gpll0 = {
  155. .offset = 0x00000,
  156. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  157. .clkr.hw.init = &(struct clk_init_data){
  158. .name = "gpll0",
  159. .parent_names = (const char *[]){ "gpll0_early" },
  160. .num_parents = 1,
  161. .ops = &clk_alpha_pll_postdiv_ops,
  162. },
  163. };
  164. static struct clk_alpha_pll gpll1_early = {
  165. .offset = 0x1000,
  166. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  167. .clkr = {
  168. .enable_reg = 0x52000,
  169. .enable_mask = BIT(1),
  170. .hw.init = &(struct clk_init_data){
  171. .name = "gpll1_early",
  172. .parent_names = (const char *[]){ "xo" },
  173. .num_parents = 1,
  174. .ops = &clk_alpha_pll_ops,
  175. },
  176. },
  177. };
  178. static struct clk_fixed_factor gpll1_early_div = {
  179. .mult = 1,
  180. .div = 2,
  181. .hw.init = &(struct clk_init_data){
  182. .name = "gpll1_early_div",
  183. .parent_names = (const char *[]){ "gpll1_early" },
  184. .num_parents = 1,
  185. .ops = &clk_fixed_factor_ops,
  186. },
  187. };
  188. static struct clk_alpha_pll_postdiv gpll1 = {
  189. .offset = 0x1000,
  190. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  191. .clkr.hw.init = &(struct clk_init_data){
  192. .name = "gpll1",
  193. .parent_names = (const char *[]){ "gpll1_early" },
  194. .num_parents = 1,
  195. .ops = &clk_alpha_pll_postdiv_ops,
  196. },
  197. };
  198. static struct clk_alpha_pll gpll4_early = {
  199. .offset = 0x77000,
  200. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  201. .clkr = {
  202. .enable_reg = 0x52000,
  203. .enable_mask = BIT(4),
  204. .hw.init = &(struct clk_init_data){
  205. .name = "gpll4_early",
  206. .parent_names = (const char *[]){ "xo" },
  207. .num_parents = 1,
  208. .ops = &clk_alpha_pll_ops,
  209. },
  210. },
  211. };
  212. static struct clk_alpha_pll_postdiv gpll4 = {
  213. .offset = 0x77000,
  214. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  215. .clkr.hw.init = &(struct clk_init_data)
  216. {
  217. .name = "gpll4",
  218. .parent_names = (const char *[]) { "gpll4_early" },
  219. .num_parents = 1,
  220. .ops = &clk_alpha_pll_postdiv_ops,
  221. },
  222. };
  223. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  224. F(19200000, P_XO, 1, 0, 0),
  225. F(50000000, P_GPLL0, 12, 0, 0),
  226. { }
  227. };
  228. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  229. .cmd_rcgr = 0x19020,
  230. .mnd_width = 0,
  231. .hid_width = 5,
  232. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  233. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  234. .clkr.hw.init = &(struct clk_init_data){
  235. .name = "blsp1_qup1_i2c_apps_clk_src",
  236. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  237. .num_parents = 3,
  238. .ops = &clk_rcg2_ops,
  239. },
  240. };
  241. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  242. F(960000, P_XO, 10, 1, 2),
  243. F(4800000, P_XO, 4, 0, 0),
  244. F(9600000, P_XO, 2, 0, 0),
  245. F(15000000, P_GPLL0, 10, 1, 4),
  246. F(19200000, P_XO, 1, 0, 0),
  247. F(25000000, P_GPLL0, 12, 1, 2),
  248. F(50000000, P_GPLL0, 12, 0, 0),
  249. { }
  250. };
  251. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  252. .cmd_rcgr = 0x1900c,
  253. .mnd_width = 8,
  254. .hid_width = 5,
  255. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  256. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  257. .clkr.hw.init = &(struct clk_init_data){
  258. .name = "blsp1_qup1_spi_apps_clk_src",
  259. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  260. .num_parents = 3,
  261. .ops = &clk_rcg2_ops,
  262. },
  263. };
  264. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  265. .cmd_rcgr = 0x1b020,
  266. .mnd_width = 0,
  267. .hid_width = 5,
  268. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  269. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  270. .clkr.hw.init = &(struct clk_init_data){
  271. .name = "blsp1_qup2_i2c_apps_clk_src",
  272. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  273. .num_parents = 3,
  274. .ops = &clk_rcg2_ops,
  275. },
  276. };
  277. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  278. .cmd_rcgr = 0x1b00c,
  279. .mnd_width = 8,
  280. .hid_width = 5,
  281. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  282. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  283. .clkr.hw.init = &(struct clk_init_data){
  284. .name = "blsp1_qup2_spi_apps_clk_src",
  285. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  286. .num_parents = 3,
  287. .ops = &clk_rcg2_ops,
  288. },
  289. };
  290. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  291. .cmd_rcgr = 0x1d020,
  292. .mnd_width = 0,
  293. .hid_width = 5,
  294. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  295. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  296. .clkr.hw.init = &(struct clk_init_data){
  297. .name = "blsp1_qup3_i2c_apps_clk_src",
  298. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  299. .num_parents = 3,
  300. .ops = &clk_rcg2_ops,
  301. },
  302. };
  303. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  304. .cmd_rcgr = 0x1d00c,
  305. .mnd_width = 8,
  306. .hid_width = 5,
  307. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  308. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  309. .clkr.hw.init = &(struct clk_init_data){
  310. .name = "blsp1_qup3_spi_apps_clk_src",
  311. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  312. .num_parents = 3,
  313. .ops = &clk_rcg2_ops,
  314. },
  315. };
  316. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  317. .cmd_rcgr = 0x1f020,
  318. .mnd_width = 0,
  319. .hid_width = 5,
  320. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  321. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  322. .clkr.hw.init = &(struct clk_init_data){
  323. .name = "blsp1_qup4_i2c_apps_clk_src",
  324. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  325. .num_parents = 3,
  326. .ops = &clk_rcg2_ops,
  327. },
  328. };
  329. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  330. .cmd_rcgr = 0x1f00c,
  331. .mnd_width = 8,
  332. .hid_width = 5,
  333. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  334. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  335. .clkr.hw.init = &(struct clk_init_data){
  336. .name = "blsp1_qup4_spi_apps_clk_src",
  337. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  338. .num_parents = 3,
  339. .ops = &clk_rcg2_ops,
  340. },
  341. };
  342. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  343. F(3686400, P_GPLL0, 1, 96, 15625),
  344. F(7372800, P_GPLL0, 1, 192, 15625),
  345. F(14745600, P_GPLL0, 1, 384, 15625),
  346. F(16000000, P_GPLL0, 5, 2, 15),
  347. F(19200000, P_XO, 1, 0, 0),
  348. F(24000000, P_GPLL0, 5, 1, 5),
  349. F(32000000, P_GPLL0, 1, 4, 75),
  350. F(40000000, P_GPLL0, 15, 0, 0),
  351. F(46400000, P_GPLL0, 1, 29, 375),
  352. F(48000000, P_GPLL0, 12.5, 0, 0),
  353. F(51200000, P_GPLL0, 1, 32, 375),
  354. F(56000000, P_GPLL0, 1, 7, 75),
  355. F(58982400, P_GPLL0, 1, 1536, 15625),
  356. F(60000000, P_GPLL0, 10, 0, 0),
  357. F(63157895, P_GPLL0, 9.5, 0, 0),
  358. { }
  359. };
  360. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  361. .cmd_rcgr = 0x1a00c,
  362. .mnd_width = 16,
  363. .hid_width = 5,
  364. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  365. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  366. .clkr.hw.init = &(struct clk_init_data){
  367. .name = "blsp1_uart1_apps_clk_src",
  368. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  369. .num_parents = 3,
  370. .ops = &clk_rcg2_ops,
  371. },
  372. };
  373. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  374. .cmd_rcgr = 0x1c00c,
  375. .mnd_width = 16,
  376. .hid_width = 5,
  377. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  378. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  379. .clkr.hw.init = &(struct clk_init_data){
  380. .name = "blsp1_uart2_apps_clk_src",
  381. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  382. .num_parents = 3,
  383. .ops = &clk_rcg2_ops,
  384. },
  385. };
  386. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  387. .cmd_rcgr = 0x26020,
  388. .mnd_width = 0,
  389. .hid_width = 5,
  390. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  391. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  392. .clkr.hw.init = &(struct clk_init_data){
  393. .name = "blsp2_qup1_i2c_apps_clk_src",
  394. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  395. .num_parents = 3,
  396. .ops = &clk_rcg2_ops,
  397. },
  398. };
  399. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  400. .cmd_rcgr = 0x2600c,
  401. .mnd_width = 8,
  402. .hid_width = 5,
  403. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  404. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  405. .clkr.hw.init = &(struct clk_init_data){
  406. .name = "blsp2_qup1_spi_apps_clk_src",
  407. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  408. .num_parents = 3,
  409. .ops = &clk_rcg2_ops,
  410. },
  411. };
  412. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  413. .cmd_rcgr = 0x28020,
  414. .mnd_width = 0,
  415. .hid_width = 5,
  416. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  417. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  418. .clkr.hw.init = &(struct clk_init_data){
  419. .name = "blsp2_qup2_i2c_apps_clk_src",
  420. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  421. .num_parents = 3,
  422. .ops = &clk_rcg2_ops,
  423. },
  424. };
  425. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  426. .cmd_rcgr = 0x2800c,
  427. .mnd_width = 8,
  428. .hid_width = 5,
  429. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  430. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  431. .clkr.hw.init = &(struct clk_init_data){
  432. .name = "blsp2_qup2_spi_apps_clk_src",
  433. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  434. .num_parents = 3,
  435. .ops = &clk_rcg2_ops,
  436. },
  437. };
  438. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  439. .cmd_rcgr = 0x2a020,
  440. .mnd_width = 0,
  441. .hid_width = 5,
  442. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  443. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  444. .clkr.hw.init = &(struct clk_init_data){
  445. .name = "blsp2_qup3_i2c_apps_clk_src",
  446. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  447. .num_parents = 3,
  448. .ops = &clk_rcg2_ops,
  449. },
  450. };
  451. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  452. .cmd_rcgr = 0x2a00c,
  453. .mnd_width = 8,
  454. .hid_width = 5,
  455. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  456. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  457. .clkr.hw.init = &(struct clk_init_data){
  458. .name = "blsp2_qup3_spi_apps_clk_src",
  459. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  460. .num_parents = 3,
  461. .ops = &clk_rcg2_ops,
  462. },
  463. };
  464. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  465. .cmd_rcgr = 0x2c020,
  466. .mnd_width = 0,
  467. .hid_width = 5,
  468. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  469. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  470. .clkr.hw.init = &(struct clk_init_data){
  471. .name = "blsp2_qup4_i2c_apps_clk_src",
  472. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  473. .num_parents = 3,
  474. .ops = &clk_rcg2_ops,
  475. },
  476. };
  477. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  478. .cmd_rcgr = 0x2c00c,
  479. .mnd_width = 8,
  480. .hid_width = 5,
  481. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  482. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  483. .clkr.hw.init = &(struct clk_init_data){
  484. .name = "blsp2_qup4_spi_apps_clk_src",
  485. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  486. .num_parents = 3,
  487. .ops = &clk_rcg2_ops,
  488. },
  489. };
  490. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  491. .cmd_rcgr = 0x2700c,
  492. .mnd_width = 16,
  493. .hid_width = 5,
  494. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  495. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  496. .clkr.hw.init = &(struct clk_init_data){
  497. .name = "blsp2_uart1_apps_clk_src",
  498. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  499. .num_parents = 3,
  500. .ops = &clk_rcg2_ops,
  501. },
  502. };
  503. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  504. .cmd_rcgr = 0x2900c,
  505. .mnd_width = 16,
  506. .hid_width = 5,
  507. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  508. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  509. .clkr.hw.init = &(struct clk_init_data){
  510. .name = "blsp2_uart2_apps_clk_src",
  511. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  512. .num_parents = 3,
  513. .ops = &clk_rcg2_ops,
  514. },
  515. };
  516. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  517. F(19200000, P_XO, 1, 0, 0),
  518. F(100000000, P_GPLL0, 6, 0, 0),
  519. F(200000000, P_GPLL0, 3, 0, 0),
  520. { }
  521. };
  522. static struct clk_rcg2 gp1_clk_src = {
  523. .cmd_rcgr = 0x64004,
  524. .mnd_width = 8,
  525. .hid_width = 5,
  526. .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
  527. .freq_tbl = ftbl_gp1_clk_src,
  528. .clkr.hw.init = &(struct clk_init_data){
  529. .name = "gp1_clk_src",
  530. .parent_names = gcc_parent_names_xo_gpll0_sleep_clk_gpll0_early_div,
  531. .num_parents = 4,
  532. .ops = &clk_rcg2_ops,
  533. },
  534. };
  535. static struct clk_rcg2 gp2_clk_src = {
  536. .cmd_rcgr = 0x65004,
  537. .mnd_width = 8,
  538. .hid_width = 5,
  539. .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
  540. .freq_tbl = ftbl_gp1_clk_src,
  541. .clkr.hw.init = &(struct clk_init_data){
  542. .name = "gp2_clk_src",
  543. .parent_names = gcc_parent_names_xo_gpll0_sleep_clk_gpll0_early_div,
  544. .num_parents = 4,
  545. .ops = &clk_rcg2_ops,
  546. },
  547. };
  548. static struct clk_rcg2 gp3_clk_src = {
  549. .cmd_rcgr = 0x66004,
  550. .mnd_width = 8,
  551. .hid_width = 5,
  552. .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
  553. .freq_tbl = ftbl_gp1_clk_src,
  554. .clkr.hw.init = &(struct clk_init_data){
  555. .name = "gp3_clk_src",
  556. .parent_names = gcc_parent_names_xo_gpll0_sleep_clk_gpll0_early_div,
  557. .num_parents = 4,
  558. .ops = &clk_rcg2_ops,
  559. },
  560. };
  561. static const struct freq_tbl ftbl_hmss_gpll0_clk_src[] = {
  562. F(300000000, P_GPLL0, 2, 0, 0),
  563. F(600000000, P_GPLL0, 1, 0, 0),
  564. { }
  565. };
  566. static struct clk_rcg2 hmss_gpll0_clk_src = {
  567. .cmd_rcgr = 0x4805c,
  568. .mnd_width = 0,
  569. .hid_width = 5,
  570. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  571. .freq_tbl = ftbl_hmss_gpll0_clk_src,
  572. .clkr.hw.init = &(struct clk_init_data){
  573. .name = "hmss_gpll0_clk_src",
  574. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  575. .num_parents = 3,
  576. .ops = &clk_rcg2_ops,
  577. },
  578. };
  579. static const struct freq_tbl ftbl_hmss_gpll4_clk_src[] = {
  580. F(384000000, P_GPLL4, 4, 0, 0),
  581. F(768000000, P_GPLL4, 2, 0, 0),
  582. F(1536000000, P_GPLL4, 1, 0, 0),
  583. { }
  584. };
  585. static struct clk_rcg2 hmss_gpll4_clk_src = {
  586. .cmd_rcgr = 0x48074,
  587. .mnd_width = 0,
  588. .hid_width = 5,
  589. .parent_map = gcc_parent_map_xo_gpll4,
  590. .freq_tbl = ftbl_hmss_gpll4_clk_src,
  591. .clkr.hw.init = &(struct clk_init_data){
  592. .name = "hmss_gpll4_clk_src",
  593. .parent_names = gcc_parent_names_xo_gpll4,
  594. .num_parents = 2,
  595. .ops = &clk_rcg2_ops,
  596. },
  597. };
  598. static const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = {
  599. F(19200000, P_XO, 1, 0, 0),
  600. { }
  601. };
  602. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  603. .cmd_rcgr = 0x48044,
  604. .mnd_width = 0,
  605. .hid_width = 5,
  606. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  607. .freq_tbl = ftbl_hmss_rbcpr_clk_src,
  608. .clkr.hw.init = &(struct clk_init_data){
  609. .name = "hmss_rbcpr_clk_src",
  610. .parent_names = gcc_parent_names_xo_gpll0,
  611. .num_parents = 2,
  612. .ops = &clk_rcg2_ops,
  613. },
  614. };
  615. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  616. F(60000000, P_GPLL0, 10, 0, 0),
  617. { }
  618. };
  619. static struct clk_rcg2 pdm2_clk_src = {
  620. .cmd_rcgr = 0x33010,
  621. .mnd_width = 0,
  622. .hid_width = 5,
  623. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  624. .freq_tbl = ftbl_pdm2_clk_src,
  625. .clkr.hw.init = &(struct clk_init_data){
  626. .name = "pdm2_clk_src",
  627. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  628. .num_parents = 3,
  629. .ops = &clk_rcg2_ops,
  630. },
  631. };
  632. static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
  633. F(19200000, P_XO, 1, 0, 0),
  634. F(80200000, P_GPLL1_EARLY_DIV, 5, 0, 0),
  635. F(160400000, P_GPLL1, 5, 0, 0),
  636. F(267333333, P_GPLL1, 3, 0, 0),
  637. { }
  638. };
  639. static struct clk_rcg2 qspi_ser_clk_src = {
  640. .cmd_rcgr = 0x4d00c,
  641. .mnd_width = 0,
  642. .hid_width = 5,
  643. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div,
  644. .freq_tbl = ftbl_qspi_ser_clk_src,
  645. .clkr.hw.init = &(struct clk_init_data){
  646. .name = "qspi_ser_clk_src",
  647. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div,
  648. .num_parents = 6,
  649. .ops = &clk_rcg2_ops,
  650. },
  651. };
  652. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  653. F(144000, P_XO, 16, 3, 25),
  654. F(400000, P_XO, 12, 1, 4),
  655. F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3),
  656. F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2),
  657. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  658. F(100000000, P_GPLL0, 6, 0, 0),
  659. F(192000000, P_GPLL4, 8, 0, 0),
  660. F(384000000, P_GPLL4, 4, 0, 0),
  661. { }
  662. };
  663. static struct clk_rcg2 sdcc1_apps_clk_src = {
  664. .cmd_rcgr = 0x1602c,
  665. .mnd_width = 8,
  666. .hid_width = 5,
  667. .parent_map = gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div,
  668. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  669. .clkr.hw.init = &(struct clk_init_data){
  670. .name = "sdcc1_apps_clk_src",
  671. .parent_names = gcc_parent_names_xo_gpll0_gpll4_gpll0_early_div,
  672. .num_parents = 4,
  673. .ops = &clk_rcg2_ops,
  674. },
  675. };
  676. static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  677. F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0),
  678. F(150000000, P_GPLL0, 4, 0, 0),
  679. F(200000000, P_GPLL0, 3, 0, 0),
  680. F(300000000, P_GPLL0, 2, 0, 0),
  681. { }
  682. };
  683. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  684. .cmd_rcgr = 0x16010,
  685. .mnd_width = 0,
  686. .hid_width = 5,
  687. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  688. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  689. .clkr.hw.init = &(struct clk_init_data){
  690. .name = "sdcc1_ice_core_clk_src",
  691. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  692. .num_parents = 3,
  693. .ops = &clk_rcg2_ops,
  694. },
  695. };
  696. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  697. F(144000, P_XO, 16, 3, 25),
  698. F(400000, P_XO, 12, 1, 4),
  699. F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3),
  700. F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2),
  701. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  702. F(100000000, P_GPLL0, 6, 0, 0),
  703. F(192000000, P_GPLL4, 8, 0, 0),
  704. F(200000000, P_GPLL0, 3, 0, 0),
  705. { }
  706. };
  707. static struct clk_rcg2 sdcc2_apps_clk_src = {
  708. .cmd_rcgr = 0x14010,
  709. .mnd_width = 8,
  710. .hid_width = 5,
  711. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4,
  712. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  713. .clkr.hw.init = &(struct clk_init_data){
  714. .name = "sdcc2_apps_clk_src",
  715. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div_gpll4,
  716. .num_parents = 4,
  717. .ops = &clk_rcg2_ops,
  718. },
  719. };
  720. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  721. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  722. F(100000000, P_GPLL0, 6, 0, 0),
  723. F(150000000, P_GPLL0, 4, 0, 0),
  724. F(200000000, P_GPLL0, 3, 0, 0),
  725. F(240000000, P_GPLL0, 2.5, 0, 0),
  726. { }
  727. };
  728. static struct clk_rcg2 ufs_axi_clk_src = {
  729. .cmd_rcgr = 0x75018,
  730. .mnd_width = 8,
  731. .hid_width = 5,
  732. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  733. .freq_tbl = ftbl_ufs_axi_clk_src,
  734. .clkr.hw.init = &(struct clk_init_data){
  735. .name = "ufs_axi_clk_src",
  736. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  737. .num_parents = 3,
  738. .ops = &clk_rcg2_ops,
  739. },
  740. };
  741. static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
  742. F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0),
  743. F(150000000, P_GPLL0, 4, 0, 0),
  744. F(300000000, P_GPLL0, 2, 0, 0),
  745. { }
  746. };
  747. static struct clk_rcg2 ufs_ice_core_clk_src = {
  748. .cmd_rcgr = 0x76010,
  749. .mnd_width = 0,
  750. .hid_width = 5,
  751. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  752. .freq_tbl = ftbl_ufs_ice_core_clk_src,
  753. .clkr.hw.init = &(struct clk_init_data){
  754. .name = "ufs_ice_core_clk_src",
  755. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  756. .num_parents = 3,
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static struct clk_rcg2 ufs_phy_aux_clk_src = {
  761. .cmd_rcgr = 0x76044,
  762. .mnd_width = 0,
  763. .hid_width = 5,
  764. .parent_map = gcc_parent_map_xo_sleep_clk,
  765. .freq_tbl = ftbl_hmss_rbcpr_clk_src,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "ufs_phy_aux_clk_src",
  768. .parent_names = gcc_parent_names_xo_sleep_clk,
  769. .num_parents = 2,
  770. .ops = &clk_rcg2_ops,
  771. },
  772. };
  773. static const struct freq_tbl ftbl_ufs_unipro_core_clk_src[] = {
  774. F(37500000, P_GPLL0_EARLY_DIV, 8, 0, 0),
  775. F(75000000, P_GPLL0, 8, 0, 0),
  776. F(150000000, P_GPLL0, 4, 0, 0),
  777. { }
  778. };
  779. static struct clk_rcg2 ufs_unipro_core_clk_src = {
  780. .cmd_rcgr = 0x76028,
  781. .mnd_width = 0,
  782. .hid_width = 5,
  783. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  784. .freq_tbl = ftbl_ufs_unipro_core_clk_src,
  785. .clkr.hw.init = &(struct clk_init_data){
  786. .name = "ufs_unipro_core_clk_src",
  787. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  788. .num_parents = 3,
  789. .ops = &clk_rcg2_ops,
  790. },
  791. };
  792. static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
  793. F(19200000, P_XO, 1, 0, 0),
  794. F(60000000, P_GPLL0, 10, 0, 0),
  795. F(120000000, P_GPLL0, 5, 0, 0),
  796. { }
  797. };
  798. static struct clk_rcg2 usb20_master_clk_src = {
  799. .cmd_rcgr = 0x2f010,
  800. .mnd_width = 8,
  801. .hid_width = 5,
  802. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  803. .freq_tbl = ftbl_usb20_master_clk_src,
  804. .clkr.hw.init = &(struct clk_init_data){
  805. .name = "usb20_master_clk_src",
  806. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  807. .num_parents = 3,
  808. .ops = &clk_rcg2_ops,
  809. },
  810. };
  811. static const struct freq_tbl ftbl_usb20_mock_utmi_clk_src[] = {
  812. F(19200000, P_XO, 1, 0, 0),
  813. F(60000000, P_GPLL0, 10, 0, 0),
  814. { }
  815. };
  816. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  817. .cmd_rcgr = 0x2f024,
  818. .mnd_width = 0,
  819. .hid_width = 5,
  820. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  821. .freq_tbl = ftbl_usb20_mock_utmi_clk_src,
  822. .clkr.hw.init = &(struct clk_init_data){
  823. .name = "usb20_mock_utmi_clk_src",
  824. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  825. .num_parents = 3,
  826. .ops = &clk_rcg2_ops,
  827. },
  828. };
  829. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  830. F(19200000, P_XO, 1, 0, 0),
  831. F(66666667, P_GPLL0_EARLY_DIV, 4.5, 0, 0),
  832. F(120000000, P_GPLL0, 5, 0, 0),
  833. F(133333333, P_GPLL0, 4.5, 0, 0),
  834. F(150000000, P_GPLL0, 4, 0, 0),
  835. F(200000000, P_GPLL0, 3, 0, 0),
  836. F(240000000, P_GPLL0, 2.5, 0, 0),
  837. { }
  838. };
  839. static struct clk_rcg2 usb30_master_clk_src = {
  840. .cmd_rcgr = 0xf014,
  841. .mnd_width = 8,
  842. .hid_width = 5,
  843. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  844. .freq_tbl = ftbl_usb30_master_clk_src,
  845. .clkr.hw.init = &(struct clk_init_data){
  846. .name = "usb30_master_clk_src",
  847. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  848. .num_parents = 3,
  849. .ops = &clk_rcg2_ops,
  850. },
  851. };
  852. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  853. F(19200000, P_XO, 1, 0, 0),
  854. F(40000000, P_GPLL0_EARLY_DIV, 7.5, 0, 0),
  855. F(60000000, P_GPLL0, 10, 0, 0),
  856. { }
  857. };
  858. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  859. .cmd_rcgr = 0xf028,
  860. .mnd_width = 0,
  861. .hid_width = 5,
  862. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  863. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  864. .clkr.hw.init = &(struct clk_init_data){
  865. .name = "usb30_mock_utmi_clk_src",
  866. .parent_names = gcc_parent_names_xo_gpll0_gpll0_early_div,
  867. .num_parents = 3,
  868. .ops = &clk_rcg2_ops,
  869. },
  870. };
  871. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  872. F(1200000, P_XO, 16, 0, 0),
  873. F(19200000, P_XO, 1, 0, 0),
  874. { }
  875. };
  876. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  877. .cmd_rcgr = 0x5000c,
  878. .mnd_width = 0,
  879. .hid_width = 5,
  880. .parent_map = gcc_parent_map_xo_sleep_clk,
  881. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  882. .clkr.hw.init = &(struct clk_init_data){
  883. .name = "usb3_phy_aux_clk_src",
  884. .parent_names = gcc_parent_names_xo_sleep_clk,
  885. .num_parents = 2,
  886. .ops = &clk_rcg2_ops,
  887. },
  888. };
  889. static struct clk_branch gcc_aggre2_ufs_axi_clk = {
  890. .halt_reg = 0x75034,
  891. .halt_check = BRANCH_HALT,
  892. .clkr = {
  893. .enable_reg = 0x75034,
  894. .enable_mask = BIT(0),
  895. .hw.init = &(struct clk_init_data){
  896. .name = "gcc_aggre2_ufs_axi_clk",
  897. .parent_names = (const char *[]){
  898. "ufs_axi_clk_src",
  899. },
  900. .num_parents = 1,
  901. .ops = &clk_branch2_ops,
  902. },
  903. },
  904. };
  905. static struct clk_branch gcc_aggre2_usb3_axi_clk = {
  906. .halt_reg = 0xf03c,
  907. .halt_check = BRANCH_HALT,
  908. .clkr = {
  909. .enable_reg = 0xf03c,
  910. .enable_mask = BIT(0),
  911. .hw.init = &(struct clk_init_data){
  912. .name = "gcc_aggre2_usb3_axi_clk",
  913. .parent_names = (const char *[]){
  914. "usb30_master_clk_src",
  915. },
  916. .num_parents = 1,
  917. .ops = &clk_branch2_ops,
  918. },
  919. },
  920. };
  921. static struct clk_branch gcc_bimc_gfx_clk = {
  922. .halt_reg = 0x7106c,
  923. .halt_check = BRANCH_VOTED,
  924. .clkr = {
  925. .enable_reg = 0x7106c,
  926. .enable_mask = BIT(0),
  927. .hw.init = &(struct clk_init_data){
  928. .name = "gcc_bimc_gfx_clk",
  929. .ops = &clk_branch2_ops,
  930. },
  931. },
  932. };
  933. static struct clk_branch gcc_bimc_hmss_axi_clk = {
  934. .halt_reg = 0x48004,
  935. .halt_check = BRANCH_HALT_VOTED,
  936. .clkr = {
  937. .enable_reg = 0x52004,
  938. .enable_mask = BIT(22),
  939. .hw.init = &(struct clk_init_data){
  940. .name = "gcc_bimc_hmss_axi_clk",
  941. .ops = &clk_branch2_ops,
  942. },
  943. },
  944. };
  945. static struct clk_branch gcc_bimc_mss_q6_axi_clk = {
  946. .halt_reg = 0x4401c,
  947. .halt_check = BRANCH_HALT,
  948. .clkr = {
  949. .enable_reg = 0x4401c,
  950. .enable_mask = BIT(0),
  951. .hw.init = &(struct clk_init_data){
  952. .name = "gcc_bimc_mss_q6_axi_clk",
  953. .ops = &clk_branch2_ops,
  954. },
  955. },
  956. };
  957. static struct clk_branch gcc_blsp1_ahb_clk = {
  958. .halt_reg = 0x17004,
  959. .halt_check = BRANCH_HALT_VOTED,
  960. .clkr = {
  961. .enable_reg = 0x52004,
  962. .enable_mask = BIT(17),
  963. .hw.init = &(struct clk_init_data){
  964. .name = "gcc_blsp1_ahb_clk",
  965. .ops = &clk_branch2_ops,
  966. },
  967. },
  968. };
  969. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  970. .halt_reg = 0x19008,
  971. .halt_check = BRANCH_HALT,
  972. .clkr = {
  973. .enable_reg = 0x19008,
  974. .enable_mask = BIT(0),
  975. .hw.init = &(struct clk_init_data){
  976. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  977. .parent_names = (const char *[]){
  978. "blsp1_qup1_i2c_apps_clk_src",
  979. },
  980. .num_parents = 1,
  981. .flags = CLK_SET_RATE_PARENT,
  982. .ops = &clk_branch2_ops,
  983. },
  984. },
  985. };
  986. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  987. .halt_reg = 0x19004,
  988. .halt_check = BRANCH_HALT,
  989. .clkr = {
  990. .enable_reg = 0x19004,
  991. .enable_mask = BIT(0),
  992. .hw.init = &(struct clk_init_data){
  993. .name = "gcc_blsp1_qup1_spi_apps_clk",
  994. .parent_names = (const char *[]){
  995. "blsp1_qup1_spi_apps_clk_src",
  996. },
  997. .num_parents = 1,
  998. .flags = CLK_SET_RATE_PARENT,
  999. .ops = &clk_branch2_ops,
  1000. },
  1001. },
  1002. };
  1003. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1004. .halt_reg = 0x1b008,
  1005. .halt_check = BRANCH_HALT,
  1006. .clkr = {
  1007. .enable_reg = 0x1b008,
  1008. .enable_mask = BIT(0),
  1009. .hw.init = &(struct clk_init_data){
  1010. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1011. .parent_names = (const char *[]){
  1012. "blsp1_qup2_i2c_apps_clk_src",
  1013. },
  1014. .num_parents = 1,
  1015. .flags = CLK_SET_RATE_PARENT,
  1016. .ops = &clk_branch2_ops,
  1017. },
  1018. },
  1019. };
  1020. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1021. .halt_reg = 0x1b004,
  1022. .halt_check = BRANCH_HALT,
  1023. .clkr = {
  1024. .enable_reg = 0x1b004,
  1025. .enable_mask = BIT(0),
  1026. .hw.init = &(struct clk_init_data){
  1027. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1028. .parent_names = (const char *[]){
  1029. "blsp1_qup2_spi_apps_clk_src",
  1030. },
  1031. .num_parents = 1,
  1032. .flags = CLK_SET_RATE_PARENT,
  1033. .ops = &clk_branch2_ops,
  1034. },
  1035. },
  1036. };
  1037. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1038. .halt_reg = 0x1d008,
  1039. .halt_check = BRANCH_HALT,
  1040. .clkr = {
  1041. .enable_reg = 0x1d008,
  1042. .enable_mask = BIT(0),
  1043. .hw.init = &(struct clk_init_data){
  1044. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1045. .parent_names = (const char *[]){
  1046. "blsp1_qup3_i2c_apps_clk_src",
  1047. },
  1048. .num_parents = 1,
  1049. .flags = CLK_SET_RATE_PARENT,
  1050. .ops = &clk_branch2_ops,
  1051. },
  1052. },
  1053. };
  1054. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1055. .halt_reg = 0x1d004,
  1056. .halt_check = BRANCH_HALT,
  1057. .clkr = {
  1058. .enable_reg = 0x1d004,
  1059. .enable_mask = BIT(0),
  1060. .hw.init = &(struct clk_init_data){
  1061. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1062. .parent_names = (const char *[]){
  1063. "blsp1_qup3_spi_apps_clk_src",
  1064. },
  1065. .num_parents = 1,
  1066. .flags = CLK_SET_RATE_PARENT,
  1067. .ops = &clk_branch2_ops,
  1068. },
  1069. },
  1070. };
  1071. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1072. .halt_reg = 0x1f008,
  1073. .halt_check = BRANCH_HALT,
  1074. .clkr = {
  1075. .enable_reg = 0x1f008,
  1076. .enable_mask = BIT(0),
  1077. .hw.init = &(struct clk_init_data){
  1078. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1079. .parent_names = (const char *[]){
  1080. "blsp1_qup4_i2c_apps_clk_src",
  1081. },
  1082. .num_parents = 1,
  1083. .flags = CLK_SET_RATE_PARENT,
  1084. .ops = &clk_branch2_ops,
  1085. },
  1086. },
  1087. };
  1088. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1089. .halt_reg = 0x1f004,
  1090. .halt_check = BRANCH_HALT,
  1091. .clkr = {
  1092. .enable_reg = 0x1f004,
  1093. .enable_mask = BIT(0),
  1094. .hw.init = &(struct clk_init_data){
  1095. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1096. .parent_names = (const char *[]){
  1097. "blsp1_qup4_spi_apps_clk_src",
  1098. },
  1099. .num_parents = 1,
  1100. .flags = CLK_SET_RATE_PARENT,
  1101. .ops = &clk_branch2_ops,
  1102. },
  1103. },
  1104. };
  1105. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1106. .halt_reg = 0x1a004,
  1107. .halt_check = BRANCH_HALT,
  1108. .clkr = {
  1109. .enable_reg = 0x1a004,
  1110. .enable_mask = BIT(0),
  1111. .hw.init = &(struct clk_init_data){
  1112. .name = "gcc_blsp1_uart1_apps_clk",
  1113. .parent_names = (const char *[]){
  1114. "blsp1_uart1_apps_clk_src",
  1115. },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. .ops = &clk_branch2_ops,
  1119. },
  1120. },
  1121. };
  1122. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1123. .halt_reg = 0x1c004,
  1124. .halt_check = BRANCH_HALT,
  1125. .clkr = {
  1126. .enable_reg = 0x1c004,
  1127. .enable_mask = BIT(0),
  1128. .hw.init = &(struct clk_init_data){
  1129. .name = "gcc_blsp1_uart2_apps_clk",
  1130. .parent_names = (const char *[]){
  1131. "blsp1_uart2_apps_clk_src",
  1132. },
  1133. .num_parents = 1,
  1134. .flags = CLK_SET_RATE_PARENT,
  1135. .ops = &clk_branch2_ops,
  1136. },
  1137. },
  1138. };
  1139. static struct clk_branch gcc_blsp2_ahb_clk = {
  1140. .halt_reg = 0x25004,
  1141. .halt_check = BRANCH_HALT_VOTED,
  1142. .clkr = {
  1143. .enable_reg = 0x52004,
  1144. .enable_mask = BIT(15),
  1145. .hw.init = &(struct clk_init_data){
  1146. .name = "gcc_blsp2_ahb_clk",
  1147. .ops = &clk_branch2_ops,
  1148. },
  1149. },
  1150. };
  1151. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1152. .halt_reg = 0x26008,
  1153. .halt_check = BRANCH_HALT,
  1154. .clkr = {
  1155. .enable_reg = 0x26008,
  1156. .enable_mask = BIT(0),
  1157. .hw.init = &(struct clk_init_data){
  1158. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1159. .parent_names = (const char *[]){
  1160. "blsp2_qup1_i2c_apps_clk_src",
  1161. },
  1162. .num_parents = 1,
  1163. .flags = CLK_SET_RATE_PARENT,
  1164. .ops = &clk_branch2_ops,
  1165. },
  1166. },
  1167. };
  1168. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1169. .halt_reg = 0x26004,
  1170. .halt_check = BRANCH_HALT,
  1171. .clkr = {
  1172. .enable_reg = 0x26004,
  1173. .enable_mask = BIT(0),
  1174. .hw.init = &(struct clk_init_data){
  1175. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1176. .parent_names = (const char *[]){
  1177. "blsp2_qup1_spi_apps_clk_src",
  1178. },
  1179. .num_parents = 1,
  1180. .flags = CLK_SET_RATE_PARENT,
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1186. .halt_reg = 0x28008,
  1187. .halt_check = BRANCH_HALT,
  1188. .clkr = {
  1189. .enable_reg = 0x28008,
  1190. .enable_mask = BIT(0),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1193. .parent_names = (const char *[]){
  1194. "blsp2_qup2_i2c_apps_clk_src",
  1195. },
  1196. .num_parents = 1,
  1197. .flags = CLK_SET_RATE_PARENT,
  1198. .ops = &clk_branch2_ops,
  1199. },
  1200. },
  1201. };
  1202. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1203. .halt_reg = 0x28004,
  1204. .halt_check = BRANCH_HALT,
  1205. .clkr = {
  1206. .enable_reg = 0x28004,
  1207. .enable_mask = BIT(0),
  1208. .hw.init = &(struct clk_init_data){
  1209. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1210. .parent_names = (const char *[]){
  1211. "blsp2_qup2_spi_apps_clk_src",
  1212. },
  1213. .num_parents = 1,
  1214. .flags = CLK_SET_RATE_PARENT,
  1215. .ops = &clk_branch2_ops,
  1216. },
  1217. },
  1218. };
  1219. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1220. .halt_reg = 0x2a008,
  1221. .halt_check = BRANCH_HALT,
  1222. .clkr = {
  1223. .enable_reg = 0x2a008,
  1224. .enable_mask = BIT(0),
  1225. .hw.init = &(struct clk_init_data){
  1226. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1227. .parent_names = (const char *[]){
  1228. "blsp2_qup3_i2c_apps_clk_src",
  1229. },
  1230. .num_parents = 1,
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_branch2_ops,
  1233. },
  1234. },
  1235. };
  1236. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1237. .halt_reg = 0x2a004,
  1238. .halt_check = BRANCH_HALT,
  1239. .clkr = {
  1240. .enable_reg = 0x2a004,
  1241. .enable_mask = BIT(0),
  1242. .hw.init = &(struct clk_init_data){
  1243. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1244. .parent_names = (const char *[]){
  1245. "blsp2_qup3_spi_apps_clk_src",
  1246. },
  1247. .num_parents = 1,
  1248. .flags = CLK_SET_RATE_PARENT,
  1249. .ops = &clk_branch2_ops,
  1250. },
  1251. },
  1252. };
  1253. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1254. .halt_reg = 0x2c008,
  1255. .halt_check = BRANCH_HALT,
  1256. .clkr = {
  1257. .enable_reg = 0x2c008,
  1258. .enable_mask = BIT(0),
  1259. .hw.init = &(struct clk_init_data){
  1260. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1261. .parent_names = (const char *[]){
  1262. "blsp2_qup4_i2c_apps_clk_src",
  1263. },
  1264. .num_parents = 1,
  1265. .flags = CLK_SET_RATE_PARENT,
  1266. .ops = &clk_branch2_ops,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1271. .halt_reg = 0x2c004,
  1272. .halt_check = BRANCH_HALT,
  1273. .clkr = {
  1274. .enable_reg = 0x2c004,
  1275. .enable_mask = BIT(0),
  1276. .hw.init = &(struct clk_init_data){
  1277. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1278. .parent_names = (const char *[]){
  1279. "blsp2_qup4_spi_apps_clk_src",
  1280. },
  1281. .num_parents = 1,
  1282. .flags = CLK_SET_RATE_PARENT,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1288. .halt_reg = 0x27004,
  1289. .halt_check = BRANCH_HALT,
  1290. .clkr = {
  1291. .enable_reg = 0x27004,
  1292. .enable_mask = BIT(0),
  1293. .hw.init = &(struct clk_init_data){
  1294. .name = "gcc_blsp2_uart1_apps_clk",
  1295. .parent_names = (const char *[]){
  1296. "blsp2_uart1_apps_clk_src",
  1297. },
  1298. .num_parents = 1,
  1299. .flags = CLK_SET_RATE_PARENT,
  1300. .ops = &clk_branch2_ops,
  1301. },
  1302. },
  1303. };
  1304. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1305. .halt_reg = 0x29004,
  1306. .halt_check = BRANCH_HALT,
  1307. .clkr = {
  1308. .enable_reg = 0x29004,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "gcc_blsp2_uart2_apps_clk",
  1312. .parent_names = (const char *[]){
  1313. "blsp2_uart2_apps_clk_src",
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1322. .halt_reg = 0x38004,
  1323. .halt_check = BRANCH_HALT_VOTED,
  1324. .clkr = {
  1325. .enable_reg = 0x52004,
  1326. .enable_mask = BIT(10),
  1327. .hw.init = &(struct clk_init_data){
  1328. .name = "gcc_boot_rom_ahb_clk",
  1329. .ops = &clk_branch2_ops,
  1330. },
  1331. },
  1332. };
  1333. static struct clk_branch gcc_cfg_noc_usb2_axi_clk = {
  1334. .halt_reg = 0x5058,
  1335. .halt_check = BRANCH_HALT,
  1336. .clkr = {
  1337. .enable_reg = 0x5058,
  1338. .enable_mask = BIT(0),
  1339. .hw.init = &(struct clk_init_data){
  1340. .name = "gcc_cfg_noc_usb2_axi_clk",
  1341. .parent_names = (const char *[]){
  1342. "usb20_master_clk_src",
  1343. },
  1344. .num_parents = 1,
  1345. .ops = &clk_branch2_ops,
  1346. },
  1347. },
  1348. };
  1349. static struct clk_branch gcc_cfg_noc_usb3_axi_clk = {
  1350. .halt_reg = 0x5018,
  1351. .halt_check = BRANCH_HALT,
  1352. .clkr = {
  1353. .enable_reg = 0x5018,
  1354. .enable_mask = BIT(0),
  1355. .hw.init = &(struct clk_init_data){
  1356. .name = "gcc_cfg_noc_usb3_axi_clk",
  1357. .parent_names = (const char *[]){
  1358. "usb30_master_clk_src",
  1359. },
  1360. .num_parents = 1,
  1361. .ops = &clk_branch2_ops,
  1362. },
  1363. },
  1364. };
  1365. static struct clk_branch gcc_dcc_ahb_clk = {
  1366. .halt_reg = 0x84004,
  1367. .clkr = {
  1368. .enable_reg = 0x84004,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "gcc_dcc_ahb_clk",
  1372. .ops = &clk_branch2_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_branch gcc_gp1_clk = {
  1377. .halt_reg = 0x64000,
  1378. .halt_check = BRANCH_HALT,
  1379. .clkr = {
  1380. .enable_reg = 0x64000,
  1381. .enable_mask = BIT(0),
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "gcc_gp1_clk",
  1384. .parent_names = (const char *[]){
  1385. "gp1_clk_src",
  1386. },
  1387. .num_parents = 1,
  1388. .flags = CLK_SET_RATE_PARENT,
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch gcc_gp2_clk = {
  1394. .halt_reg = 0x65000,
  1395. .halt_check = BRANCH_HALT,
  1396. .clkr = {
  1397. .enable_reg = 0x65000,
  1398. .enable_mask = BIT(0),
  1399. .hw.init = &(struct clk_init_data){
  1400. .name = "gcc_gp2_clk",
  1401. .parent_names = (const char *[]){
  1402. "gp2_clk_src",
  1403. },
  1404. .num_parents = 1,
  1405. .flags = CLK_SET_RATE_PARENT,
  1406. .ops = &clk_branch2_ops,
  1407. },
  1408. },
  1409. };
  1410. static struct clk_branch gcc_gp3_clk = {
  1411. .halt_reg = 0x66000,
  1412. .halt_check = BRANCH_HALT,
  1413. .clkr = {
  1414. .enable_reg = 0x66000,
  1415. .enable_mask = BIT(0),
  1416. .hw.init = &(struct clk_init_data){
  1417. .name = "gcc_gp3_clk",
  1418. .parent_names = (const char *[]){
  1419. "gp3_clk_src",
  1420. },
  1421. .num_parents = 1,
  1422. .flags = CLK_SET_RATE_PARENT,
  1423. .ops = &clk_branch2_ops,
  1424. },
  1425. },
  1426. };
  1427. static struct clk_branch gcc_gpu_bimc_gfx_clk = {
  1428. .halt_reg = 0x71010,
  1429. .halt_check = BRANCH_VOTED,
  1430. .clkr = {
  1431. .enable_reg = 0x71010,
  1432. .enable_mask = BIT(0),
  1433. .hw.init = &(struct clk_init_data){
  1434. .name = "gcc_gpu_bimc_gfx_clk",
  1435. .ops = &clk_branch2_ops,
  1436. },
  1437. },
  1438. };
  1439. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1440. .halt_reg = 0x71004,
  1441. .halt_check = BRANCH_VOTED,
  1442. .clkr = {
  1443. .enable_reg = 0x71004,
  1444. .enable_mask = BIT(0),
  1445. .hw.init = &(struct clk_init_data){
  1446. .name = "gcc_gpu_cfg_ahb_clk",
  1447. .ops = &clk_branch2_ops,
  1448. },
  1449. },
  1450. };
  1451. static struct clk_branch gcc_gpu_gpll0_clk = {
  1452. .halt_reg = 0x5200c,
  1453. .halt_check = BRANCH_HALT_DELAY,
  1454. .clkr = {
  1455. .enable_reg = 0x5200c,
  1456. .enable_mask = BIT(4),
  1457. .hw.init = &(struct clk_init_data){
  1458. .name = "gcc_gpu_gpll0_clk",
  1459. .parent_names = (const char *[]){
  1460. "gpll0",
  1461. },
  1462. .num_parents = 1,
  1463. .ops = &clk_branch2_ops,
  1464. },
  1465. },
  1466. };
  1467. static struct clk_branch gcc_gpu_gpll0_div_clk = {
  1468. .halt_reg = 0x5200c,
  1469. .halt_check = BRANCH_HALT_DELAY,
  1470. .clkr = {
  1471. .enable_reg = 0x5200c,
  1472. .enable_mask = BIT(3),
  1473. .hw.init = &(struct clk_init_data){
  1474. .name = "gcc_gpu_gpll0_div_clk",
  1475. .parent_names = (const char *[]){
  1476. "gpll0_early_div",
  1477. },
  1478. .num_parents = 1,
  1479. .ops = &clk_branch2_ops,
  1480. },
  1481. },
  1482. };
  1483. static struct clk_branch gcc_hmss_dvm_bus_clk = {
  1484. .halt_reg = 0x4808c,
  1485. .halt_check = BRANCH_HALT,
  1486. .clkr = {
  1487. .enable_reg = 0x4808c,
  1488. .enable_mask = BIT(0),
  1489. .hw.init = &(struct clk_init_data){
  1490. .name = "gcc_hmss_dvm_bus_clk",
  1491. .ops = &clk_branch2_ops,
  1492. .flags = CLK_IGNORE_UNUSED,
  1493. },
  1494. },
  1495. };
  1496. static struct clk_branch gcc_hmss_rbcpr_clk = {
  1497. .halt_reg = 0x48008,
  1498. .halt_check = BRANCH_HALT,
  1499. .clkr = {
  1500. .enable_reg = 0x48008,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(struct clk_init_data){
  1503. .name = "gcc_hmss_rbcpr_clk",
  1504. .parent_names = (const char *[]){
  1505. "hmss_rbcpr_clk_src",
  1506. },
  1507. .num_parents = 1,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. .ops = &clk_branch2_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch gcc_mmss_gpll0_clk = {
  1514. .halt_reg = 0x5200c,
  1515. .halt_check = BRANCH_HALT_DELAY,
  1516. .clkr = {
  1517. .enable_reg = 0x5200c,
  1518. .enable_mask = BIT(1),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "gcc_mmss_gpll0_clk",
  1521. .parent_names = (const char *[]){
  1522. "gpll0",
  1523. },
  1524. .num_parents = 1,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch gcc_mmss_gpll0_div_clk = {
  1530. .halt_reg = 0x5200c,
  1531. .halt_check = BRANCH_HALT_DELAY,
  1532. .clkr = {
  1533. .enable_reg = 0x5200c,
  1534. .enable_mask = BIT(0),
  1535. .hw.init = &(struct clk_init_data){
  1536. .name = "gcc_mmss_gpll0_div_clk",
  1537. .parent_names = (const char *[]){
  1538. "gpll0_early_div",
  1539. },
  1540. .num_parents = 1,
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1546. .halt_reg = 0x9004,
  1547. .halt_check = BRANCH_HALT,
  1548. .clkr = {
  1549. .enable_reg = 0x9004,
  1550. .enable_mask = BIT(0),
  1551. .hw.init = &(struct clk_init_data){
  1552. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1553. .ops = &clk_branch2_ops,
  1554. },
  1555. },
  1556. };
  1557. static struct clk_branch gcc_mmss_sys_noc_axi_clk = {
  1558. .halt_reg = 0x9000,
  1559. .halt_check = BRANCH_HALT,
  1560. .clkr = {
  1561. .enable_reg = 0x9000,
  1562. .enable_mask = BIT(0),
  1563. .hw.init = &(struct clk_init_data){
  1564. .name = "gcc_mmss_sys_noc_axi_clk",
  1565. .ops = &clk_branch2_ops,
  1566. },
  1567. },
  1568. };
  1569. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1570. .halt_reg = 0x8a000,
  1571. .clkr = {
  1572. .enable_reg = 0x8a000,
  1573. .enable_mask = BIT(0),
  1574. .hw.init = &(struct clk_init_data){
  1575. .name = "gcc_mss_cfg_ahb_clk",
  1576. .ops = &clk_branch2_ops,
  1577. },
  1578. },
  1579. };
  1580. static struct clk_branch gcc_mss_mnoc_bimc_axi_clk = {
  1581. .halt_reg = 0x8a004,
  1582. .clkr = {
  1583. .enable_reg = 0x8a004,
  1584. .enable_mask = BIT(0),
  1585. .hw.init = &(struct clk_init_data){
  1586. .name = "gcc_mss_mnoc_bimc_axi_clk",
  1587. .ops = &clk_branch2_ops,
  1588. },
  1589. },
  1590. };
  1591. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1592. .halt_reg = 0x8a040,
  1593. .clkr = {
  1594. .enable_reg = 0x8a040,
  1595. .enable_mask = BIT(0),
  1596. .hw.init = &(struct clk_init_data){
  1597. .name = "gcc_mss_q6_bimc_axi_clk",
  1598. .ops = &clk_branch2_ops,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch gcc_mss_snoc_axi_clk = {
  1603. .halt_reg = 0x8a03c,
  1604. .clkr = {
  1605. .enable_reg = 0x8a03c,
  1606. .enable_mask = BIT(0),
  1607. .hw.init = &(struct clk_init_data){
  1608. .name = "gcc_mss_snoc_axi_clk",
  1609. .ops = &clk_branch2_ops,
  1610. },
  1611. },
  1612. };
  1613. static struct clk_branch gcc_pdm2_clk = {
  1614. .halt_reg = 0x3300c,
  1615. .halt_check = BRANCH_HALT,
  1616. .clkr = {
  1617. .enable_reg = 0x3300c,
  1618. .enable_mask = BIT(0),
  1619. .hw.init = &(struct clk_init_data){
  1620. .name = "gcc_pdm2_clk",
  1621. .parent_names = (const char *[]){
  1622. "pdm2_clk_src",
  1623. },
  1624. .num_parents = 1,
  1625. .flags = CLK_SET_RATE_PARENT,
  1626. .ops = &clk_branch2_ops,
  1627. },
  1628. },
  1629. };
  1630. static struct clk_branch gcc_pdm_ahb_clk = {
  1631. .halt_reg = 0x33004,
  1632. .halt_check = BRANCH_HALT,
  1633. .clkr = {
  1634. .enable_reg = 0x33004,
  1635. .enable_mask = BIT(0),
  1636. .hw.init = &(struct clk_init_data){
  1637. .name = "gcc_pdm_ahb_clk",
  1638. .ops = &clk_branch2_ops,
  1639. },
  1640. },
  1641. };
  1642. static struct clk_branch gcc_prng_ahb_clk = {
  1643. .halt_reg = 0x34004,
  1644. .halt_check = BRANCH_HALT_VOTED,
  1645. .clkr = {
  1646. .enable_reg = 0x52004,
  1647. .enable_mask = BIT(13),
  1648. .hw.init = &(struct clk_init_data){
  1649. .name = "gcc_prng_ahb_clk",
  1650. .ops = &clk_branch2_ops,
  1651. },
  1652. },
  1653. };
  1654. static struct clk_branch gcc_qspi_ahb_clk = {
  1655. .halt_reg = 0x4d004,
  1656. .halt_check = BRANCH_HALT,
  1657. .clkr = {
  1658. .enable_reg = 0x4d004,
  1659. .enable_mask = BIT(0),
  1660. .hw.init = &(struct clk_init_data){
  1661. .name = "gcc_qspi_ahb_clk",
  1662. .ops = &clk_branch2_ops,
  1663. },
  1664. },
  1665. };
  1666. static struct clk_branch gcc_qspi_ser_clk = {
  1667. .halt_reg = 0x4d008,
  1668. .halt_check = BRANCH_HALT,
  1669. .clkr = {
  1670. .enable_reg = 0x4d008,
  1671. .enable_mask = BIT(0),
  1672. .hw.init = &(struct clk_init_data){
  1673. .name = "gcc_qspi_ser_clk",
  1674. .parent_names = (const char *[]){
  1675. "qspi_ser_clk_src",
  1676. },
  1677. .num_parents = 1,
  1678. .flags = CLK_SET_RATE_PARENT,
  1679. .ops = &clk_branch2_ops,
  1680. },
  1681. },
  1682. };
  1683. static struct clk_branch gcc_rx0_usb2_clkref_clk = {
  1684. .halt_reg = 0x88018,
  1685. .halt_check = BRANCH_HALT_VOTED,
  1686. .clkr = {
  1687. .enable_reg = 0x88018,
  1688. .enable_mask = BIT(0),
  1689. .hw.init = &(struct clk_init_data){
  1690. .name = "gcc_rx0_usb2_clkref_clk",
  1691. .ops = &clk_branch2_ops,
  1692. },
  1693. },
  1694. };
  1695. static struct clk_branch gcc_rx1_usb2_clkref_clk = {
  1696. .halt_reg = 0x88014,
  1697. .halt_check = BRANCH_HALT_VOTED,
  1698. .clkr = {
  1699. .enable_reg = 0x88014,
  1700. .enable_mask = BIT(0),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "gcc_rx1_usb2_clkref_clk",
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1708. .halt_reg = 0x16008,
  1709. .halt_check = BRANCH_HALT,
  1710. .clkr = {
  1711. .enable_reg = 0x16008,
  1712. .enable_mask = BIT(0),
  1713. .hw.init = &(struct clk_init_data){
  1714. .name = "gcc_sdcc1_ahb_clk",
  1715. .ops = &clk_branch2_ops,
  1716. },
  1717. },
  1718. };
  1719. static struct clk_branch gcc_sdcc1_apps_clk = {
  1720. .halt_reg = 0x16004,
  1721. .halt_check = BRANCH_HALT,
  1722. .clkr = {
  1723. .enable_reg = 0x16004,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "gcc_sdcc1_apps_clk",
  1727. .parent_names = (const char *[]){
  1728. "sdcc1_apps_clk_src",
  1729. },
  1730. .num_parents = 1,
  1731. .flags = CLK_SET_RATE_PARENT,
  1732. .ops = &clk_branch2_ops,
  1733. },
  1734. },
  1735. };
  1736. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1737. .halt_reg = 0x1600c,
  1738. .halt_check = BRANCH_HALT,
  1739. .clkr = {
  1740. .enable_reg = 0x1600c,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_sdcc1_ice_core_clk",
  1744. .parent_names = (const char *[]){
  1745. "sdcc1_ice_core_clk_src",
  1746. },
  1747. .num_parents = 1,
  1748. .flags = CLK_SET_RATE_PARENT,
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1754. .halt_reg = 0x14008,
  1755. .halt_check = BRANCH_HALT,
  1756. .clkr = {
  1757. .enable_reg = 0x14008,
  1758. .enable_mask = BIT(0),
  1759. .hw.init = &(struct clk_init_data){
  1760. .name = "gcc_sdcc2_ahb_clk",
  1761. .ops = &clk_branch2_ops,
  1762. },
  1763. },
  1764. };
  1765. static struct clk_branch gcc_sdcc2_apps_clk = {
  1766. .halt_reg = 0x14004,
  1767. .halt_check = BRANCH_HALT,
  1768. .clkr = {
  1769. .enable_reg = 0x14004,
  1770. .enable_mask = BIT(0),
  1771. .hw.init = &(struct clk_init_data){
  1772. .name = "gcc_sdcc2_apps_clk",
  1773. .parent_names = (const char *[]){
  1774. "sdcc2_apps_clk_src",
  1775. },
  1776. .num_parents = 1,
  1777. .flags = CLK_SET_RATE_PARENT,
  1778. .ops = &clk_branch2_ops,
  1779. },
  1780. },
  1781. };
  1782. static struct clk_branch gcc_ufs_ahb_clk = {
  1783. .halt_reg = 0x7500c,
  1784. .halt_check = BRANCH_HALT,
  1785. .clkr = {
  1786. .enable_reg = 0x7500c,
  1787. .enable_mask = BIT(0),
  1788. .hw.init = &(struct clk_init_data){
  1789. .name = "gcc_ufs_ahb_clk",
  1790. .ops = &clk_branch2_ops,
  1791. },
  1792. },
  1793. };
  1794. static struct clk_branch gcc_ufs_axi_clk = {
  1795. .halt_reg = 0x75008,
  1796. .halt_check = BRANCH_HALT,
  1797. .clkr = {
  1798. .enable_reg = 0x75008,
  1799. .enable_mask = BIT(0),
  1800. .hw.init = &(struct clk_init_data){
  1801. .name = "gcc_ufs_axi_clk",
  1802. .parent_names = (const char *[]){
  1803. "ufs_axi_clk_src",
  1804. },
  1805. .num_parents = 1,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. .ops = &clk_branch2_ops,
  1808. },
  1809. },
  1810. };
  1811. static struct clk_branch gcc_ufs_clkref_clk = {
  1812. .halt_reg = 0x88008,
  1813. .halt_check = BRANCH_HALT,
  1814. .clkr = {
  1815. .enable_reg = 0x88008,
  1816. .enable_mask = BIT(0),
  1817. .hw.init = &(struct clk_init_data){
  1818. .name = "gcc_ufs_clkref_clk",
  1819. .ops = &clk_branch2_ops,
  1820. },
  1821. },
  1822. };
  1823. static struct clk_branch gcc_ufs_ice_core_clk = {
  1824. .halt_reg = 0x7600c,
  1825. .halt_check = BRANCH_HALT,
  1826. .clkr = {
  1827. .enable_reg = 0x7600c,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "gcc_ufs_ice_core_clk",
  1831. .parent_names = (const char *[]){
  1832. "ufs_ice_core_clk_src",
  1833. },
  1834. .num_parents = 1,
  1835. .flags = CLK_SET_RATE_PARENT,
  1836. .ops = &clk_branch2_ops,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_branch gcc_ufs_phy_aux_clk = {
  1841. .halt_reg = 0x76040,
  1842. .halt_check = BRANCH_HALT,
  1843. .clkr = {
  1844. .enable_reg = 0x76040,
  1845. .enable_mask = BIT(0),
  1846. .hw.init = &(struct clk_init_data){
  1847. .name = "gcc_ufs_phy_aux_clk",
  1848. .parent_names = (const char *[]){
  1849. "ufs_phy_aux_clk_src",
  1850. },
  1851. .num_parents = 1,
  1852. .flags = CLK_SET_RATE_PARENT,
  1853. .ops = &clk_branch2_ops,
  1854. },
  1855. },
  1856. };
  1857. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  1858. .halt_reg = 0x75014,
  1859. .halt_check = BRANCH_HALT_SKIP,
  1860. .clkr = {
  1861. .enable_reg = 0x75014,
  1862. .enable_mask = BIT(0),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "gcc_ufs_rx_symbol_0_clk",
  1865. .ops = &clk_branch2_ops,
  1866. },
  1867. },
  1868. };
  1869. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  1870. .halt_reg = 0x7605c,
  1871. .halt_check = BRANCH_HALT_SKIP,
  1872. .clkr = {
  1873. .enable_reg = 0x7605c,
  1874. .enable_mask = BIT(0),
  1875. .hw.init = &(struct clk_init_data){
  1876. .name = "gcc_ufs_rx_symbol_1_clk",
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  1882. .halt_reg = 0x75010,
  1883. .halt_check = BRANCH_HALT_SKIP,
  1884. .clkr = {
  1885. .enable_reg = 0x75010,
  1886. .enable_mask = BIT(0),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "gcc_ufs_tx_symbol_0_clk",
  1889. .ops = &clk_branch2_ops,
  1890. },
  1891. },
  1892. };
  1893. static struct clk_branch gcc_ufs_unipro_core_clk = {
  1894. .halt_reg = 0x76008,
  1895. .halt_check = BRANCH_HALT,
  1896. .clkr = {
  1897. .enable_reg = 0x76008,
  1898. .enable_mask = BIT(0),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "gcc_ufs_unipro_core_clk",
  1901. .parent_names = (const char *[]){
  1902. "ufs_unipro_core_clk_src",
  1903. },
  1904. .flags = CLK_SET_RATE_PARENT,
  1905. .num_parents = 1,
  1906. .ops = &clk_branch2_ops,
  1907. },
  1908. },
  1909. };
  1910. static struct clk_branch gcc_usb20_master_clk = {
  1911. .halt_reg = 0x2f004,
  1912. .halt_check = BRANCH_HALT,
  1913. .clkr = {
  1914. .enable_reg = 0x2f004,
  1915. .enable_mask = BIT(0),
  1916. .hw.init = &(struct clk_init_data){
  1917. .name = "gcc_usb20_master_clk",
  1918. .parent_names = (const char *[]){
  1919. "usb20_master_clk_src"
  1920. },
  1921. .flags = CLK_SET_RATE_PARENT,
  1922. .num_parents = 1,
  1923. .ops = &clk_branch2_ops,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  1928. .halt_reg = 0x2f00c,
  1929. .halt_check = BRANCH_HALT,
  1930. .clkr = {
  1931. .enable_reg = 0x2f00c,
  1932. .enable_mask = BIT(0),
  1933. .hw.init = &(struct clk_init_data){
  1934. .name = "gcc_usb20_mock_utmi_clk",
  1935. .parent_names = (const char *[]){
  1936. "usb20_mock_utmi_clk_src",
  1937. },
  1938. .num_parents = 1,
  1939. .flags = CLK_SET_RATE_PARENT,
  1940. .ops = &clk_branch2_ops,
  1941. },
  1942. },
  1943. };
  1944. static struct clk_branch gcc_usb20_sleep_clk = {
  1945. .halt_reg = 0x2f008,
  1946. .halt_check = BRANCH_HALT,
  1947. .clkr = {
  1948. .enable_reg = 0x2f008,
  1949. .enable_mask = BIT(0),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "gcc_usb20_sleep_clk",
  1952. .ops = &clk_branch2_ops,
  1953. },
  1954. },
  1955. };
  1956. static struct clk_branch gcc_usb30_master_clk = {
  1957. .halt_reg = 0xf008,
  1958. .halt_check = BRANCH_HALT,
  1959. .clkr = {
  1960. .enable_reg = 0xf008,
  1961. .enable_mask = BIT(0),
  1962. .hw.init = &(struct clk_init_data){
  1963. .name = "gcc_usb30_master_clk",
  1964. .parent_names = (const char *[]){
  1965. "usb30_master_clk_src",
  1966. },
  1967. .num_parents = 1,
  1968. .flags = CLK_SET_RATE_PARENT,
  1969. .ops = &clk_branch2_ops,
  1970. },
  1971. },
  1972. };
  1973. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1974. .halt_reg = 0xf010,
  1975. .halt_check = BRANCH_HALT,
  1976. .clkr = {
  1977. .enable_reg = 0xf010,
  1978. .enable_mask = BIT(0),
  1979. .hw.init = &(struct clk_init_data){
  1980. .name = "gcc_usb30_mock_utmi_clk",
  1981. .parent_names = (const char *[]){
  1982. "usb30_mock_utmi_clk_src",
  1983. },
  1984. .num_parents = 1,
  1985. .flags = CLK_SET_RATE_PARENT,
  1986. .ops = &clk_branch2_ops,
  1987. },
  1988. },
  1989. };
  1990. static struct clk_branch gcc_usb30_sleep_clk = {
  1991. .halt_reg = 0xf00c,
  1992. .halt_check = BRANCH_HALT,
  1993. .clkr = {
  1994. .enable_reg = 0xf00c,
  1995. .enable_mask = BIT(0),
  1996. .hw.init = &(struct clk_init_data){
  1997. .name = "gcc_usb30_sleep_clk",
  1998. .ops = &clk_branch2_ops,
  1999. },
  2000. },
  2001. };
  2002. static struct clk_branch gcc_usb3_clkref_clk = {
  2003. .halt_reg = 0x8800c,
  2004. .halt_check = BRANCH_HALT,
  2005. .clkr = {
  2006. .enable_reg = 0x8800c,
  2007. .enable_mask = BIT(0),
  2008. .hw.init = &(struct clk_init_data){
  2009. .name = "gcc_usb3_clkref_clk",
  2010. .ops = &clk_branch2_ops,
  2011. },
  2012. },
  2013. };
  2014. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2015. .halt_reg = 0x50000,
  2016. .halt_check = BRANCH_HALT,
  2017. .clkr = {
  2018. .enable_reg = 0x50000,
  2019. .enable_mask = BIT(0),
  2020. .hw.init = &(struct clk_init_data){
  2021. .name = "gcc_usb3_phy_aux_clk",
  2022. .parent_names = (const char *[]){
  2023. "usb3_phy_aux_clk_src",
  2024. },
  2025. .num_parents = 1,
  2026. .flags = CLK_SET_RATE_PARENT,
  2027. .ops = &clk_branch2_ops,
  2028. },
  2029. },
  2030. };
  2031. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2032. .halt_reg = 0x50004,
  2033. .halt_check = BRANCH_HALT_DELAY,
  2034. .clkr = {
  2035. .enable_reg = 0x50004,
  2036. .enable_mask = BIT(0),
  2037. .hw.init = &(struct clk_init_data){
  2038. .name = "gcc_usb3_phy_pipe_clk",
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2044. .halt_reg = 0x6a004,
  2045. .halt_check = BRANCH_HALT,
  2046. .clkr = {
  2047. .enable_reg = 0x6a004,
  2048. .enable_mask = BIT(0),
  2049. .hw.init = &(struct clk_init_data){
  2050. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2051. .ops = &clk_branch2_ops,
  2052. },
  2053. },
  2054. };
  2055. static struct gdsc ufs_gdsc = {
  2056. .gdscr = 0x75004,
  2057. .gds_hw_ctrl = 0x0,
  2058. .pd = {
  2059. .name = "ufs_gdsc",
  2060. },
  2061. .pwrsts = PWRSTS_OFF_ON,
  2062. .flags = VOTABLE,
  2063. };
  2064. static struct gdsc usb_30_gdsc = {
  2065. .gdscr = 0xf004,
  2066. .gds_hw_ctrl = 0x0,
  2067. .pd = {
  2068. .name = "usb_30_gdsc",
  2069. },
  2070. .pwrsts = PWRSTS_OFF_ON,
  2071. .flags = VOTABLE,
  2072. };
  2073. static struct gdsc pcie_0_gdsc = {
  2074. .gdscr = 0x6b004,
  2075. .gds_hw_ctrl = 0x0,
  2076. .pd = {
  2077. .name = "pcie_0_gdsc",
  2078. },
  2079. .pwrsts = PWRSTS_OFF_ON,
  2080. .flags = VOTABLE,
  2081. };
  2082. static struct clk_hw *gcc_sdm660_hws[] = {
  2083. &xo.hw,
  2084. &gpll0_early_div.hw,
  2085. &gpll1_early_div.hw,
  2086. };
  2087. static struct clk_regmap *gcc_sdm660_clocks[] = {
  2088. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2089. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2090. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2091. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2092. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2093. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2094. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2095. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2096. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2097. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2098. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2099. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2100. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2101. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2102. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2103. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2104. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2105. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2106. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2107. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2108. [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
  2109. [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
  2110. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  2111. [GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr,
  2112. [GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr,
  2113. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2114. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2115. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2116. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2117. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2118. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2119. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2120. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2121. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2122. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2123. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2124. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2125. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2126. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2127. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2128. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2129. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2130. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2131. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2132. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2133. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2134. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2135. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2136. [GCC_CFG_NOC_USB2_AXI_CLK] = &gcc_cfg_noc_usb2_axi_clk.clkr,
  2137. [GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr,
  2138. [GCC_DCC_AHB_CLK] = &gcc_dcc_ahb_clk.clkr,
  2139. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2140. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2141. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2142. [GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr,
  2143. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  2144. [GCC_GPU_GPLL0_CLK] = &gcc_gpu_gpll0_clk.clkr,
  2145. [GCC_GPU_GPLL0_DIV_CLK] = &gcc_gpu_gpll0_div_clk.clkr,
  2146. [GCC_HMSS_DVM_BUS_CLK] = &gcc_hmss_dvm_bus_clk.clkr,
  2147. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  2148. [GCC_MMSS_GPLL0_CLK] = &gcc_mmss_gpll0_clk.clkr,
  2149. [GCC_MMSS_GPLL0_DIV_CLK] = &gcc_mmss_gpll0_div_clk.clkr,
  2150. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2151. [GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr,
  2152. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2153. [GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr,
  2154. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2155. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  2156. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2157. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2158. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2159. [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
  2160. [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
  2161. [GCC_RX0_USB2_CLKREF_CLK] = &gcc_rx0_usb2_clkref_clk.clkr,
  2162. [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
  2163. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2164. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2165. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2166. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2167. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2168. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  2169. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2170. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  2171. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  2172. [GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr,
  2173. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  2174. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  2175. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  2176. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  2177. [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
  2178. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  2179. [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
  2180. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2181. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2182. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2183. [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
  2184. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2185. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2186. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2187. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2188. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2189. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2190. [GPLL0] = &gpll0.clkr,
  2191. [GPLL0_EARLY] = &gpll0_early.clkr,
  2192. [GPLL1] = &gpll1.clkr,
  2193. [GPLL1_EARLY] = &gpll1_early.clkr,
  2194. [GPLL4] = &gpll4.clkr,
  2195. [GPLL4_EARLY] = &gpll4_early.clkr,
  2196. [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
  2197. [HMSS_GPLL4_CLK_SRC] = &hmss_gpll4_clk_src.clkr,
  2198. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  2199. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2200. [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
  2201. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2202. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  2203. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2204. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2205. [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
  2206. [UFS_PHY_AUX_CLK_SRC] = &ufs_phy_aux_clk_src.clkr,
  2207. [UFS_UNIPRO_CORE_CLK_SRC] = &ufs_unipro_core_clk_src.clkr,
  2208. [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
  2209. [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  2210. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2211. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2212. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2213. };
  2214. static struct gdsc *gcc_sdm660_gdscs[] = {
  2215. [UFS_GDSC] = &ufs_gdsc,
  2216. [USB_30_GDSC] = &usb_30_gdsc,
  2217. [PCIE_0_GDSC] = &pcie_0_gdsc,
  2218. };
  2219. static const struct qcom_reset_map gcc_sdm660_resets[] = {
  2220. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  2221. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  2222. [GCC_UFS_BCR] = { 0x75000 },
  2223. [GCC_USB3_DP_PHY_BCR] = { 0x50028 },
  2224. [GCC_USB3_PHY_BCR] = { 0x50020 },
  2225. [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
  2226. [GCC_USB_20_BCR] = { 0x2f000 },
  2227. [GCC_USB_30_BCR] = { 0xf000 },
  2228. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  2229. };
  2230. static const struct regmap_config gcc_sdm660_regmap_config = {
  2231. .reg_bits = 32,
  2232. .reg_stride = 4,
  2233. .val_bits = 32,
  2234. .max_register = 0x94000,
  2235. .fast_io = true,
  2236. };
  2237. static const struct qcom_cc_desc gcc_sdm660_desc = {
  2238. .config = &gcc_sdm660_regmap_config,
  2239. .clks = gcc_sdm660_clocks,
  2240. .num_clks = ARRAY_SIZE(gcc_sdm660_clocks),
  2241. .resets = gcc_sdm660_resets,
  2242. .num_resets = ARRAY_SIZE(gcc_sdm660_resets),
  2243. .gdscs = gcc_sdm660_gdscs,
  2244. .num_gdscs = ARRAY_SIZE(gcc_sdm660_gdscs),
  2245. };
  2246. static const struct of_device_id gcc_sdm660_match_table[] = {
  2247. { .compatible = "qcom,gcc-sdm630" },
  2248. { .compatible = "qcom,gcc-sdm660" },
  2249. { }
  2250. };
  2251. MODULE_DEVICE_TABLE(of, gcc_sdm660_match_table);
  2252. static int gcc_sdm660_probe(struct platform_device *pdev)
  2253. {
  2254. int i, ret;
  2255. struct regmap *regmap;
  2256. regmap = qcom_cc_map(pdev, &gcc_sdm660_desc);
  2257. if (IS_ERR(regmap))
  2258. return PTR_ERR(regmap);
  2259. /*
  2260. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  2261. * turned off by hardware during certain apps low power modes.
  2262. */
  2263. ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  2264. if (ret)
  2265. return ret;
  2266. /* Register the hws */
  2267. for (i = 0; i < ARRAY_SIZE(gcc_sdm660_hws); i++) {
  2268. ret = devm_clk_hw_register(&pdev->dev, gcc_sdm660_hws[i]);
  2269. if (ret)
  2270. return ret;
  2271. }
  2272. return qcom_cc_really_probe(pdev, &gcc_sdm660_desc, regmap);
  2273. }
  2274. static struct platform_driver gcc_sdm660_driver = {
  2275. .probe = gcc_sdm660_probe,
  2276. .driver = {
  2277. .name = "gcc-sdm660",
  2278. .of_match_table = gcc_sdm660_match_table,
  2279. },
  2280. };
  2281. static int __init gcc_sdm660_init(void)
  2282. {
  2283. return platform_driver_register(&gcc_sdm660_driver);
  2284. }
  2285. core_initcall_sync(gcc_sdm660_init);
  2286. static void __exit gcc_sdm660_exit(void)
  2287. {
  2288. platform_driver_unregister(&gcc_sdm660_driver);
  2289. }
  2290. module_exit(gcc_sdm660_exit);
  2291. MODULE_LICENSE("GPL v2");
  2292. MODULE_DESCRIPTION("QCOM GCC sdm660 Driver");