gcc-msm8998.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-msm8998.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-alpha-pll.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. enum {
  25. P_AUD_REF_CLK,
  26. P_CORE_BI_PLL_TEST_SE,
  27. P_GPLL0_OUT_MAIN,
  28. P_GPLL4_OUT_MAIN,
  29. P_PLL0_EARLY_DIV_CLK_SRC,
  30. P_SLEEP_CLK,
  31. P_XO,
  32. };
  33. static const struct parent_map gcc_parent_map_0[] = {
  34. { P_XO, 0 },
  35. { P_GPLL0_OUT_MAIN, 1 },
  36. { P_PLL0_EARLY_DIV_CLK_SRC, 6 },
  37. { P_CORE_BI_PLL_TEST_SE, 7 },
  38. };
  39. static const char * const gcc_parent_names_0[] = {
  40. "xo",
  41. "gpll0_out_main",
  42. "gpll0_out_main",
  43. "core_bi_pll_test_se",
  44. };
  45. static const struct parent_map gcc_parent_map_1[] = {
  46. { P_XO, 0 },
  47. { P_GPLL0_OUT_MAIN, 1 },
  48. { P_CORE_BI_PLL_TEST_SE, 7 },
  49. };
  50. static const char * const gcc_parent_names_1[] = {
  51. "xo",
  52. "gpll0_out_main",
  53. "core_bi_pll_test_se",
  54. };
  55. static const struct parent_map gcc_parent_map_2[] = {
  56. { P_XO, 0 },
  57. { P_GPLL0_OUT_MAIN, 1 },
  58. { P_SLEEP_CLK, 5 },
  59. { P_PLL0_EARLY_DIV_CLK_SRC, 6 },
  60. { P_CORE_BI_PLL_TEST_SE, 7 },
  61. };
  62. static const char * const gcc_parent_names_2[] = {
  63. "xo",
  64. "gpll0_out_main",
  65. "core_pi_sleep_clk",
  66. "gpll0_out_main",
  67. "core_bi_pll_test_se",
  68. };
  69. static const struct parent_map gcc_parent_map_3[] = {
  70. { P_XO, 0 },
  71. { P_SLEEP_CLK, 5 },
  72. { P_CORE_BI_PLL_TEST_SE, 7 },
  73. };
  74. static const char * const gcc_parent_names_3[] = {
  75. "xo",
  76. "core_pi_sleep_clk",
  77. "core_bi_pll_test_se",
  78. };
  79. static const struct parent_map gcc_parent_map_4[] = {
  80. { P_XO, 0 },
  81. { P_GPLL0_OUT_MAIN, 1 },
  82. { P_GPLL4_OUT_MAIN, 5 },
  83. { P_CORE_BI_PLL_TEST_SE, 7 },
  84. };
  85. static const char * const gcc_parent_names_4[] = {
  86. "xo",
  87. "gpll0_out_main",
  88. "gpll4_out_main",
  89. "core_bi_pll_test_se",
  90. };
  91. static const struct parent_map gcc_parent_map_5[] = {
  92. { P_XO, 0 },
  93. { P_GPLL0_OUT_MAIN, 1 },
  94. { P_AUD_REF_CLK, 2 },
  95. { P_CORE_BI_PLL_TEST_SE, 7 },
  96. };
  97. static const char * const gcc_parent_names_5[] = {
  98. "xo",
  99. "gpll0_out_main",
  100. "aud_ref_clk",
  101. "core_bi_pll_test_se",
  102. };
  103. static struct pll_vco fabia_vco[] = {
  104. { 250000000, 2000000000, 0 },
  105. { 125000000, 1000000000, 1 },
  106. };
  107. static struct clk_alpha_pll gpll0 = {
  108. .offset = 0x0,
  109. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  110. .vco_table = fabia_vco,
  111. .num_vco = ARRAY_SIZE(fabia_vco),
  112. .clkr = {
  113. .enable_reg = 0x52000,
  114. .enable_mask = BIT(0),
  115. .hw.init = &(struct clk_init_data){
  116. .name = "gpll0",
  117. .parent_names = (const char *[]){ "xo" },
  118. .num_parents = 1,
  119. .ops = &clk_alpha_pll_ops,
  120. }
  121. },
  122. };
  123. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  124. .offset = 0x0,
  125. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  126. .clkr.hw.init = &(struct clk_init_data){
  127. .name = "gpll0_out_even",
  128. .parent_names = (const char *[]){ "gpll0" },
  129. .num_parents = 1,
  130. .ops = &clk_alpha_pll_postdiv_ops,
  131. },
  132. };
  133. static struct clk_alpha_pll_postdiv gpll0_out_main = {
  134. .offset = 0x0,
  135. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  136. .clkr.hw.init = &(struct clk_init_data){
  137. .name = "gpll0_out_main",
  138. .parent_names = (const char *[]){ "gpll0" },
  139. .num_parents = 1,
  140. .ops = &clk_alpha_pll_postdiv_ops,
  141. },
  142. };
  143. static struct clk_alpha_pll_postdiv gpll0_out_odd = {
  144. .offset = 0x0,
  145. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  146. .clkr.hw.init = &(struct clk_init_data){
  147. .name = "gpll0_out_odd",
  148. .parent_names = (const char *[]){ "gpll0" },
  149. .num_parents = 1,
  150. .ops = &clk_alpha_pll_postdiv_ops,
  151. },
  152. };
  153. static struct clk_alpha_pll_postdiv gpll0_out_test = {
  154. .offset = 0x0,
  155. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  156. .clkr.hw.init = &(struct clk_init_data){
  157. .name = "gpll0_out_test",
  158. .parent_names = (const char *[]){ "gpll0" },
  159. .num_parents = 1,
  160. .ops = &clk_alpha_pll_postdiv_ops,
  161. },
  162. };
  163. static struct clk_alpha_pll gpll1 = {
  164. .offset = 0x1000,
  165. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  166. .vco_table = fabia_vco,
  167. .num_vco = ARRAY_SIZE(fabia_vco),
  168. .clkr = {
  169. .enable_reg = 0x52000,
  170. .enable_mask = BIT(1),
  171. .hw.init = &(struct clk_init_data){
  172. .name = "gpll1",
  173. .parent_names = (const char *[]){ "xo" },
  174. .num_parents = 1,
  175. .ops = &clk_alpha_pll_ops,
  176. }
  177. },
  178. };
  179. static struct clk_alpha_pll_postdiv gpll1_out_even = {
  180. .offset = 0x1000,
  181. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  182. .clkr.hw.init = &(struct clk_init_data){
  183. .name = "gpll1_out_even",
  184. .parent_names = (const char *[]){ "gpll1" },
  185. .num_parents = 1,
  186. .ops = &clk_alpha_pll_postdiv_ops,
  187. },
  188. };
  189. static struct clk_alpha_pll_postdiv gpll1_out_main = {
  190. .offset = 0x1000,
  191. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  192. .clkr.hw.init = &(struct clk_init_data){
  193. .name = "gpll1_out_main",
  194. .parent_names = (const char *[]){ "gpll1" },
  195. .num_parents = 1,
  196. .ops = &clk_alpha_pll_postdiv_ops,
  197. },
  198. };
  199. static struct clk_alpha_pll_postdiv gpll1_out_odd = {
  200. .offset = 0x1000,
  201. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  202. .clkr.hw.init = &(struct clk_init_data){
  203. .name = "gpll1_out_odd",
  204. .parent_names = (const char *[]){ "gpll1" },
  205. .num_parents = 1,
  206. .ops = &clk_alpha_pll_postdiv_ops,
  207. },
  208. };
  209. static struct clk_alpha_pll_postdiv gpll1_out_test = {
  210. .offset = 0x1000,
  211. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  212. .clkr.hw.init = &(struct clk_init_data){
  213. .name = "gpll1_out_test",
  214. .parent_names = (const char *[]){ "gpll1" },
  215. .num_parents = 1,
  216. .ops = &clk_alpha_pll_postdiv_ops,
  217. },
  218. };
  219. static struct clk_alpha_pll gpll2 = {
  220. .offset = 0x2000,
  221. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  222. .vco_table = fabia_vco,
  223. .num_vco = ARRAY_SIZE(fabia_vco),
  224. .clkr = {
  225. .enable_reg = 0x52000,
  226. .enable_mask = BIT(2),
  227. .hw.init = &(struct clk_init_data){
  228. .name = "gpll2",
  229. .parent_names = (const char *[]){ "xo" },
  230. .num_parents = 1,
  231. .ops = &clk_alpha_pll_ops,
  232. }
  233. },
  234. };
  235. static struct clk_alpha_pll_postdiv gpll2_out_even = {
  236. .offset = 0x2000,
  237. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  238. .clkr.hw.init = &(struct clk_init_data){
  239. .name = "gpll2_out_even",
  240. .parent_names = (const char *[]){ "gpll2" },
  241. .num_parents = 1,
  242. .ops = &clk_alpha_pll_postdiv_ops,
  243. },
  244. };
  245. static struct clk_alpha_pll_postdiv gpll2_out_main = {
  246. .offset = 0x2000,
  247. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  248. .clkr.hw.init = &(struct clk_init_data){
  249. .name = "gpll2_out_main",
  250. .parent_names = (const char *[]){ "gpll2" },
  251. .num_parents = 1,
  252. .ops = &clk_alpha_pll_postdiv_ops,
  253. },
  254. };
  255. static struct clk_alpha_pll_postdiv gpll2_out_odd = {
  256. .offset = 0x2000,
  257. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  258. .clkr.hw.init = &(struct clk_init_data){
  259. .name = "gpll2_out_odd",
  260. .parent_names = (const char *[]){ "gpll2" },
  261. .num_parents = 1,
  262. .ops = &clk_alpha_pll_postdiv_ops,
  263. },
  264. };
  265. static struct clk_alpha_pll_postdiv gpll2_out_test = {
  266. .offset = 0x2000,
  267. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  268. .clkr.hw.init = &(struct clk_init_data){
  269. .name = "gpll2_out_test",
  270. .parent_names = (const char *[]){ "gpll2" },
  271. .num_parents = 1,
  272. .ops = &clk_alpha_pll_postdiv_ops,
  273. },
  274. };
  275. static struct clk_alpha_pll gpll3 = {
  276. .offset = 0x3000,
  277. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  278. .vco_table = fabia_vco,
  279. .num_vco = ARRAY_SIZE(fabia_vco),
  280. .clkr = {
  281. .enable_reg = 0x52000,
  282. .enable_mask = BIT(3),
  283. .hw.init = &(struct clk_init_data){
  284. .name = "gpll3",
  285. .parent_names = (const char *[]){ "xo" },
  286. .num_parents = 1,
  287. .ops = &clk_alpha_pll_ops,
  288. }
  289. },
  290. };
  291. static struct clk_alpha_pll_postdiv gpll3_out_even = {
  292. .offset = 0x3000,
  293. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  294. .clkr.hw.init = &(struct clk_init_data){
  295. .name = "gpll3_out_even",
  296. .parent_names = (const char *[]){ "gpll3" },
  297. .num_parents = 1,
  298. .ops = &clk_alpha_pll_postdiv_ops,
  299. },
  300. };
  301. static struct clk_alpha_pll_postdiv gpll3_out_main = {
  302. .offset = 0x3000,
  303. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  304. .clkr.hw.init = &(struct clk_init_data){
  305. .name = "gpll3_out_main",
  306. .parent_names = (const char *[]){ "gpll3" },
  307. .num_parents = 1,
  308. .ops = &clk_alpha_pll_postdiv_ops,
  309. },
  310. };
  311. static struct clk_alpha_pll_postdiv gpll3_out_odd = {
  312. .offset = 0x3000,
  313. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  314. .clkr.hw.init = &(struct clk_init_data){
  315. .name = "gpll3_out_odd",
  316. .parent_names = (const char *[]){ "gpll3" },
  317. .num_parents = 1,
  318. .ops = &clk_alpha_pll_postdiv_ops,
  319. },
  320. };
  321. static struct clk_alpha_pll_postdiv gpll3_out_test = {
  322. .offset = 0x3000,
  323. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  324. .clkr.hw.init = &(struct clk_init_data){
  325. .name = "gpll3_out_test",
  326. .parent_names = (const char *[]){ "gpll3" },
  327. .num_parents = 1,
  328. .ops = &clk_alpha_pll_postdiv_ops,
  329. },
  330. };
  331. static struct clk_alpha_pll gpll4 = {
  332. .offset = 0x77000,
  333. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  334. .vco_table = fabia_vco,
  335. .num_vco = ARRAY_SIZE(fabia_vco),
  336. .clkr = {
  337. .enable_reg = 0x52000,
  338. .enable_mask = BIT(4),
  339. .hw.init = &(struct clk_init_data){
  340. .name = "gpll4",
  341. .parent_names = (const char *[]){ "xo" },
  342. .num_parents = 1,
  343. .ops = &clk_alpha_pll_ops,
  344. }
  345. },
  346. };
  347. static struct clk_alpha_pll_postdiv gpll4_out_even = {
  348. .offset = 0x77000,
  349. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  350. .clkr.hw.init = &(struct clk_init_data){
  351. .name = "gpll4_out_even",
  352. .parent_names = (const char *[]){ "gpll4" },
  353. .num_parents = 1,
  354. .ops = &clk_alpha_pll_postdiv_ops,
  355. },
  356. };
  357. static struct clk_alpha_pll_postdiv gpll4_out_main = {
  358. .offset = 0x77000,
  359. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  360. .clkr.hw.init = &(struct clk_init_data){
  361. .name = "gpll4_out_main",
  362. .parent_names = (const char *[]){ "gpll4" },
  363. .num_parents = 1,
  364. .ops = &clk_alpha_pll_postdiv_ops,
  365. },
  366. };
  367. static struct clk_alpha_pll_postdiv gpll4_out_odd = {
  368. .offset = 0x77000,
  369. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  370. .clkr.hw.init = &(struct clk_init_data){
  371. .name = "gpll4_out_odd",
  372. .parent_names = (const char *[]){ "gpll4" },
  373. .num_parents = 1,
  374. .ops = &clk_alpha_pll_postdiv_ops,
  375. },
  376. };
  377. static struct clk_alpha_pll_postdiv gpll4_out_test = {
  378. .offset = 0x77000,
  379. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "gpll4_out_test",
  382. .parent_names = (const char *[]){ "gpll4" },
  383. .num_parents = 1,
  384. .ops = &clk_alpha_pll_postdiv_ops,
  385. },
  386. };
  387. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  388. F(19200000, P_XO, 1, 0, 0),
  389. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  390. { }
  391. };
  392. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  393. .cmd_rcgr = 0x19020,
  394. .mnd_width = 0,
  395. .hid_width = 5,
  396. .parent_map = gcc_parent_map_1,
  397. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  398. .clkr.hw.init = &(struct clk_init_data){
  399. .name = "blsp1_qup1_i2c_apps_clk_src",
  400. .parent_names = gcc_parent_names_1,
  401. .num_parents = 3,
  402. .ops = &clk_rcg2_ops,
  403. },
  404. };
  405. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  406. F(960000, P_XO, 10, 1, 2),
  407. F(4800000, P_XO, 4, 0, 0),
  408. F(9600000, P_XO, 2, 0, 0),
  409. F(15000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  410. F(19200000, P_XO, 1, 0, 0),
  411. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  412. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  413. { }
  414. };
  415. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  416. .cmd_rcgr = 0x1900c,
  417. .mnd_width = 8,
  418. .hid_width = 5,
  419. .parent_map = gcc_parent_map_0,
  420. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  421. .clkr.hw.init = &(struct clk_init_data){
  422. .name = "blsp1_qup1_spi_apps_clk_src",
  423. .parent_names = gcc_parent_names_0,
  424. .num_parents = 4,
  425. .ops = &clk_rcg2_ops,
  426. },
  427. };
  428. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  429. .cmd_rcgr = 0x1b020,
  430. .mnd_width = 0,
  431. .hid_width = 5,
  432. .parent_map = gcc_parent_map_1,
  433. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  434. .clkr.hw.init = &(struct clk_init_data){
  435. .name = "blsp1_qup2_i2c_apps_clk_src",
  436. .parent_names = gcc_parent_names_1,
  437. .num_parents = 3,
  438. .ops = &clk_rcg2_ops,
  439. },
  440. };
  441. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  442. .cmd_rcgr = 0x1b00c,
  443. .mnd_width = 8,
  444. .hid_width = 5,
  445. .parent_map = gcc_parent_map_0,
  446. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  447. .clkr.hw.init = &(struct clk_init_data){
  448. .name = "blsp1_qup2_spi_apps_clk_src",
  449. .parent_names = gcc_parent_names_0,
  450. .num_parents = 4,
  451. .ops = &clk_rcg2_ops,
  452. },
  453. };
  454. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  455. .cmd_rcgr = 0x1d020,
  456. .mnd_width = 0,
  457. .hid_width = 5,
  458. .parent_map = gcc_parent_map_1,
  459. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  460. .clkr.hw.init = &(struct clk_init_data){
  461. .name = "blsp1_qup3_i2c_apps_clk_src",
  462. .parent_names = gcc_parent_names_1,
  463. .num_parents = 3,
  464. .ops = &clk_rcg2_ops,
  465. },
  466. };
  467. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  468. .cmd_rcgr = 0x1d00c,
  469. .mnd_width = 8,
  470. .hid_width = 5,
  471. .parent_map = gcc_parent_map_0,
  472. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  473. .clkr.hw.init = &(struct clk_init_data){
  474. .name = "blsp1_qup3_spi_apps_clk_src",
  475. .parent_names = gcc_parent_names_0,
  476. .num_parents = 4,
  477. .ops = &clk_rcg2_ops,
  478. },
  479. };
  480. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  481. .cmd_rcgr = 0x1f020,
  482. .mnd_width = 0,
  483. .hid_width = 5,
  484. .parent_map = gcc_parent_map_1,
  485. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  486. .clkr.hw.init = &(struct clk_init_data){
  487. .name = "blsp1_qup4_i2c_apps_clk_src",
  488. .parent_names = gcc_parent_names_1,
  489. .num_parents = 3,
  490. .ops = &clk_rcg2_ops,
  491. },
  492. };
  493. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  494. .cmd_rcgr = 0x1f00c,
  495. .mnd_width = 8,
  496. .hid_width = 5,
  497. .parent_map = gcc_parent_map_0,
  498. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  499. .clkr.hw.init = &(struct clk_init_data){
  500. .name = "blsp1_qup4_spi_apps_clk_src",
  501. .parent_names = gcc_parent_names_0,
  502. .num_parents = 4,
  503. .ops = &clk_rcg2_ops,
  504. },
  505. };
  506. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  507. .cmd_rcgr = 0x21020,
  508. .mnd_width = 0,
  509. .hid_width = 5,
  510. .parent_map = gcc_parent_map_1,
  511. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  512. .clkr.hw.init = &(struct clk_init_data){
  513. .name = "blsp1_qup5_i2c_apps_clk_src",
  514. .parent_names = gcc_parent_names_1,
  515. .num_parents = 3,
  516. .ops = &clk_rcg2_ops,
  517. },
  518. };
  519. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  520. .cmd_rcgr = 0x2100c,
  521. .mnd_width = 8,
  522. .hid_width = 5,
  523. .parent_map = gcc_parent_map_0,
  524. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  525. .clkr.hw.init = &(struct clk_init_data){
  526. .name = "blsp1_qup5_spi_apps_clk_src",
  527. .parent_names = gcc_parent_names_0,
  528. .num_parents = 4,
  529. .ops = &clk_rcg2_ops,
  530. },
  531. };
  532. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  533. .cmd_rcgr = 0x23020,
  534. .mnd_width = 0,
  535. .hid_width = 5,
  536. .parent_map = gcc_parent_map_1,
  537. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  538. .clkr.hw.init = &(struct clk_init_data){
  539. .name = "blsp1_qup6_i2c_apps_clk_src",
  540. .parent_names = gcc_parent_names_1,
  541. .num_parents = 3,
  542. .ops = &clk_rcg2_ops,
  543. },
  544. };
  545. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  546. .cmd_rcgr = 0x2300c,
  547. .mnd_width = 8,
  548. .hid_width = 5,
  549. .parent_map = gcc_parent_map_0,
  550. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  551. .clkr.hw.init = &(struct clk_init_data){
  552. .name = "blsp1_qup6_spi_apps_clk_src",
  553. .parent_names = gcc_parent_names_0,
  554. .num_parents = 4,
  555. .ops = &clk_rcg2_ops,
  556. },
  557. };
  558. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  559. F(3686400, P_GPLL0_OUT_MAIN, 1, 96, 15625),
  560. F(7372800, P_GPLL0_OUT_MAIN, 1, 192, 15625),
  561. F(14745600, P_GPLL0_OUT_MAIN, 1, 384, 15625),
  562. F(16000000, P_GPLL0_OUT_MAIN, 5, 2, 15),
  563. F(19200000, P_XO, 1, 0, 0),
  564. F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5),
  565. F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75),
  566. F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0),
  567. F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375),
  568. F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
  569. F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375),
  570. F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75),
  571. F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625),
  572. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  573. F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0),
  574. { }
  575. };
  576. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  577. .cmd_rcgr = 0x1a00c,
  578. .mnd_width = 16,
  579. .hid_width = 5,
  580. .parent_map = gcc_parent_map_0,
  581. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  582. .clkr.hw.init = &(struct clk_init_data){
  583. .name = "blsp1_uart1_apps_clk_src",
  584. .parent_names = gcc_parent_names_0,
  585. .num_parents = 4,
  586. .ops = &clk_rcg2_ops,
  587. },
  588. };
  589. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  590. .cmd_rcgr = 0x1c00c,
  591. .mnd_width = 16,
  592. .hid_width = 5,
  593. .parent_map = gcc_parent_map_0,
  594. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  595. .clkr.hw.init = &(struct clk_init_data){
  596. .name = "blsp1_uart2_apps_clk_src",
  597. .parent_names = gcc_parent_names_0,
  598. .num_parents = 4,
  599. .ops = &clk_rcg2_ops,
  600. },
  601. };
  602. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  603. .cmd_rcgr = 0x1e00c,
  604. .mnd_width = 16,
  605. .hid_width = 5,
  606. .parent_map = gcc_parent_map_0,
  607. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  608. .clkr.hw.init = &(struct clk_init_data){
  609. .name = "blsp1_uart3_apps_clk_src",
  610. .parent_names = gcc_parent_names_0,
  611. .num_parents = 4,
  612. .ops = &clk_rcg2_ops,
  613. },
  614. };
  615. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  616. .cmd_rcgr = 0x26020,
  617. .mnd_width = 0,
  618. .hid_width = 5,
  619. .parent_map = gcc_parent_map_1,
  620. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  621. .clkr.hw.init = &(struct clk_init_data){
  622. .name = "blsp2_qup1_i2c_apps_clk_src",
  623. .parent_names = gcc_parent_names_1,
  624. .num_parents = 3,
  625. .ops = &clk_rcg2_ops,
  626. },
  627. };
  628. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  629. .cmd_rcgr = 0x2600c,
  630. .mnd_width = 8,
  631. .hid_width = 5,
  632. .parent_map = gcc_parent_map_0,
  633. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  634. .clkr.hw.init = &(struct clk_init_data){
  635. .name = "blsp2_qup1_spi_apps_clk_src",
  636. .parent_names = gcc_parent_names_0,
  637. .num_parents = 4,
  638. .ops = &clk_rcg2_ops,
  639. },
  640. };
  641. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  642. .cmd_rcgr = 0x28020,
  643. .mnd_width = 0,
  644. .hid_width = 5,
  645. .parent_map = gcc_parent_map_1,
  646. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  647. .clkr.hw.init = &(struct clk_init_data){
  648. .name = "blsp2_qup2_i2c_apps_clk_src",
  649. .parent_names = gcc_parent_names_1,
  650. .num_parents = 3,
  651. .ops = &clk_rcg2_ops,
  652. },
  653. };
  654. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  655. .cmd_rcgr = 0x2800c,
  656. .mnd_width = 8,
  657. .hid_width = 5,
  658. .parent_map = gcc_parent_map_0,
  659. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  660. .clkr.hw.init = &(struct clk_init_data){
  661. .name = "blsp2_qup2_spi_apps_clk_src",
  662. .parent_names = gcc_parent_names_0,
  663. .num_parents = 4,
  664. .ops = &clk_rcg2_ops,
  665. },
  666. };
  667. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  668. .cmd_rcgr = 0x2a020,
  669. .mnd_width = 0,
  670. .hid_width = 5,
  671. .parent_map = gcc_parent_map_1,
  672. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  673. .clkr.hw.init = &(struct clk_init_data){
  674. .name = "blsp2_qup3_i2c_apps_clk_src",
  675. .parent_names = gcc_parent_names_1,
  676. .num_parents = 3,
  677. .ops = &clk_rcg2_ops,
  678. },
  679. };
  680. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  681. .cmd_rcgr = 0x2a00c,
  682. .mnd_width = 8,
  683. .hid_width = 5,
  684. .parent_map = gcc_parent_map_0,
  685. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  686. .clkr.hw.init = &(struct clk_init_data){
  687. .name = "blsp2_qup3_spi_apps_clk_src",
  688. .parent_names = gcc_parent_names_0,
  689. .num_parents = 4,
  690. .ops = &clk_rcg2_ops,
  691. },
  692. };
  693. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  694. .cmd_rcgr = 0x2c020,
  695. .mnd_width = 0,
  696. .hid_width = 5,
  697. .parent_map = gcc_parent_map_1,
  698. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  699. .clkr.hw.init = &(struct clk_init_data){
  700. .name = "blsp2_qup4_i2c_apps_clk_src",
  701. .parent_names = gcc_parent_names_1,
  702. .num_parents = 3,
  703. .ops = &clk_rcg2_ops,
  704. },
  705. };
  706. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  707. .cmd_rcgr = 0x2c00c,
  708. .mnd_width = 8,
  709. .hid_width = 5,
  710. .parent_map = gcc_parent_map_0,
  711. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  712. .clkr.hw.init = &(struct clk_init_data){
  713. .name = "blsp2_qup4_spi_apps_clk_src",
  714. .parent_names = gcc_parent_names_0,
  715. .num_parents = 4,
  716. .ops = &clk_rcg2_ops,
  717. },
  718. };
  719. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  720. .cmd_rcgr = 0x2e020,
  721. .mnd_width = 0,
  722. .hid_width = 5,
  723. .parent_map = gcc_parent_map_1,
  724. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  725. .clkr.hw.init = &(struct clk_init_data){
  726. .name = "blsp2_qup5_i2c_apps_clk_src",
  727. .parent_names = gcc_parent_names_1,
  728. .num_parents = 3,
  729. .ops = &clk_rcg2_ops,
  730. },
  731. };
  732. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  733. .cmd_rcgr = 0x2e00c,
  734. .mnd_width = 8,
  735. .hid_width = 5,
  736. .parent_map = gcc_parent_map_0,
  737. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  738. .clkr.hw.init = &(struct clk_init_data){
  739. .name = "blsp2_qup5_spi_apps_clk_src",
  740. .parent_names = gcc_parent_names_0,
  741. .num_parents = 4,
  742. .ops = &clk_rcg2_ops,
  743. },
  744. };
  745. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  746. .cmd_rcgr = 0x30020,
  747. .mnd_width = 0,
  748. .hid_width = 5,
  749. .parent_map = gcc_parent_map_1,
  750. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  751. .clkr.hw.init = &(struct clk_init_data){
  752. .name = "blsp2_qup6_i2c_apps_clk_src",
  753. .parent_names = gcc_parent_names_1,
  754. .num_parents = 3,
  755. .ops = &clk_rcg2_ops,
  756. },
  757. };
  758. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  759. .cmd_rcgr = 0x3000c,
  760. .mnd_width = 8,
  761. .hid_width = 5,
  762. .parent_map = gcc_parent_map_0,
  763. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  764. .clkr.hw.init = &(struct clk_init_data){
  765. .name = "blsp2_qup6_spi_apps_clk_src",
  766. .parent_names = gcc_parent_names_0,
  767. .num_parents = 4,
  768. .ops = &clk_rcg2_ops,
  769. },
  770. };
  771. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  772. .cmd_rcgr = 0x2700c,
  773. .mnd_width = 16,
  774. .hid_width = 5,
  775. .parent_map = gcc_parent_map_0,
  776. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  777. .clkr.hw.init = &(struct clk_init_data){
  778. .name = "blsp2_uart1_apps_clk_src",
  779. .parent_names = gcc_parent_names_0,
  780. .num_parents = 4,
  781. .ops = &clk_rcg2_ops,
  782. },
  783. };
  784. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  785. .cmd_rcgr = 0x2900c,
  786. .mnd_width = 16,
  787. .hid_width = 5,
  788. .parent_map = gcc_parent_map_0,
  789. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  790. .clkr.hw.init = &(struct clk_init_data){
  791. .name = "blsp2_uart2_apps_clk_src",
  792. .parent_names = gcc_parent_names_0,
  793. .num_parents = 4,
  794. .ops = &clk_rcg2_ops,
  795. },
  796. };
  797. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  798. .cmd_rcgr = 0x2b00c,
  799. .mnd_width = 16,
  800. .hid_width = 5,
  801. .parent_map = gcc_parent_map_0,
  802. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  803. .clkr.hw.init = &(struct clk_init_data){
  804. .name = "blsp2_uart3_apps_clk_src",
  805. .parent_names = gcc_parent_names_0,
  806. .num_parents = 4,
  807. .ops = &clk_rcg2_ops,
  808. },
  809. };
  810. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  811. F(19200000, P_XO, 1, 0, 0),
  812. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  813. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  814. { }
  815. };
  816. static struct clk_rcg2 gp1_clk_src = {
  817. .cmd_rcgr = 0x64004,
  818. .mnd_width = 8,
  819. .hid_width = 5,
  820. .parent_map = gcc_parent_map_2,
  821. .freq_tbl = ftbl_gp1_clk_src,
  822. .clkr.hw.init = &(struct clk_init_data){
  823. .name = "gp1_clk_src",
  824. .parent_names = gcc_parent_names_2,
  825. .num_parents = 5,
  826. .ops = &clk_rcg2_ops,
  827. },
  828. };
  829. static struct clk_rcg2 gp2_clk_src = {
  830. .cmd_rcgr = 0x65004,
  831. .mnd_width = 8,
  832. .hid_width = 5,
  833. .parent_map = gcc_parent_map_2,
  834. .freq_tbl = ftbl_gp1_clk_src,
  835. .clkr.hw.init = &(struct clk_init_data){
  836. .name = "gp2_clk_src",
  837. .parent_names = gcc_parent_names_2,
  838. .num_parents = 5,
  839. .ops = &clk_rcg2_ops,
  840. },
  841. };
  842. static struct clk_rcg2 gp3_clk_src = {
  843. .cmd_rcgr = 0x66004,
  844. .mnd_width = 8,
  845. .hid_width = 5,
  846. .parent_map = gcc_parent_map_2,
  847. .freq_tbl = ftbl_gp1_clk_src,
  848. .clkr.hw.init = &(struct clk_init_data){
  849. .name = "gp3_clk_src",
  850. .parent_names = gcc_parent_names_2,
  851. .num_parents = 5,
  852. .ops = &clk_rcg2_ops,
  853. },
  854. };
  855. static const struct freq_tbl ftbl_hmss_ahb_clk_src[] = {
  856. F(19200000, P_XO, 1, 0, 0),
  857. F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  858. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  859. { }
  860. };
  861. static struct clk_rcg2 hmss_ahb_clk_src = {
  862. .cmd_rcgr = 0x48014,
  863. .mnd_width = 0,
  864. .hid_width = 5,
  865. .parent_map = gcc_parent_map_1,
  866. .freq_tbl = ftbl_hmss_ahb_clk_src,
  867. .clkr.hw.init = &(struct clk_init_data){
  868. .name = "hmss_ahb_clk_src",
  869. .parent_names = gcc_parent_names_1,
  870. .num_parents = 3,
  871. .ops = &clk_rcg2_ops,
  872. },
  873. };
  874. static const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = {
  875. F(19200000, P_XO, 1, 0, 0),
  876. { }
  877. };
  878. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  879. .cmd_rcgr = 0x48044,
  880. .mnd_width = 0,
  881. .hid_width = 5,
  882. .parent_map = gcc_parent_map_1,
  883. .freq_tbl = ftbl_hmss_rbcpr_clk_src,
  884. .clkr.hw.init = &(struct clk_init_data){
  885. .name = "hmss_rbcpr_clk_src",
  886. .parent_names = gcc_parent_names_1,
  887. .num_parents = 3,
  888. .ops = &clk_rcg2_ops,
  889. },
  890. };
  891. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  892. F(1010526, P_XO, 1, 1, 19),
  893. { }
  894. };
  895. static struct clk_rcg2 pcie_aux_clk_src = {
  896. .cmd_rcgr = 0x6c000,
  897. .mnd_width = 16,
  898. .hid_width = 5,
  899. .parent_map = gcc_parent_map_3,
  900. .freq_tbl = ftbl_pcie_aux_clk_src,
  901. .clkr.hw.init = &(struct clk_init_data){
  902. .name = "pcie_aux_clk_src",
  903. .parent_names = gcc_parent_names_3,
  904. .num_parents = 3,
  905. .ops = &clk_rcg2_ops,
  906. },
  907. };
  908. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  909. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  910. { }
  911. };
  912. static struct clk_rcg2 pdm2_clk_src = {
  913. .cmd_rcgr = 0x33010,
  914. .mnd_width = 0,
  915. .hid_width = 5,
  916. .parent_map = gcc_parent_map_1,
  917. .freq_tbl = ftbl_pdm2_clk_src,
  918. .clkr.hw.init = &(struct clk_init_data){
  919. .name = "pdm2_clk_src",
  920. .parent_names = gcc_parent_names_1,
  921. .num_parents = 3,
  922. .ops = &clk_rcg2_ops,
  923. },
  924. };
  925. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  926. F(144000, P_XO, 16, 3, 25),
  927. F(400000, P_XO, 12, 1, 4),
  928. F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
  929. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  930. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  931. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  932. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  933. { }
  934. };
  935. static struct clk_rcg2 sdcc2_apps_clk_src = {
  936. .cmd_rcgr = 0x14010,
  937. .mnd_width = 8,
  938. .hid_width = 5,
  939. .parent_map = gcc_parent_map_4,
  940. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  941. .clkr.hw.init = &(struct clk_init_data){
  942. .name = "sdcc2_apps_clk_src",
  943. .parent_names = gcc_parent_names_4,
  944. .num_parents = 4,
  945. .ops = &clk_rcg2_ops,
  946. },
  947. };
  948. static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
  949. F(144000, P_XO, 16, 3, 25),
  950. F(400000, P_XO, 12, 1, 4),
  951. F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
  952. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  953. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  954. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  955. { }
  956. };
  957. static struct clk_rcg2 sdcc4_apps_clk_src = {
  958. .cmd_rcgr = 0x16010,
  959. .mnd_width = 8,
  960. .hid_width = 5,
  961. .parent_map = gcc_parent_map_1,
  962. .freq_tbl = ftbl_sdcc4_apps_clk_src,
  963. .clkr.hw.init = &(struct clk_init_data){
  964. .name = "sdcc4_apps_clk_src",
  965. .parent_names = gcc_parent_names_1,
  966. .num_parents = 3,
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  971. F(105495, P_XO, 1, 1, 182),
  972. { }
  973. };
  974. static struct clk_rcg2 tsif_ref_clk_src = {
  975. .cmd_rcgr = 0x36010,
  976. .mnd_width = 8,
  977. .hid_width = 5,
  978. .parent_map = gcc_parent_map_5,
  979. .freq_tbl = ftbl_tsif_ref_clk_src,
  980. .clkr.hw.init = &(struct clk_init_data){
  981. .name = "tsif_ref_clk_src",
  982. .parent_names = gcc_parent_names_5,
  983. .num_parents = 4,
  984. .ops = &clk_rcg2_ops,
  985. },
  986. };
  987. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  988. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  989. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  990. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  991. { }
  992. };
  993. static struct clk_rcg2 ufs_axi_clk_src = {
  994. .cmd_rcgr = 0x75018,
  995. .mnd_width = 8,
  996. .hid_width = 5,
  997. .parent_map = gcc_parent_map_0,
  998. .freq_tbl = ftbl_ufs_axi_clk_src,
  999. .clkr.hw.init = &(struct clk_init_data){
  1000. .name = "ufs_axi_clk_src",
  1001. .parent_names = gcc_parent_names_0,
  1002. .num_parents = 4,
  1003. .ops = &clk_rcg2_ops,
  1004. },
  1005. };
  1006. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  1007. F(19200000, P_XO, 1, 0, 0),
  1008. F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  1009. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1010. { }
  1011. };
  1012. static struct clk_rcg2 usb30_master_clk_src = {
  1013. .cmd_rcgr = 0xf014,
  1014. .mnd_width = 8,
  1015. .hid_width = 5,
  1016. .parent_map = gcc_parent_map_0,
  1017. .freq_tbl = ftbl_usb30_master_clk_src,
  1018. .clkr.hw.init = &(struct clk_init_data){
  1019. .name = "usb30_master_clk_src",
  1020. .parent_names = gcc_parent_names_0,
  1021. .num_parents = 4,
  1022. .ops = &clk_rcg2_ops,
  1023. },
  1024. };
  1025. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1026. .cmd_rcgr = 0xf028,
  1027. .mnd_width = 0,
  1028. .hid_width = 5,
  1029. .parent_map = gcc_parent_map_0,
  1030. .freq_tbl = ftbl_hmss_rbcpr_clk_src,
  1031. .clkr.hw.init = &(struct clk_init_data){
  1032. .name = "usb30_mock_utmi_clk_src",
  1033. .parent_names = gcc_parent_names_0,
  1034. .num_parents = 4,
  1035. .ops = &clk_rcg2_ops,
  1036. },
  1037. };
  1038. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  1039. F(1200000, P_XO, 16, 0, 0),
  1040. { }
  1041. };
  1042. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  1043. .cmd_rcgr = 0x5000c,
  1044. .mnd_width = 0,
  1045. .hid_width = 5,
  1046. .parent_map = gcc_parent_map_3,
  1047. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  1048. .clkr.hw.init = &(struct clk_init_data){
  1049. .name = "usb3_phy_aux_clk_src",
  1050. .parent_names = gcc_parent_names_3,
  1051. .num_parents = 3,
  1052. .ops = &clk_rcg2_ops,
  1053. },
  1054. };
  1055. static struct clk_branch gcc_aggre1_noc_xo_clk = {
  1056. .halt_reg = 0x8202c,
  1057. .halt_check = BRANCH_HALT,
  1058. .clkr = {
  1059. .enable_reg = 0x8202c,
  1060. .enable_mask = BIT(0),
  1061. .hw.init = &(struct clk_init_data){
  1062. .name = "gcc_aggre1_noc_xo_clk",
  1063. .ops = &clk_branch2_ops,
  1064. },
  1065. },
  1066. };
  1067. static struct clk_branch gcc_aggre1_ufs_axi_clk = {
  1068. .halt_reg = 0x82028,
  1069. .halt_check = BRANCH_HALT,
  1070. .clkr = {
  1071. .enable_reg = 0x82028,
  1072. .enable_mask = BIT(0),
  1073. .hw.init = &(struct clk_init_data){
  1074. .name = "gcc_aggre1_ufs_axi_clk",
  1075. .parent_names = (const char *[]){
  1076. "ufs_axi_clk_src",
  1077. },
  1078. .num_parents = 1,
  1079. .ops = &clk_branch2_ops,
  1080. },
  1081. },
  1082. };
  1083. static struct clk_branch gcc_aggre1_usb3_axi_clk = {
  1084. .halt_reg = 0x82024,
  1085. .halt_check = BRANCH_HALT,
  1086. .clkr = {
  1087. .enable_reg = 0x82024,
  1088. .enable_mask = BIT(0),
  1089. .hw.init = &(struct clk_init_data){
  1090. .name = "gcc_aggre1_usb3_axi_clk",
  1091. .parent_names = (const char *[]){
  1092. "usb30_master_clk_src",
  1093. },
  1094. .num_parents = 1,
  1095. .ops = &clk_branch2_ops,
  1096. },
  1097. },
  1098. };
  1099. static struct clk_branch gcc_apss_qdss_tsctr_div2_clk = {
  1100. .halt_reg = 0x48090,
  1101. .halt_check = BRANCH_HALT,
  1102. .clkr = {
  1103. .enable_reg = 0x48090,
  1104. .enable_mask = BIT(0),
  1105. .hw.init = &(struct clk_init_data){
  1106. .name = "gcc_apss_qdss_tsctr_div2_clk",
  1107. .ops = &clk_branch2_ops,
  1108. },
  1109. },
  1110. };
  1111. static struct clk_branch gcc_apss_qdss_tsctr_div8_clk = {
  1112. .halt_reg = 0x48094,
  1113. .halt_check = BRANCH_HALT,
  1114. .clkr = {
  1115. .enable_reg = 0x48094,
  1116. .enable_mask = BIT(0),
  1117. .hw.init = &(struct clk_init_data){
  1118. .name = "gcc_apss_qdss_tsctr_div8_clk",
  1119. .ops = &clk_branch2_ops,
  1120. },
  1121. },
  1122. };
  1123. static struct clk_branch gcc_bimc_hmss_axi_clk = {
  1124. .halt_reg = 0x48004,
  1125. .halt_check = BRANCH_HALT_VOTED,
  1126. .clkr = {
  1127. .enable_reg = 0x52004,
  1128. .enable_mask = BIT(22),
  1129. .hw.init = &(struct clk_init_data){
  1130. .name = "gcc_bimc_hmss_axi_clk",
  1131. .ops = &clk_branch2_ops,
  1132. },
  1133. },
  1134. };
  1135. static struct clk_branch gcc_bimc_mss_q6_axi_clk = {
  1136. .halt_reg = 0x4401c,
  1137. .halt_check = BRANCH_HALT,
  1138. .clkr = {
  1139. .enable_reg = 0x4401c,
  1140. .enable_mask = BIT(0),
  1141. .hw.init = &(struct clk_init_data){
  1142. .name = "gcc_bimc_mss_q6_axi_clk",
  1143. .ops = &clk_branch2_ops,
  1144. },
  1145. },
  1146. };
  1147. static struct clk_branch gcc_blsp1_ahb_clk = {
  1148. .halt_reg = 0x17004,
  1149. .halt_check = BRANCH_HALT_VOTED,
  1150. .clkr = {
  1151. .enable_reg = 0x52004,
  1152. .enable_mask = BIT(17),
  1153. .hw.init = &(struct clk_init_data){
  1154. .name = "gcc_blsp1_ahb_clk",
  1155. .ops = &clk_branch2_ops,
  1156. },
  1157. },
  1158. };
  1159. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1160. .halt_reg = 0x19008,
  1161. .halt_check = BRANCH_HALT,
  1162. .clkr = {
  1163. .enable_reg = 0x19008,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(struct clk_init_data){
  1166. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1167. .parent_names = (const char *[]){
  1168. "blsp1_qup1_i2c_apps_clk_src",
  1169. },
  1170. .num_parents = 1,
  1171. .ops = &clk_branch2_ops,
  1172. },
  1173. },
  1174. };
  1175. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1176. .halt_reg = 0x19004,
  1177. .halt_check = BRANCH_HALT,
  1178. .clkr = {
  1179. .enable_reg = 0x19004,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(struct clk_init_data){
  1182. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1183. .parent_names = (const char *[]){
  1184. "blsp1_qup1_spi_apps_clk_src",
  1185. },
  1186. .num_parents = 1,
  1187. .ops = &clk_branch2_ops,
  1188. },
  1189. },
  1190. };
  1191. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1192. .halt_reg = 0x1b008,
  1193. .halt_check = BRANCH_HALT,
  1194. .clkr = {
  1195. .enable_reg = 0x1b008,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data){
  1198. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1199. .parent_names = (const char *[]){
  1200. "blsp1_qup2_i2c_apps_clk_src",
  1201. },
  1202. .num_parents = 1,
  1203. .ops = &clk_branch2_ops,
  1204. },
  1205. },
  1206. };
  1207. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1208. .halt_reg = 0x1b004,
  1209. .halt_check = BRANCH_HALT,
  1210. .clkr = {
  1211. .enable_reg = 0x1b004,
  1212. .enable_mask = BIT(0),
  1213. .hw.init = &(struct clk_init_data){
  1214. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1215. .parent_names = (const char *[]){
  1216. "blsp1_qup2_spi_apps_clk_src",
  1217. },
  1218. .num_parents = 1,
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1224. .halt_reg = 0x1d008,
  1225. .halt_check = BRANCH_HALT,
  1226. .clkr = {
  1227. .enable_reg = 0x1d008,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1231. .parent_names = (const char *[]){
  1232. "blsp1_qup3_i2c_apps_clk_src",
  1233. },
  1234. .num_parents = 1,
  1235. .ops = &clk_branch2_ops,
  1236. },
  1237. },
  1238. };
  1239. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1240. .halt_reg = 0x1d004,
  1241. .halt_check = BRANCH_HALT,
  1242. .clkr = {
  1243. .enable_reg = 0x1d004,
  1244. .enable_mask = BIT(0),
  1245. .hw.init = &(struct clk_init_data){
  1246. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1247. .parent_names = (const char *[]){
  1248. "blsp1_qup3_spi_apps_clk_src",
  1249. },
  1250. .num_parents = 1,
  1251. .ops = &clk_branch2_ops,
  1252. },
  1253. },
  1254. };
  1255. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1256. .halt_reg = 0x1f008,
  1257. .halt_check = BRANCH_HALT,
  1258. .clkr = {
  1259. .enable_reg = 0x1f008,
  1260. .enable_mask = BIT(0),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1263. .parent_names = (const char *[]){
  1264. "blsp1_qup4_i2c_apps_clk_src",
  1265. },
  1266. .num_parents = 1,
  1267. .ops = &clk_branch2_ops,
  1268. },
  1269. },
  1270. };
  1271. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1272. .halt_reg = 0x1f004,
  1273. .halt_check = BRANCH_HALT,
  1274. .clkr = {
  1275. .enable_reg = 0x1f004,
  1276. .enable_mask = BIT(0),
  1277. .hw.init = &(struct clk_init_data){
  1278. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1279. .parent_names = (const char *[]){
  1280. "blsp1_qup4_spi_apps_clk_src",
  1281. },
  1282. .num_parents = 1,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1288. .halt_reg = 0x21008,
  1289. .halt_check = BRANCH_HALT,
  1290. .clkr = {
  1291. .enable_reg = 0x21008,
  1292. .enable_mask = BIT(0),
  1293. .hw.init = &(struct clk_init_data){
  1294. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1295. .parent_names = (const char *[]){
  1296. "blsp1_qup5_i2c_apps_clk_src",
  1297. },
  1298. .num_parents = 1,
  1299. .ops = &clk_branch2_ops,
  1300. },
  1301. },
  1302. };
  1303. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1304. .halt_reg = 0x21004,
  1305. .halt_check = BRANCH_HALT,
  1306. .clkr = {
  1307. .enable_reg = 0x21004,
  1308. .enable_mask = BIT(0),
  1309. .hw.init = &(struct clk_init_data){
  1310. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1311. .parent_names = (const char *[]){
  1312. "blsp1_qup5_spi_apps_clk_src",
  1313. },
  1314. .num_parents = 1,
  1315. .ops = &clk_branch2_ops,
  1316. },
  1317. },
  1318. };
  1319. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1320. .halt_reg = 0x23008,
  1321. .halt_check = BRANCH_HALT,
  1322. .clkr = {
  1323. .enable_reg = 0x23008,
  1324. .enable_mask = BIT(0),
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1327. .parent_names = (const char *[]){
  1328. "blsp1_qup6_i2c_apps_clk_src",
  1329. },
  1330. .num_parents = 1,
  1331. .ops = &clk_branch2_ops,
  1332. },
  1333. },
  1334. };
  1335. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1336. .halt_reg = 0x23004,
  1337. .halt_check = BRANCH_HALT,
  1338. .clkr = {
  1339. .enable_reg = 0x23004,
  1340. .enable_mask = BIT(0),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1343. .parent_names = (const char *[]){
  1344. "blsp1_qup6_spi_apps_clk_src",
  1345. },
  1346. .num_parents = 1,
  1347. .ops = &clk_branch2_ops,
  1348. },
  1349. },
  1350. };
  1351. static struct clk_branch gcc_blsp1_sleep_clk = {
  1352. .halt_reg = 0x17008,
  1353. .halt_check = BRANCH_HALT_VOTED,
  1354. .clkr = {
  1355. .enable_reg = 0x52004,
  1356. .enable_mask = BIT(16),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "gcc_blsp1_sleep_clk",
  1359. .ops = &clk_branch2_ops,
  1360. },
  1361. },
  1362. };
  1363. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1364. .halt_reg = 0x1a004,
  1365. .halt_check = BRANCH_HALT,
  1366. .clkr = {
  1367. .enable_reg = 0x1a004,
  1368. .enable_mask = BIT(0),
  1369. .hw.init = &(struct clk_init_data){
  1370. .name = "gcc_blsp1_uart1_apps_clk",
  1371. .parent_names = (const char *[]){
  1372. "blsp1_uart1_apps_clk_src",
  1373. },
  1374. .num_parents = 1,
  1375. .ops = &clk_branch2_ops,
  1376. },
  1377. },
  1378. };
  1379. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1380. .halt_reg = 0x1c004,
  1381. .halt_check = BRANCH_HALT,
  1382. .clkr = {
  1383. .enable_reg = 0x1c004,
  1384. .enable_mask = BIT(0),
  1385. .hw.init = &(struct clk_init_data){
  1386. .name = "gcc_blsp1_uart2_apps_clk",
  1387. .parent_names = (const char *[]){
  1388. "blsp1_uart2_apps_clk_src",
  1389. },
  1390. .num_parents = 1,
  1391. .ops = &clk_branch2_ops,
  1392. },
  1393. },
  1394. };
  1395. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1396. .halt_reg = 0x1e004,
  1397. .halt_check = BRANCH_HALT,
  1398. .clkr = {
  1399. .enable_reg = 0x1e004,
  1400. .enable_mask = BIT(0),
  1401. .hw.init = &(struct clk_init_data){
  1402. .name = "gcc_blsp1_uart3_apps_clk",
  1403. .parent_names = (const char *[]){
  1404. "blsp1_uart3_apps_clk_src",
  1405. },
  1406. .num_parents = 1,
  1407. .ops = &clk_branch2_ops,
  1408. },
  1409. },
  1410. };
  1411. static struct clk_branch gcc_blsp2_ahb_clk = {
  1412. .halt_reg = 0x25004,
  1413. .halt_check = BRANCH_HALT_VOTED,
  1414. .clkr = {
  1415. .enable_reg = 0x52004,
  1416. .enable_mask = BIT(15),
  1417. .hw.init = &(struct clk_init_data){
  1418. .name = "gcc_blsp2_ahb_clk",
  1419. .ops = &clk_branch2_ops,
  1420. },
  1421. },
  1422. };
  1423. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1424. .halt_reg = 0x26008,
  1425. .halt_check = BRANCH_HALT,
  1426. .clkr = {
  1427. .enable_reg = 0x26008,
  1428. .enable_mask = BIT(0),
  1429. .hw.init = &(struct clk_init_data){
  1430. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1431. .parent_names = (const char *[]){
  1432. "blsp2_qup1_i2c_apps_clk_src",
  1433. },
  1434. .num_parents = 1,
  1435. .ops = &clk_branch2_ops,
  1436. },
  1437. },
  1438. };
  1439. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1440. .halt_reg = 0x26004,
  1441. .halt_check = BRANCH_HALT,
  1442. .clkr = {
  1443. .enable_reg = 0x26004,
  1444. .enable_mask = BIT(0),
  1445. .hw.init = &(struct clk_init_data){
  1446. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1447. .parent_names = (const char *[]){
  1448. "blsp2_qup1_spi_apps_clk_src",
  1449. },
  1450. .num_parents = 1,
  1451. .ops = &clk_branch2_ops,
  1452. },
  1453. },
  1454. };
  1455. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1456. .halt_reg = 0x28008,
  1457. .halt_check = BRANCH_HALT,
  1458. .clkr = {
  1459. .enable_reg = 0x28008,
  1460. .enable_mask = BIT(0),
  1461. .hw.init = &(struct clk_init_data){
  1462. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1463. .parent_names = (const char *[]){
  1464. "blsp2_qup2_i2c_apps_clk_src",
  1465. },
  1466. .num_parents = 1,
  1467. .ops = &clk_branch2_ops,
  1468. },
  1469. },
  1470. };
  1471. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1472. .halt_reg = 0x28004,
  1473. .halt_check = BRANCH_HALT,
  1474. .clkr = {
  1475. .enable_reg = 0x28004,
  1476. .enable_mask = BIT(0),
  1477. .hw.init = &(struct clk_init_data){
  1478. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1479. .parent_names = (const char *[]){
  1480. "blsp2_qup2_spi_apps_clk_src",
  1481. },
  1482. .num_parents = 1,
  1483. .ops = &clk_branch2_ops,
  1484. },
  1485. },
  1486. };
  1487. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1488. .halt_reg = 0x2a008,
  1489. .halt_check = BRANCH_HALT,
  1490. .clkr = {
  1491. .enable_reg = 0x2a008,
  1492. .enable_mask = BIT(0),
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1495. .parent_names = (const char *[]){
  1496. "blsp2_qup3_i2c_apps_clk_src",
  1497. },
  1498. .num_parents = 1,
  1499. .ops = &clk_branch2_ops,
  1500. },
  1501. },
  1502. };
  1503. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1504. .halt_reg = 0x2a004,
  1505. .halt_check = BRANCH_HALT,
  1506. .clkr = {
  1507. .enable_reg = 0x2a004,
  1508. .enable_mask = BIT(0),
  1509. .hw.init = &(struct clk_init_data){
  1510. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1511. .parent_names = (const char *[]){
  1512. "blsp2_qup3_spi_apps_clk_src",
  1513. },
  1514. .num_parents = 1,
  1515. .ops = &clk_branch2_ops,
  1516. },
  1517. },
  1518. };
  1519. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1520. .halt_reg = 0x2c008,
  1521. .halt_check = BRANCH_HALT,
  1522. .clkr = {
  1523. .enable_reg = 0x2c008,
  1524. .enable_mask = BIT(0),
  1525. .hw.init = &(struct clk_init_data){
  1526. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1527. .parent_names = (const char *[]){
  1528. "blsp2_qup4_i2c_apps_clk_src",
  1529. },
  1530. .num_parents = 1,
  1531. .ops = &clk_branch2_ops,
  1532. },
  1533. },
  1534. };
  1535. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1536. .halt_reg = 0x2c004,
  1537. .halt_check = BRANCH_HALT,
  1538. .clkr = {
  1539. .enable_reg = 0x2c004,
  1540. .enable_mask = BIT(0),
  1541. .hw.init = &(struct clk_init_data){
  1542. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1543. .parent_names = (const char *[]){
  1544. "blsp2_qup4_spi_apps_clk_src",
  1545. },
  1546. .num_parents = 1,
  1547. .ops = &clk_branch2_ops,
  1548. },
  1549. },
  1550. };
  1551. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1552. .halt_reg = 0x2e008,
  1553. .halt_check = BRANCH_HALT,
  1554. .clkr = {
  1555. .enable_reg = 0x2e008,
  1556. .enable_mask = BIT(0),
  1557. .hw.init = &(struct clk_init_data){
  1558. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1559. .parent_names = (const char *[]){
  1560. "blsp2_qup5_i2c_apps_clk_src",
  1561. },
  1562. .num_parents = 1,
  1563. .ops = &clk_branch2_ops,
  1564. },
  1565. },
  1566. };
  1567. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1568. .halt_reg = 0x2e004,
  1569. .halt_check = BRANCH_HALT,
  1570. .clkr = {
  1571. .enable_reg = 0x2e004,
  1572. .enable_mask = BIT(0),
  1573. .hw.init = &(struct clk_init_data){
  1574. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1575. .parent_names = (const char *[]){
  1576. "blsp2_qup5_spi_apps_clk_src",
  1577. },
  1578. .num_parents = 1,
  1579. .ops = &clk_branch2_ops,
  1580. },
  1581. },
  1582. };
  1583. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1584. .halt_reg = 0x30008,
  1585. .halt_check = BRANCH_HALT,
  1586. .clkr = {
  1587. .enable_reg = 0x30008,
  1588. .enable_mask = BIT(0),
  1589. .hw.init = &(struct clk_init_data){
  1590. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1591. .parent_names = (const char *[]){
  1592. "blsp2_qup6_i2c_apps_clk_src",
  1593. },
  1594. .num_parents = 1,
  1595. .ops = &clk_branch2_ops,
  1596. },
  1597. },
  1598. };
  1599. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1600. .halt_reg = 0x30004,
  1601. .halt_check = BRANCH_HALT,
  1602. .clkr = {
  1603. .enable_reg = 0x30004,
  1604. .enable_mask = BIT(0),
  1605. .hw.init = &(struct clk_init_data){
  1606. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1607. .parent_names = (const char *[]){
  1608. "blsp2_qup6_spi_apps_clk_src",
  1609. },
  1610. .num_parents = 1,
  1611. .ops = &clk_branch2_ops,
  1612. },
  1613. },
  1614. };
  1615. static struct clk_branch gcc_blsp2_sleep_clk = {
  1616. .halt_reg = 0x25008,
  1617. .halt_check = BRANCH_HALT_VOTED,
  1618. .clkr = {
  1619. .enable_reg = 0x52004,
  1620. .enable_mask = BIT(14),
  1621. .hw.init = &(struct clk_init_data){
  1622. .name = "gcc_blsp2_sleep_clk",
  1623. .ops = &clk_branch2_ops,
  1624. },
  1625. },
  1626. };
  1627. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1628. .halt_reg = 0x27004,
  1629. .halt_check = BRANCH_HALT,
  1630. .clkr = {
  1631. .enable_reg = 0x27004,
  1632. .enable_mask = BIT(0),
  1633. .hw.init = &(struct clk_init_data){
  1634. .name = "gcc_blsp2_uart1_apps_clk",
  1635. .parent_names = (const char *[]){
  1636. "blsp2_uart1_apps_clk_src",
  1637. },
  1638. .num_parents = 1,
  1639. .ops = &clk_branch2_ops,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1644. .halt_reg = 0x29004,
  1645. .halt_check = BRANCH_HALT,
  1646. .clkr = {
  1647. .enable_reg = 0x29004,
  1648. .enable_mask = BIT(0),
  1649. .hw.init = &(struct clk_init_data){
  1650. .name = "gcc_blsp2_uart2_apps_clk",
  1651. .parent_names = (const char *[]){
  1652. "blsp2_uart2_apps_clk_src",
  1653. },
  1654. .num_parents = 1,
  1655. .ops = &clk_branch2_ops,
  1656. },
  1657. },
  1658. };
  1659. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1660. .halt_reg = 0x2b004,
  1661. .halt_check = BRANCH_HALT,
  1662. .clkr = {
  1663. .enable_reg = 0x2b004,
  1664. .enable_mask = BIT(0),
  1665. .hw.init = &(struct clk_init_data){
  1666. .name = "gcc_blsp2_uart3_apps_clk",
  1667. .parent_names = (const char *[]){
  1668. "blsp2_uart3_apps_clk_src",
  1669. },
  1670. .num_parents = 1,
  1671. .ops = &clk_branch2_ops,
  1672. },
  1673. },
  1674. };
  1675. static struct clk_branch gcc_cfg_noc_usb3_axi_clk = {
  1676. .halt_reg = 0x5018,
  1677. .halt_check = BRANCH_HALT,
  1678. .clkr = {
  1679. .enable_reg = 0x5018,
  1680. .enable_mask = BIT(0),
  1681. .hw.init = &(struct clk_init_data){
  1682. .name = "gcc_cfg_noc_usb3_axi_clk",
  1683. .parent_names = (const char *[]){
  1684. "usb30_master_clk_src",
  1685. },
  1686. .num_parents = 1,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch gcc_gp1_clk = {
  1692. .halt_reg = 0x64000,
  1693. .halt_check = BRANCH_HALT,
  1694. .clkr = {
  1695. .enable_reg = 0x64000,
  1696. .enable_mask = BIT(0),
  1697. .hw.init = &(struct clk_init_data){
  1698. .name = "gcc_gp1_clk",
  1699. .parent_names = (const char *[]){
  1700. "gp1_clk_src",
  1701. },
  1702. .num_parents = 1,
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch gcc_gp2_clk = {
  1708. .halt_reg = 0x65000,
  1709. .halt_check = BRANCH_HALT,
  1710. .clkr = {
  1711. .enable_reg = 0x65000,
  1712. .enable_mask = BIT(0),
  1713. .hw.init = &(struct clk_init_data){
  1714. .name = "gcc_gp2_clk",
  1715. .parent_names = (const char *[]){
  1716. "gp2_clk_src",
  1717. },
  1718. .num_parents = 1,
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch gcc_gp3_clk = {
  1724. .halt_reg = 0x66000,
  1725. .halt_check = BRANCH_HALT,
  1726. .clkr = {
  1727. .enable_reg = 0x66000,
  1728. .enable_mask = BIT(0),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "gcc_gp3_clk",
  1731. .parent_names = (const char *[]){
  1732. "gp3_clk_src",
  1733. },
  1734. .num_parents = 1,
  1735. .ops = &clk_branch2_ops,
  1736. },
  1737. },
  1738. };
  1739. static struct clk_branch gcc_gpu_bimc_gfx_clk = {
  1740. .halt_reg = 0x71010,
  1741. .halt_check = BRANCH_HALT,
  1742. .clkr = {
  1743. .enable_reg = 0x71010,
  1744. .enable_mask = BIT(0),
  1745. .hw.init = &(struct clk_init_data){
  1746. .name = "gcc_gpu_bimc_gfx_clk",
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch gcc_gpu_bimc_gfx_src_clk = {
  1752. .halt_reg = 0x7100c,
  1753. .halt_check = BRANCH_HALT,
  1754. .clkr = {
  1755. .enable_reg = 0x7100c,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(struct clk_init_data){
  1758. .name = "gcc_gpu_bimc_gfx_src_clk",
  1759. .ops = &clk_branch2_ops,
  1760. },
  1761. },
  1762. };
  1763. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1764. .halt_reg = 0x71004,
  1765. .halt_check = BRANCH_HALT,
  1766. .clkr = {
  1767. .enable_reg = 0x71004,
  1768. .enable_mask = BIT(0),
  1769. .hw.init = &(struct clk_init_data){
  1770. .name = "gcc_gpu_cfg_ahb_clk",
  1771. .ops = &clk_branch2_ops,
  1772. },
  1773. },
  1774. };
  1775. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1776. .halt_reg = 0x71018,
  1777. .halt_check = BRANCH_HALT,
  1778. .clkr = {
  1779. .enable_reg = 0x71018,
  1780. .enable_mask = BIT(0),
  1781. .hw.init = &(struct clk_init_data){
  1782. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch gcc_hmss_ahb_clk = {
  1788. .halt_reg = 0x48000,
  1789. .halt_check = BRANCH_HALT_VOTED,
  1790. .clkr = {
  1791. .enable_reg = 0x52004,
  1792. .enable_mask = BIT(21),
  1793. .hw.init = &(struct clk_init_data){
  1794. .name = "gcc_hmss_ahb_clk",
  1795. .parent_names = (const char *[]){
  1796. "hmss_ahb_clk_src",
  1797. },
  1798. .num_parents = 1,
  1799. .ops = &clk_branch2_ops,
  1800. },
  1801. },
  1802. };
  1803. static struct clk_branch gcc_hmss_at_clk = {
  1804. .halt_reg = 0x48010,
  1805. .halt_check = BRANCH_HALT,
  1806. .clkr = {
  1807. .enable_reg = 0x48010,
  1808. .enable_mask = BIT(0),
  1809. .hw.init = &(struct clk_init_data){
  1810. .name = "gcc_hmss_at_clk",
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch gcc_hmss_dvm_bus_clk = {
  1816. .halt_reg = 0x4808c,
  1817. .halt_check = BRANCH_HALT,
  1818. .clkr = {
  1819. .enable_reg = 0x4808c,
  1820. .enable_mask = BIT(0),
  1821. .hw.init = &(struct clk_init_data){
  1822. .name = "gcc_hmss_dvm_bus_clk",
  1823. .ops = &clk_branch2_ops,
  1824. },
  1825. },
  1826. };
  1827. static struct clk_branch gcc_hmss_rbcpr_clk = {
  1828. .halt_reg = 0x48008,
  1829. .halt_check = BRANCH_HALT,
  1830. .clkr = {
  1831. .enable_reg = 0x48008,
  1832. .enable_mask = BIT(0),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "gcc_hmss_rbcpr_clk",
  1835. .parent_names = (const char *[]){
  1836. "hmss_rbcpr_clk_src",
  1837. },
  1838. .num_parents = 1,
  1839. .ops = &clk_branch2_ops,
  1840. },
  1841. },
  1842. };
  1843. static struct clk_branch gcc_hmss_trig_clk = {
  1844. .halt_reg = 0x4800c,
  1845. .halt_check = BRANCH_HALT,
  1846. .clkr = {
  1847. .enable_reg = 0x4800c,
  1848. .enable_mask = BIT(0),
  1849. .hw.init = &(struct clk_init_data){
  1850. .name = "gcc_hmss_trig_clk",
  1851. .ops = &clk_branch2_ops,
  1852. },
  1853. },
  1854. };
  1855. static struct clk_branch gcc_lpass_at_clk = {
  1856. .halt_reg = 0x47020,
  1857. .halt_check = BRANCH_HALT,
  1858. .clkr = {
  1859. .enable_reg = 0x47020,
  1860. .enable_mask = BIT(0),
  1861. .hw.init = &(struct clk_init_data){
  1862. .name = "gcc_lpass_at_clk",
  1863. .ops = &clk_branch2_ops,
  1864. },
  1865. },
  1866. };
  1867. static struct clk_branch gcc_lpass_trig_clk = {
  1868. .halt_reg = 0x4701c,
  1869. .halt_check = BRANCH_HALT,
  1870. .clkr = {
  1871. .enable_reg = 0x4701c,
  1872. .enable_mask = BIT(0),
  1873. .hw.init = &(struct clk_init_data){
  1874. .name = "gcc_lpass_trig_clk",
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1880. .halt_reg = 0x9004,
  1881. .halt_check = BRANCH_HALT,
  1882. .clkr = {
  1883. .enable_reg = 0x9004,
  1884. .enable_mask = BIT(0),
  1885. .hw.init = &(struct clk_init_data){
  1886. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1887. .ops = &clk_branch2_ops,
  1888. },
  1889. },
  1890. };
  1891. static struct clk_branch gcc_mmss_qm_ahb_clk = {
  1892. .halt_reg = 0x9030,
  1893. .halt_check = BRANCH_HALT,
  1894. .clkr = {
  1895. .enable_reg = 0x9030,
  1896. .enable_mask = BIT(0),
  1897. .hw.init = &(struct clk_init_data){
  1898. .name = "gcc_mmss_qm_ahb_clk",
  1899. .ops = &clk_branch2_ops,
  1900. },
  1901. },
  1902. };
  1903. static struct clk_branch gcc_mmss_qm_core_clk = {
  1904. .halt_reg = 0x900c,
  1905. .halt_check = BRANCH_HALT,
  1906. .clkr = {
  1907. .enable_reg = 0x900c,
  1908. .enable_mask = BIT(0),
  1909. .hw.init = &(struct clk_init_data){
  1910. .name = "gcc_mmss_qm_core_clk",
  1911. .ops = &clk_branch2_ops,
  1912. },
  1913. },
  1914. };
  1915. static struct clk_branch gcc_mmss_sys_noc_axi_clk = {
  1916. .halt_reg = 0x9000,
  1917. .halt_check = BRANCH_HALT,
  1918. .clkr = {
  1919. .enable_reg = 0x9000,
  1920. .enable_mask = BIT(0),
  1921. .hw.init = &(struct clk_init_data){
  1922. .name = "gcc_mmss_sys_noc_axi_clk",
  1923. .ops = &clk_branch2_ops,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch gcc_mss_at_clk = {
  1928. .halt_reg = 0x8a00c,
  1929. .halt_check = BRANCH_HALT,
  1930. .clkr = {
  1931. .enable_reg = 0x8a00c,
  1932. .enable_mask = BIT(0),
  1933. .hw.init = &(struct clk_init_data){
  1934. .name = "gcc_mss_at_clk",
  1935. .ops = &clk_branch2_ops,
  1936. },
  1937. },
  1938. };
  1939. static struct clk_branch gcc_pcie_0_aux_clk = {
  1940. .halt_reg = 0x6b014,
  1941. .halt_check = BRANCH_HALT,
  1942. .clkr = {
  1943. .enable_reg = 0x6b014,
  1944. .enable_mask = BIT(0),
  1945. .hw.init = &(struct clk_init_data){
  1946. .name = "gcc_pcie_0_aux_clk",
  1947. .parent_names = (const char *[]){
  1948. "pcie_aux_clk_src",
  1949. },
  1950. .num_parents = 1,
  1951. .ops = &clk_branch2_ops,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1956. .halt_reg = 0x6b010,
  1957. .halt_check = BRANCH_HALT,
  1958. .clkr = {
  1959. .enable_reg = 0x6b010,
  1960. .enable_mask = BIT(0),
  1961. .hw.init = &(struct clk_init_data){
  1962. .name = "gcc_pcie_0_cfg_ahb_clk",
  1963. .ops = &clk_branch2_ops,
  1964. },
  1965. },
  1966. };
  1967. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1968. .halt_reg = 0x6b00c,
  1969. .halt_check = BRANCH_HALT,
  1970. .clkr = {
  1971. .enable_reg = 0x6b00c,
  1972. .enable_mask = BIT(0),
  1973. .hw.init = &(struct clk_init_data){
  1974. .name = "gcc_pcie_0_mstr_axi_clk",
  1975. .ops = &clk_branch2_ops,
  1976. },
  1977. },
  1978. };
  1979. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1980. .halt_reg = 0x6b018,
  1981. .halt_check = BRANCH_HALT,
  1982. .clkr = {
  1983. .enable_reg = 0x6b018,
  1984. .enable_mask = BIT(0),
  1985. .hw.init = &(struct clk_init_data){
  1986. .name = "gcc_pcie_0_pipe_clk",
  1987. .ops = &clk_branch2_ops,
  1988. },
  1989. },
  1990. };
  1991. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1992. .halt_reg = 0x6b008,
  1993. .halt_check = BRANCH_HALT,
  1994. .clkr = {
  1995. .enable_reg = 0x6b008,
  1996. .enable_mask = BIT(0),
  1997. .hw.init = &(struct clk_init_data){
  1998. .name = "gcc_pcie_0_slv_axi_clk",
  1999. .ops = &clk_branch2_ops,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2004. .halt_reg = 0x6f004,
  2005. .halt_check = BRANCH_HALT,
  2006. .clkr = {
  2007. .enable_reg = 0x6f004,
  2008. .enable_mask = BIT(0),
  2009. .hw.init = &(struct clk_init_data){
  2010. .name = "gcc_pcie_phy_aux_clk",
  2011. .parent_names = (const char *[]){
  2012. "pcie_aux_clk_src",
  2013. },
  2014. .num_parents = 1,
  2015. .ops = &clk_branch2_ops,
  2016. },
  2017. },
  2018. };
  2019. static struct clk_branch gcc_pdm2_clk = {
  2020. .halt_reg = 0x3300c,
  2021. .halt_check = BRANCH_HALT,
  2022. .clkr = {
  2023. .enable_reg = 0x3300c,
  2024. .enable_mask = BIT(0),
  2025. .hw.init = &(struct clk_init_data){
  2026. .name = "gcc_pdm2_clk",
  2027. .parent_names = (const char *[]){
  2028. "pdm2_clk_src",
  2029. },
  2030. .num_parents = 1,
  2031. .ops = &clk_branch2_ops,
  2032. },
  2033. },
  2034. };
  2035. static struct clk_branch gcc_pdm_ahb_clk = {
  2036. .halt_reg = 0x33004,
  2037. .halt_check = BRANCH_HALT,
  2038. .clkr = {
  2039. .enable_reg = 0x33004,
  2040. .enable_mask = BIT(0),
  2041. .hw.init = &(struct clk_init_data){
  2042. .name = "gcc_pdm_ahb_clk",
  2043. .ops = &clk_branch2_ops,
  2044. },
  2045. },
  2046. };
  2047. static struct clk_branch gcc_pdm_xo4_clk = {
  2048. .halt_reg = 0x33008,
  2049. .halt_check = BRANCH_HALT,
  2050. .clkr = {
  2051. .enable_reg = 0x33008,
  2052. .enable_mask = BIT(0),
  2053. .hw.init = &(struct clk_init_data){
  2054. .name = "gcc_pdm_xo4_clk",
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch gcc_prng_ahb_clk = {
  2060. .halt_reg = 0x34004,
  2061. .halt_check = BRANCH_HALT_VOTED,
  2062. .clkr = {
  2063. .enable_reg = 0x52004,
  2064. .enable_mask = BIT(13),
  2065. .hw.init = &(struct clk_init_data){
  2066. .name = "gcc_prng_ahb_clk",
  2067. .ops = &clk_branch2_ops,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2072. .halt_reg = 0x14008,
  2073. .halt_check = BRANCH_HALT,
  2074. .clkr = {
  2075. .enable_reg = 0x14008,
  2076. .enable_mask = BIT(0),
  2077. .hw.init = &(struct clk_init_data){
  2078. .name = "gcc_sdcc2_ahb_clk",
  2079. .ops = &clk_branch2_ops,
  2080. },
  2081. },
  2082. };
  2083. static struct clk_branch gcc_sdcc2_apps_clk = {
  2084. .halt_reg = 0x14004,
  2085. .halt_check = BRANCH_HALT,
  2086. .clkr = {
  2087. .enable_reg = 0x14004,
  2088. .enable_mask = BIT(0),
  2089. .hw.init = &(struct clk_init_data){
  2090. .name = "gcc_sdcc2_apps_clk",
  2091. .parent_names = (const char *[]){
  2092. "sdcc2_apps_clk_src",
  2093. },
  2094. .num_parents = 1,
  2095. .ops = &clk_branch2_ops,
  2096. },
  2097. },
  2098. };
  2099. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2100. .halt_reg = 0x16008,
  2101. .halt_check = BRANCH_HALT,
  2102. .clkr = {
  2103. .enable_reg = 0x16008,
  2104. .enable_mask = BIT(0),
  2105. .hw.init = &(struct clk_init_data){
  2106. .name = "gcc_sdcc4_ahb_clk",
  2107. .ops = &clk_branch2_ops,
  2108. },
  2109. },
  2110. };
  2111. static struct clk_branch gcc_sdcc4_apps_clk = {
  2112. .halt_reg = 0x16004,
  2113. .halt_check = BRANCH_HALT,
  2114. .clkr = {
  2115. .enable_reg = 0x16004,
  2116. .enable_mask = BIT(0),
  2117. .hw.init = &(struct clk_init_data){
  2118. .name = "gcc_sdcc4_apps_clk",
  2119. .parent_names = (const char *[]){
  2120. "sdcc4_apps_clk_src",
  2121. },
  2122. .num_parents = 1,
  2123. .ops = &clk_branch2_ops,
  2124. },
  2125. },
  2126. };
  2127. static struct clk_branch gcc_tsif_ahb_clk = {
  2128. .halt_reg = 0x36004,
  2129. .halt_check = BRANCH_HALT,
  2130. .clkr = {
  2131. .enable_reg = 0x36004,
  2132. .enable_mask = BIT(0),
  2133. .hw.init = &(struct clk_init_data){
  2134. .name = "gcc_tsif_ahb_clk",
  2135. .ops = &clk_branch2_ops,
  2136. },
  2137. },
  2138. };
  2139. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2140. .halt_reg = 0x3600c,
  2141. .halt_check = BRANCH_HALT,
  2142. .clkr = {
  2143. .enable_reg = 0x3600c,
  2144. .enable_mask = BIT(0),
  2145. .hw.init = &(struct clk_init_data){
  2146. .name = "gcc_tsif_inactivity_timers_clk",
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch gcc_tsif_ref_clk = {
  2152. .halt_reg = 0x36008,
  2153. .halt_check = BRANCH_HALT,
  2154. .clkr = {
  2155. .enable_reg = 0x36008,
  2156. .enable_mask = BIT(0),
  2157. .hw.init = &(struct clk_init_data){
  2158. .name = "gcc_tsif_ref_clk",
  2159. .parent_names = (const char *[]){
  2160. "tsif_ref_clk_src",
  2161. },
  2162. .num_parents = 1,
  2163. .ops = &clk_branch2_ops,
  2164. },
  2165. },
  2166. };
  2167. static struct clk_branch gcc_ufs_ahb_clk = {
  2168. .halt_reg = 0x7500c,
  2169. .halt_check = BRANCH_HALT,
  2170. .clkr = {
  2171. .enable_reg = 0x7500c,
  2172. .enable_mask = BIT(0),
  2173. .hw.init = &(struct clk_init_data){
  2174. .name = "gcc_ufs_ahb_clk",
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_ufs_axi_clk = {
  2180. .halt_reg = 0x75008,
  2181. .halt_check = BRANCH_HALT,
  2182. .clkr = {
  2183. .enable_reg = 0x75008,
  2184. .enable_mask = BIT(0),
  2185. .hw.init = &(struct clk_init_data){
  2186. .name = "gcc_ufs_axi_clk",
  2187. .parent_names = (const char *[]){
  2188. "ufs_axi_clk_src",
  2189. },
  2190. .num_parents = 1,
  2191. .ops = &clk_branch2_ops,
  2192. },
  2193. },
  2194. };
  2195. static struct clk_branch gcc_ufs_ice_core_clk = {
  2196. .halt_reg = 0x7600c,
  2197. .halt_check = BRANCH_HALT,
  2198. .clkr = {
  2199. .enable_reg = 0x7600c,
  2200. .enable_mask = BIT(0),
  2201. .hw.init = &(struct clk_init_data){
  2202. .name = "gcc_ufs_ice_core_clk",
  2203. .ops = &clk_branch2_ops,
  2204. },
  2205. },
  2206. };
  2207. static struct clk_branch gcc_ufs_phy_aux_clk = {
  2208. .halt_reg = 0x76040,
  2209. .halt_check = BRANCH_HALT,
  2210. .clkr = {
  2211. .enable_reg = 0x76040,
  2212. .enable_mask = BIT(0),
  2213. .hw.init = &(struct clk_init_data){
  2214. .name = "gcc_ufs_phy_aux_clk",
  2215. .ops = &clk_branch2_ops,
  2216. },
  2217. },
  2218. };
  2219. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2220. .halt_reg = 0x75014,
  2221. .halt_check = BRANCH_HALT,
  2222. .clkr = {
  2223. .enable_reg = 0x75014,
  2224. .enable_mask = BIT(0),
  2225. .hw.init = &(struct clk_init_data){
  2226. .name = "gcc_ufs_rx_symbol_0_clk",
  2227. .ops = &clk_branch2_ops,
  2228. },
  2229. },
  2230. };
  2231. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2232. .halt_reg = 0x7605c,
  2233. .halt_check = BRANCH_HALT,
  2234. .clkr = {
  2235. .enable_reg = 0x7605c,
  2236. .enable_mask = BIT(0),
  2237. .hw.init = &(struct clk_init_data){
  2238. .name = "gcc_ufs_rx_symbol_1_clk",
  2239. .ops = &clk_branch2_ops,
  2240. },
  2241. },
  2242. };
  2243. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2244. .halt_reg = 0x75010,
  2245. .halt_check = BRANCH_HALT,
  2246. .clkr = {
  2247. .enable_reg = 0x75010,
  2248. .enable_mask = BIT(0),
  2249. .hw.init = &(struct clk_init_data){
  2250. .name = "gcc_ufs_tx_symbol_0_clk",
  2251. .ops = &clk_branch2_ops,
  2252. },
  2253. },
  2254. };
  2255. static struct clk_branch gcc_ufs_unipro_core_clk = {
  2256. .halt_reg = 0x76008,
  2257. .halt_check = BRANCH_HALT,
  2258. .clkr = {
  2259. .enable_reg = 0x76008,
  2260. .enable_mask = BIT(0),
  2261. .hw.init = &(struct clk_init_data){
  2262. .name = "gcc_ufs_unipro_core_clk",
  2263. .ops = &clk_branch2_ops,
  2264. },
  2265. },
  2266. };
  2267. static struct clk_branch gcc_usb30_master_clk = {
  2268. .halt_reg = 0xf008,
  2269. .halt_check = BRANCH_HALT,
  2270. .clkr = {
  2271. .enable_reg = 0xf008,
  2272. .enable_mask = BIT(0),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "gcc_usb30_master_clk",
  2275. .parent_names = (const char *[]){
  2276. "usb30_master_clk_src",
  2277. },
  2278. .num_parents = 1,
  2279. .ops = &clk_branch2_ops,
  2280. },
  2281. },
  2282. };
  2283. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2284. .halt_reg = 0xf010,
  2285. .halt_check = BRANCH_HALT,
  2286. .clkr = {
  2287. .enable_reg = 0xf010,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "gcc_usb30_mock_utmi_clk",
  2291. .parent_names = (const char *[]){
  2292. "usb30_mock_utmi_clk_src",
  2293. },
  2294. .num_parents = 1,
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch gcc_usb30_sleep_clk = {
  2300. .halt_reg = 0xf00c,
  2301. .halt_check = BRANCH_HALT,
  2302. .clkr = {
  2303. .enable_reg = 0xf00c,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "gcc_usb30_sleep_clk",
  2307. .ops = &clk_branch2_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2312. .halt_reg = 0x50000,
  2313. .halt_check = BRANCH_HALT,
  2314. .clkr = {
  2315. .enable_reg = 0x50000,
  2316. .enable_mask = BIT(0),
  2317. .hw.init = &(struct clk_init_data){
  2318. .name = "gcc_usb3_phy_aux_clk",
  2319. .parent_names = (const char *[]){
  2320. "usb3_phy_aux_clk_src",
  2321. },
  2322. .num_parents = 1,
  2323. .ops = &clk_branch2_ops,
  2324. },
  2325. },
  2326. };
  2327. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2328. .halt_reg = 0x50004,
  2329. .halt_check = BRANCH_HALT,
  2330. .clkr = {
  2331. .enable_reg = 0x50004,
  2332. .enable_mask = BIT(0),
  2333. .hw.init = &(struct clk_init_data){
  2334. .name = "gcc_usb3_phy_pipe_clk",
  2335. .ops = &clk_branch2_ops,
  2336. },
  2337. },
  2338. };
  2339. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2340. .halt_reg = 0x6a004,
  2341. .halt_check = BRANCH_HALT,
  2342. .clkr = {
  2343. .enable_reg = 0x6a004,
  2344. .enable_mask = BIT(0),
  2345. .hw.init = &(struct clk_init_data){
  2346. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2347. .ops = &clk_branch2_ops,
  2348. },
  2349. },
  2350. };
  2351. static struct gdsc pcie_0_gdsc = {
  2352. .gdscr = 0x6b004,
  2353. .gds_hw_ctrl = 0x0,
  2354. .pd = {
  2355. .name = "pcie_0_gdsc",
  2356. },
  2357. .pwrsts = PWRSTS_OFF_ON,
  2358. .flags = VOTABLE,
  2359. };
  2360. static struct gdsc ufs_gdsc = {
  2361. .gdscr = 0x75004,
  2362. .gds_hw_ctrl = 0x0,
  2363. .pd = {
  2364. .name = "ufs_gdsc",
  2365. },
  2366. .pwrsts = PWRSTS_OFF_ON,
  2367. .flags = VOTABLE,
  2368. };
  2369. static struct gdsc usb_30_gdsc = {
  2370. .gdscr = 0xf004,
  2371. .gds_hw_ctrl = 0x0,
  2372. .pd = {
  2373. .name = "usb_30_gdsc",
  2374. },
  2375. .pwrsts = PWRSTS_OFF_ON,
  2376. .flags = VOTABLE,
  2377. };
  2378. static struct clk_regmap *gcc_msm8998_clocks[] = {
  2379. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2380. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2381. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2382. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2383. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2384. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2385. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2386. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2387. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2388. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2389. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2390. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2391. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2392. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2393. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2394. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2395. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2396. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2397. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2398. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2399. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2400. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2401. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2402. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2403. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2404. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2405. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2406. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2407. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2408. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2409. [GCC_AGGRE1_NOC_XO_CLK] = &gcc_aggre1_noc_xo_clk.clkr,
  2410. [GCC_AGGRE1_UFS_AXI_CLK] = &gcc_aggre1_ufs_axi_clk.clkr,
  2411. [GCC_AGGRE1_USB3_AXI_CLK] = &gcc_aggre1_usb3_axi_clk.clkr,
  2412. [GCC_APSS_QDSS_TSCTR_DIV2_CLK] = &gcc_apss_qdss_tsctr_div2_clk.clkr,
  2413. [GCC_APSS_QDSS_TSCTR_DIV8_CLK] = &gcc_apss_qdss_tsctr_div8_clk.clkr,
  2414. [GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr,
  2415. [GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr,
  2416. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2417. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2418. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2419. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2420. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2421. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2422. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2423. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2424. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2425. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2426. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2427. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2428. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2429. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2430. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2431. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2432. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2433. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2434. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2435. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2436. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2437. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2438. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2439. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2440. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2441. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2442. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2443. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2444. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2445. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2446. [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
  2447. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2448. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2449. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2450. [GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr,
  2451. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2452. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2453. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2454. [GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr,
  2455. [GCC_GPU_BIMC_GFX_SRC_CLK] = &gcc_gpu_bimc_gfx_src_clk.clkr,
  2456. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  2457. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2458. [GCC_HMSS_AHB_CLK] = &gcc_hmss_ahb_clk.clkr,
  2459. [GCC_HMSS_AT_CLK] = &gcc_hmss_at_clk.clkr,
  2460. [GCC_HMSS_DVM_BUS_CLK] = &gcc_hmss_dvm_bus_clk.clkr,
  2461. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  2462. [GCC_HMSS_TRIG_CLK] = &gcc_hmss_trig_clk.clkr,
  2463. [GCC_LPASS_AT_CLK] = &gcc_lpass_at_clk.clkr,
  2464. [GCC_LPASS_TRIG_CLK] = &gcc_lpass_trig_clk.clkr,
  2465. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2466. [GCC_MMSS_QM_AHB_CLK] = &gcc_mmss_qm_ahb_clk.clkr,
  2467. [GCC_MMSS_QM_CORE_CLK] = &gcc_mmss_qm_core_clk.clkr,
  2468. [GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr,
  2469. [GCC_MSS_AT_CLK] = &gcc_mss_at_clk.clkr,
  2470. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2471. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2472. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2473. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2474. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2475. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  2476. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2477. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2478. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2479. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2480. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2481. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2482. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2483. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2484. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2485. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  2486. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2487. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  2488. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2489. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  2490. [GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr,
  2491. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  2492. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  2493. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  2494. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  2495. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2496. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2497. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2498. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2499. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2500. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2501. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2502. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2503. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2504. [GPLL0] = &gpll0.clkr,
  2505. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  2506. [GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
  2507. [GPLL0_OUT_ODD] = &gpll0_out_odd.clkr,
  2508. [GPLL0_OUT_TEST] = &gpll0_out_test.clkr,
  2509. [GPLL1] = &gpll1.clkr,
  2510. [GPLL1_OUT_EVEN] = &gpll1_out_even.clkr,
  2511. [GPLL1_OUT_MAIN] = &gpll1_out_main.clkr,
  2512. [GPLL1_OUT_ODD] = &gpll1_out_odd.clkr,
  2513. [GPLL1_OUT_TEST] = &gpll1_out_test.clkr,
  2514. [GPLL2] = &gpll2.clkr,
  2515. [GPLL2_OUT_EVEN] = &gpll2_out_even.clkr,
  2516. [GPLL2_OUT_MAIN] = &gpll2_out_main.clkr,
  2517. [GPLL2_OUT_ODD] = &gpll2_out_odd.clkr,
  2518. [GPLL2_OUT_TEST] = &gpll2_out_test.clkr,
  2519. [GPLL3] = &gpll3.clkr,
  2520. [GPLL3_OUT_EVEN] = &gpll3_out_even.clkr,
  2521. [GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
  2522. [GPLL3_OUT_ODD] = &gpll3_out_odd.clkr,
  2523. [GPLL3_OUT_TEST] = &gpll3_out_test.clkr,
  2524. [GPLL4] = &gpll4.clkr,
  2525. [GPLL4_OUT_EVEN] = &gpll4_out_even.clkr,
  2526. [GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
  2527. [GPLL4_OUT_ODD] = &gpll4_out_odd.clkr,
  2528. [GPLL4_OUT_TEST] = &gpll4_out_test.clkr,
  2529. [HMSS_AHB_CLK_SRC] = &hmss_ahb_clk_src.clkr,
  2530. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  2531. [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
  2532. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2533. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2534. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2535. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2536. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2537. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2538. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2539. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2540. };
  2541. static struct gdsc *gcc_msm8998_gdscs[] = {
  2542. [PCIE_0_GDSC] = &pcie_0_gdsc,
  2543. [UFS_GDSC] = &ufs_gdsc,
  2544. [USB_30_GDSC] = &usb_30_gdsc,
  2545. };
  2546. static const struct qcom_reset_map gcc_msm8998_resets[] = {
  2547. [GCC_BLSP1_QUP1_BCR] = { 0x102400 },
  2548. [GCC_BLSP1_QUP2_BCR] = { 0x110592 },
  2549. [GCC_BLSP1_QUP3_BCR] = { 0x118784 },
  2550. [GCC_BLSP1_QUP4_BCR] = { 0x126976 },
  2551. [GCC_BLSP1_QUP5_BCR] = { 0x135168 },
  2552. [GCC_BLSP1_QUP6_BCR] = { 0x143360 },
  2553. [GCC_BLSP2_QUP1_BCR] = { 0x155648 },
  2554. [GCC_BLSP2_QUP2_BCR] = { 0x163840 },
  2555. [GCC_BLSP2_QUP3_BCR] = { 0x172032 },
  2556. [GCC_BLSP2_QUP4_BCR] = { 0x180224 },
  2557. [GCC_BLSP2_QUP5_BCR] = { 0x188416 },
  2558. [GCC_BLSP2_QUP6_BCR] = { 0x196608 },
  2559. [GCC_PCIE_0_BCR] = { 0x438272 },
  2560. [GCC_PDM_BCR] = { 0x208896 },
  2561. [GCC_SDCC2_BCR] = { 0x81920 },
  2562. [GCC_SDCC4_BCR] = { 0x90112 },
  2563. [GCC_TSIF_BCR] = { 0x221184 },
  2564. [GCC_UFS_BCR] = { 0x479232 },
  2565. [GCC_USB_30_BCR] = { 0x61440 },
  2566. };
  2567. static const struct regmap_config gcc_msm8998_regmap_config = {
  2568. .reg_bits = 32,
  2569. .reg_stride = 4,
  2570. .val_bits = 32,
  2571. .max_register = 0x8f000,
  2572. .fast_io = true,
  2573. };
  2574. static const struct qcom_cc_desc gcc_msm8998_desc = {
  2575. .config = &gcc_msm8998_regmap_config,
  2576. .clks = gcc_msm8998_clocks,
  2577. .num_clks = ARRAY_SIZE(gcc_msm8998_clocks),
  2578. .resets = gcc_msm8998_resets,
  2579. .num_resets = ARRAY_SIZE(gcc_msm8998_resets),
  2580. .gdscs = gcc_msm8998_gdscs,
  2581. .num_gdscs = ARRAY_SIZE(gcc_msm8998_gdscs),
  2582. };
  2583. static int gcc_msm8998_probe(struct platform_device *pdev)
  2584. {
  2585. struct regmap *regmap;
  2586. int ret;
  2587. regmap = qcom_cc_map(pdev, &gcc_msm8998_desc);
  2588. if (IS_ERR(regmap))
  2589. return PTR_ERR(regmap);
  2590. /*
  2591. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  2592. * turned off by hardware during certain apps low power modes.
  2593. */
  2594. ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  2595. if (ret)
  2596. return ret;
  2597. return qcom_cc_really_probe(pdev, &gcc_msm8998_desc, regmap);
  2598. }
  2599. static const struct of_device_id gcc_msm8998_match_table[] = {
  2600. { .compatible = "qcom,gcc-msm8998" },
  2601. { }
  2602. };
  2603. MODULE_DEVICE_TABLE(of, gcc_msm8998_match_table);
  2604. static struct platform_driver gcc_msm8998_driver = {
  2605. .probe = gcc_msm8998_probe,
  2606. .driver = {
  2607. .name = "gcc-msm8998",
  2608. .of_match_table = gcc_msm8998_match_table,
  2609. },
  2610. };
  2611. static int __init gcc_msm8998_init(void)
  2612. {
  2613. return platform_driver_register(&gcc_msm8998_driver);
  2614. }
  2615. core_initcall(gcc_msm8998_init);
  2616. static void __exit gcc_msm8998_exit(void)
  2617. {
  2618. platform_driver_unregister(&gcc_msm8998_driver);
  2619. }
  2620. module_exit(gcc_msm8998_exit);
  2621. MODULE_DESCRIPTION("QCOM GCC msm8998 Driver");
  2622. MODULE_LICENSE("GPL v2");
  2623. MODULE_ALIAS("platform:gcc-msm8998");