gcc-msm8996.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8996.h>
  24. #include "common.h"
  25. #include "clk-regmap.h"
  26. #include "clk-alpha-pll.h"
  27. #include "clk-rcg.h"
  28. #include "clk-branch.h"
  29. #include "reset.h"
  30. #include "gdsc.h"
  31. enum {
  32. P_XO,
  33. P_GPLL0,
  34. P_GPLL2,
  35. P_GPLL3,
  36. P_GPLL1,
  37. P_GPLL2_EARLY,
  38. P_GPLL0_EARLY_DIV,
  39. P_SLEEP_CLK,
  40. P_GPLL4,
  41. P_AUD_REF_CLK,
  42. P_GPLL1_EARLY_DIV
  43. };
  44. static const struct parent_map gcc_sleep_clk_map[] = {
  45. { P_SLEEP_CLK, 5 }
  46. };
  47. static const char * const gcc_sleep_clk[] = {
  48. "sleep_clk"
  49. };
  50. static const struct parent_map gcc_xo_gpll0_map[] = {
  51. { P_XO, 0 },
  52. { P_GPLL0, 1 }
  53. };
  54. static const char * const gcc_xo_gpll0[] = {
  55. "xo",
  56. "gpll0"
  57. };
  58. static const struct parent_map gcc_xo_sleep_clk_map[] = {
  59. { P_XO, 0 },
  60. { P_SLEEP_CLK, 5 }
  61. };
  62. static const char * const gcc_xo_sleep_clk[] = {
  63. "xo",
  64. "sleep_clk"
  65. };
  66. static const struct parent_map gcc_xo_gpll0_gpll0_early_div_map[] = {
  67. { P_XO, 0 },
  68. { P_GPLL0, 1 },
  69. { P_GPLL0_EARLY_DIV, 6 }
  70. };
  71. static const char * const gcc_xo_gpll0_gpll0_early_div[] = {
  72. "xo",
  73. "gpll0",
  74. "gpll0_early_div"
  75. };
  76. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  77. { P_XO, 0 },
  78. { P_GPLL0, 1 },
  79. { P_GPLL4, 5 }
  80. };
  81. static const char * const gcc_xo_gpll0_gpll4[] = {
  82. "xo",
  83. "gpll0",
  84. "gpll4"
  85. };
  86. static const struct parent_map gcc_xo_gpll0_aud_ref_clk_map[] = {
  87. { P_XO, 0 },
  88. { P_GPLL0, 1 },
  89. { P_AUD_REF_CLK, 2 }
  90. };
  91. static const char * const gcc_xo_gpll0_aud_ref_clk[] = {
  92. "xo",
  93. "gpll0",
  94. "aud_ref_clk"
  95. };
  96. static const struct parent_map gcc_xo_gpll0_sleep_clk_gpll0_early_div_map[] = {
  97. { P_XO, 0 },
  98. { P_GPLL0, 1 },
  99. { P_SLEEP_CLK, 5 },
  100. { P_GPLL0_EARLY_DIV, 6 }
  101. };
  102. static const char * const gcc_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  103. "xo",
  104. "gpll0",
  105. "sleep_clk",
  106. "gpll0_early_div"
  107. };
  108. static const struct parent_map gcc_xo_gpll0_gpll4_gpll0_early_div_map[] = {
  109. { P_XO, 0 },
  110. { P_GPLL0, 1 },
  111. { P_GPLL4, 5 },
  112. { P_GPLL0_EARLY_DIV, 6 }
  113. };
  114. static const char * const gcc_xo_gpll0_gpll4_gpll0_early_div[] = {
  115. "xo",
  116. "gpll0",
  117. "gpll4",
  118. "gpll0_early_div"
  119. };
  120. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div_map[] = {
  121. { P_XO, 0 },
  122. { P_GPLL0, 1 },
  123. { P_GPLL2, 2 },
  124. { P_GPLL3, 3 },
  125. { P_GPLL0_EARLY_DIV, 6 }
  126. };
  127. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div[] = {
  128. "xo",
  129. "gpll0",
  130. "gpll2",
  131. "gpll3",
  132. "gpll0_early_div"
  133. };
  134. static const struct parent_map gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map[] = {
  135. { P_XO, 0 },
  136. { P_GPLL0, 1 },
  137. { P_GPLL1_EARLY_DIV, 3 },
  138. { P_GPLL1, 4 },
  139. { P_GPLL4, 5 },
  140. { P_GPLL0_EARLY_DIV, 6 }
  141. };
  142. static const char * const gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div[] = {
  143. "xo",
  144. "gpll0",
  145. "gpll1_early_div",
  146. "gpll1",
  147. "gpll4",
  148. "gpll0_early_div"
  149. };
  150. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map[] = {
  151. { P_XO, 0 },
  152. { P_GPLL0, 1 },
  153. { P_GPLL2, 2 },
  154. { P_GPLL3, 3 },
  155. { P_GPLL1, 4 },
  156. { P_GPLL2_EARLY, 5 },
  157. { P_GPLL0_EARLY_DIV, 6 }
  158. };
  159. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div[] = {
  160. "xo",
  161. "gpll0",
  162. "gpll2",
  163. "gpll3",
  164. "gpll1",
  165. "gpll2_early",
  166. "gpll0_early_div"
  167. };
  168. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div_map[] = {
  169. { P_XO, 0 },
  170. { P_GPLL0, 1 },
  171. { P_GPLL2, 2 },
  172. { P_GPLL3, 3 },
  173. { P_GPLL1, 4 },
  174. { P_GPLL4, 5 },
  175. { P_GPLL0_EARLY_DIV, 6 }
  176. };
  177. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div[] = {
  178. "xo",
  179. "gpll0",
  180. "gpll2",
  181. "gpll3",
  182. "gpll1",
  183. "gpll4",
  184. "gpll0_early_div"
  185. };
  186. static struct clk_fixed_factor xo = {
  187. .mult = 1,
  188. .div = 1,
  189. .hw.init = &(struct clk_init_data){
  190. .name = "xo",
  191. .parent_names = (const char *[]){ "xo_board" },
  192. .num_parents = 1,
  193. .ops = &clk_fixed_factor_ops,
  194. },
  195. };
  196. static struct clk_alpha_pll gpll0_early = {
  197. .offset = 0x00000,
  198. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  199. .clkr = {
  200. .enable_reg = 0x52000,
  201. .enable_mask = BIT(0),
  202. .hw.init = &(struct clk_init_data){
  203. .name = "gpll0_early",
  204. .parent_names = (const char *[]){ "xo" },
  205. .num_parents = 1,
  206. .ops = &clk_alpha_pll_ops,
  207. },
  208. },
  209. };
  210. static struct clk_fixed_factor gpll0_early_div = {
  211. .mult = 1,
  212. .div = 2,
  213. .hw.init = &(struct clk_init_data){
  214. .name = "gpll0_early_div",
  215. .parent_names = (const char *[]){ "gpll0_early" },
  216. .num_parents = 1,
  217. .ops = &clk_fixed_factor_ops,
  218. },
  219. };
  220. static struct clk_alpha_pll_postdiv gpll0 = {
  221. .offset = 0x00000,
  222. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  223. .clkr.hw.init = &(struct clk_init_data){
  224. .name = "gpll0",
  225. .parent_names = (const char *[]){ "gpll0_early" },
  226. .num_parents = 1,
  227. .ops = &clk_alpha_pll_postdiv_ops,
  228. },
  229. };
  230. static struct clk_branch gcc_mmss_gpll0_div_clk = {
  231. .halt_check = BRANCH_HALT_DELAY,
  232. .clkr = {
  233. .enable_reg = 0x5200c,
  234. .enable_mask = BIT(0),
  235. .hw.init = &(struct clk_init_data){
  236. .name = "gcc_mmss_gpll0_div_clk",
  237. .parent_names = (const char *[]){ "gpll0" },
  238. .num_parents = 1,
  239. .flags = CLK_SET_RATE_PARENT,
  240. .ops = &clk_branch2_ops,
  241. },
  242. },
  243. };
  244. static struct clk_branch gcc_mss_gpll0_div_clk = {
  245. .halt_check = BRANCH_HALT_DELAY,
  246. .clkr = {
  247. .enable_reg = 0x5200c,
  248. .enable_mask = BIT(2),
  249. .hw.init = &(struct clk_init_data){
  250. .name = "gcc_mss_gpll0_div_clk",
  251. .parent_names = (const char *[]){ "gpll0" },
  252. .num_parents = 1,
  253. .flags = CLK_SET_RATE_PARENT,
  254. .ops = &clk_branch2_ops
  255. },
  256. },
  257. };
  258. static struct clk_alpha_pll gpll4_early = {
  259. .offset = 0x77000,
  260. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  261. .clkr = {
  262. .enable_reg = 0x52000,
  263. .enable_mask = BIT(4),
  264. .hw.init = &(struct clk_init_data){
  265. .name = "gpll4_early",
  266. .parent_names = (const char *[]){ "xo" },
  267. .num_parents = 1,
  268. .ops = &clk_alpha_pll_ops,
  269. },
  270. },
  271. };
  272. static struct clk_alpha_pll_postdiv gpll4 = {
  273. .offset = 0x77000,
  274. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  275. .clkr.hw.init = &(struct clk_init_data){
  276. .name = "gpll4",
  277. .parent_names = (const char *[]){ "gpll4_early" },
  278. .num_parents = 1,
  279. .ops = &clk_alpha_pll_postdiv_ops,
  280. },
  281. };
  282. static const struct freq_tbl ftbl_system_noc_clk_src[] = {
  283. F(19200000, P_XO, 1, 0, 0),
  284. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  285. F(100000000, P_GPLL0, 6, 0, 0),
  286. F(150000000, P_GPLL0, 4, 0, 0),
  287. F(200000000, P_GPLL0, 3, 0, 0),
  288. F(240000000, P_GPLL0, 2.5, 0, 0),
  289. { }
  290. };
  291. static struct clk_rcg2 system_noc_clk_src = {
  292. .cmd_rcgr = 0x0401c,
  293. .hid_width = 5,
  294. .parent_map = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map,
  295. .freq_tbl = ftbl_system_noc_clk_src,
  296. .clkr.hw.init = &(struct clk_init_data){
  297. .name = "system_noc_clk_src",
  298. .parent_names = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div,
  299. .num_parents = 7,
  300. .ops = &clk_rcg2_ops,
  301. },
  302. };
  303. static const struct freq_tbl ftbl_config_noc_clk_src[] = {
  304. F(19200000, P_XO, 1, 0, 0),
  305. F(37500000, P_GPLL0, 16, 0, 0),
  306. F(75000000, P_GPLL0, 8, 0, 0),
  307. { }
  308. };
  309. static struct clk_rcg2 config_noc_clk_src = {
  310. .cmd_rcgr = 0x0500c,
  311. .hid_width = 5,
  312. .parent_map = gcc_xo_gpll0_map,
  313. .freq_tbl = ftbl_config_noc_clk_src,
  314. .clkr.hw.init = &(struct clk_init_data){
  315. .name = "config_noc_clk_src",
  316. .parent_names = gcc_xo_gpll0,
  317. .num_parents = 2,
  318. .ops = &clk_rcg2_ops,
  319. },
  320. };
  321. static const struct freq_tbl ftbl_periph_noc_clk_src[] = {
  322. F(19200000, P_XO, 1, 0, 0),
  323. F(37500000, P_GPLL0, 16, 0, 0),
  324. F(50000000, P_GPLL0, 12, 0, 0),
  325. F(75000000, P_GPLL0, 8, 0, 0),
  326. F(100000000, P_GPLL0, 6, 0, 0),
  327. { }
  328. };
  329. static struct clk_rcg2 periph_noc_clk_src = {
  330. .cmd_rcgr = 0x06014,
  331. .hid_width = 5,
  332. .parent_map = gcc_xo_gpll0_map,
  333. .freq_tbl = ftbl_periph_noc_clk_src,
  334. .clkr.hw.init = &(struct clk_init_data){
  335. .name = "periph_noc_clk_src",
  336. .parent_names = gcc_xo_gpll0,
  337. .num_parents = 2,
  338. .ops = &clk_rcg2_ops,
  339. },
  340. };
  341. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  342. F(19200000, P_XO, 1, 0, 0),
  343. F(120000000, P_GPLL0, 5, 0, 0),
  344. F(150000000, P_GPLL0, 4, 0, 0),
  345. { }
  346. };
  347. static struct clk_rcg2 usb30_master_clk_src = {
  348. .cmd_rcgr = 0x0f014,
  349. .mnd_width = 8,
  350. .hid_width = 5,
  351. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  352. .freq_tbl = ftbl_usb30_master_clk_src,
  353. .clkr.hw.init = &(struct clk_init_data){
  354. .name = "usb30_master_clk_src",
  355. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  356. .num_parents = 3,
  357. .ops = &clk_rcg2_ops,
  358. },
  359. };
  360. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  361. F(19200000, P_XO, 1, 0, 0),
  362. { }
  363. };
  364. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  365. .cmd_rcgr = 0x0f028,
  366. .hid_width = 5,
  367. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  368. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  369. .clkr.hw.init = &(struct clk_init_data){
  370. .name = "usb30_mock_utmi_clk_src",
  371. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  372. .num_parents = 3,
  373. .ops = &clk_rcg2_ops,
  374. },
  375. };
  376. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  377. F(1200000, P_XO, 16, 0, 0),
  378. { }
  379. };
  380. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  381. .cmd_rcgr = 0x5000c,
  382. .hid_width = 5,
  383. .parent_map = gcc_xo_sleep_clk_map,
  384. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  385. .clkr.hw.init = &(struct clk_init_data){
  386. .name = "usb3_phy_aux_clk_src",
  387. .parent_names = gcc_xo_sleep_clk,
  388. .num_parents = 2,
  389. .ops = &clk_rcg2_ops,
  390. },
  391. };
  392. static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
  393. F(120000000, P_GPLL0, 5, 0, 0),
  394. { }
  395. };
  396. static struct clk_rcg2 usb20_master_clk_src = {
  397. .cmd_rcgr = 0x12010,
  398. .mnd_width = 8,
  399. .hid_width = 5,
  400. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  401. .freq_tbl = ftbl_usb20_master_clk_src,
  402. .clkr.hw.init = &(struct clk_init_data){
  403. .name = "usb20_master_clk_src",
  404. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  405. .num_parents = 3,
  406. .ops = &clk_rcg2_ops,
  407. },
  408. };
  409. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  410. .cmd_rcgr = 0x12024,
  411. .hid_width = 5,
  412. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  413. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  414. .clkr.hw.init = &(struct clk_init_data){
  415. .name = "usb20_mock_utmi_clk_src",
  416. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  417. .num_parents = 3,
  418. .ops = &clk_rcg2_ops,
  419. },
  420. };
  421. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  422. F(144000, P_XO, 16, 3, 25),
  423. F(400000, P_XO, 12, 1, 4),
  424. F(20000000, P_GPLL0, 15, 1, 2),
  425. F(25000000, P_GPLL0, 12, 1, 2),
  426. F(50000000, P_GPLL0, 12, 0, 0),
  427. F(96000000, P_GPLL4, 4, 0, 0),
  428. F(192000000, P_GPLL4, 2, 0, 0),
  429. F(384000000, P_GPLL4, 1, 0, 0),
  430. { }
  431. };
  432. static struct clk_rcg2 sdcc1_apps_clk_src = {
  433. .cmd_rcgr = 0x13010,
  434. .mnd_width = 8,
  435. .hid_width = 5,
  436. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  437. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  438. .clkr.hw.init = &(struct clk_init_data){
  439. .name = "sdcc1_apps_clk_src",
  440. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  441. .num_parents = 4,
  442. .ops = &clk_rcg2_floor_ops,
  443. },
  444. };
  445. static struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  446. F(19200000, P_XO, 1, 0, 0),
  447. F(150000000, P_GPLL0, 4, 0, 0),
  448. F(300000000, P_GPLL0, 2, 0, 0),
  449. { }
  450. };
  451. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  452. .cmd_rcgr = 0x13024,
  453. .hid_width = 5,
  454. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  455. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  456. .clkr.hw.init = &(struct clk_init_data){
  457. .name = "sdcc1_ice_core_clk_src",
  458. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  459. .num_parents = 4,
  460. .ops = &clk_rcg2_ops,
  461. },
  462. };
  463. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  464. F(144000, P_XO, 16, 3, 25),
  465. F(400000, P_XO, 12, 1, 4),
  466. F(20000000, P_GPLL0, 15, 1, 2),
  467. F(25000000, P_GPLL0, 12, 1, 2),
  468. F(50000000, P_GPLL0, 12, 0, 0),
  469. F(100000000, P_GPLL0, 6, 0, 0),
  470. F(200000000, P_GPLL0, 3, 0, 0),
  471. { }
  472. };
  473. static struct clk_rcg2 sdcc2_apps_clk_src = {
  474. .cmd_rcgr = 0x14010,
  475. .mnd_width = 8,
  476. .hid_width = 5,
  477. .parent_map = gcc_xo_gpll0_gpll4_map,
  478. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  479. .clkr.hw.init = &(struct clk_init_data){
  480. .name = "sdcc2_apps_clk_src",
  481. .parent_names = gcc_xo_gpll0_gpll4,
  482. .num_parents = 3,
  483. .ops = &clk_rcg2_floor_ops,
  484. },
  485. };
  486. static struct clk_rcg2 sdcc3_apps_clk_src = {
  487. .cmd_rcgr = 0x15010,
  488. .mnd_width = 8,
  489. .hid_width = 5,
  490. .parent_map = gcc_xo_gpll0_gpll4_map,
  491. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  492. .clkr.hw.init = &(struct clk_init_data){
  493. .name = "sdcc3_apps_clk_src",
  494. .parent_names = gcc_xo_gpll0_gpll4,
  495. .num_parents = 3,
  496. .ops = &clk_rcg2_floor_ops,
  497. },
  498. };
  499. static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
  500. F(144000, P_XO, 16, 3, 25),
  501. F(400000, P_XO, 12, 1, 4),
  502. F(20000000, P_GPLL0, 15, 1, 2),
  503. F(25000000, P_GPLL0, 12, 1, 2),
  504. F(50000000, P_GPLL0, 12, 0, 0),
  505. F(100000000, P_GPLL0, 6, 0, 0),
  506. { }
  507. };
  508. static struct clk_rcg2 sdcc4_apps_clk_src = {
  509. .cmd_rcgr = 0x16010,
  510. .mnd_width = 8,
  511. .hid_width = 5,
  512. .parent_map = gcc_xo_gpll0_map,
  513. .freq_tbl = ftbl_sdcc4_apps_clk_src,
  514. .clkr.hw.init = &(struct clk_init_data){
  515. .name = "sdcc4_apps_clk_src",
  516. .parent_names = gcc_xo_gpll0,
  517. .num_parents = 2,
  518. .ops = &clk_rcg2_floor_ops,
  519. },
  520. };
  521. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  522. F(960000, P_XO, 10, 1, 2),
  523. F(4800000, P_XO, 4, 0, 0),
  524. F(9600000, P_XO, 2, 0, 0),
  525. F(15000000, P_GPLL0, 10, 1, 4),
  526. F(19200000, P_XO, 1, 0, 0),
  527. F(25000000, P_GPLL0, 12, 1, 2),
  528. F(50000000, P_GPLL0, 12, 0, 0),
  529. { }
  530. };
  531. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  532. .cmd_rcgr = 0x1900c,
  533. .mnd_width = 8,
  534. .hid_width = 5,
  535. .parent_map = gcc_xo_gpll0_map,
  536. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  537. .clkr.hw.init = &(struct clk_init_data){
  538. .name = "blsp1_qup1_spi_apps_clk_src",
  539. .parent_names = gcc_xo_gpll0,
  540. .num_parents = 2,
  541. .ops = &clk_rcg2_ops,
  542. },
  543. };
  544. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  545. F(19200000, P_XO, 1, 0, 0),
  546. F(50000000, P_GPLL0, 12, 0, 0),
  547. { }
  548. };
  549. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  550. .cmd_rcgr = 0x19020,
  551. .hid_width = 5,
  552. .parent_map = gcc_xo_gpll0_map,
  553. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  554. .clkr.hw.init = &(struct clk_init_data){
  555. .name = "blsp1_qup1_i2c_apps_clk_src",
  556. .parent_names = gcc_xo_gpll0,
  557. .num_parents = 2,
  558. .ops = &clk_rcg2_ops,
  559. },
  560. };
  561. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  562. F(3686400, P_GPLL0, 1, 96, 15625),
  563. F(7372800, P_GPLL0, 1, 192, 15625),
  564. F(14745600, P_GPLL0, 1, 384, 15625),
  565. F(16000000, P_GPLL0, 5, 2, 15),
  566. F(19200000, P_XO, 1, 0, 0),
  567. F(24000000, P_GPLL0, 5, 1, 5),
  568. F(32000000, P_GPLL0, 1, 4, 75),
  569. F(40000000, P_GPLL0, 15, 0, 0),
  570. F(46400000, P_GPLL0, 1, 29, 375),
  571. F(48000000, P_GPLL0, 12.5, 0, 0),
  572. F(51200000, P_GPLL0, 1, 32, 375),
  573. F(56000000, P_GPLL0, 1, 7, 75),
  574. F(58982400, P_GPLL0, 1, 1536, 15625),
  575. F(60000000, P_GPLL0, 10, 0, 0),
  576. F(63157895, P_GPLL0, 9.5, 0, 0),
  577. { }
  578. };
  579. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  580. .cmd_rcgr = 0x1a00c,
  581. .mnd_width = 16,
  582. .hid_width = 5,
  583. .parent_map = gcc_xo_gpll0_map,
  584. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  585. .clkr.hw.init = &(struct clk_init_data){
  586. .name = "blsp1_uart1_apps_clk_src",
  587. .parent_names = gcc_xo_gpll0,
  588. .num_parents = 2,
  589. .ops = &clk_rcg2_ops,
  590. },
  591. };
  592. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  593. .cmd_rcgr = 0x1b00c,
  594. .mnd_width = 8,
  595. .hid_width = 5,
  596. .parent_map = gcc_xo_gpll0_map,
  597. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  598. .clkr.hw.init = &(struct clk_init_data){
  599. .name = "blsp1_qup2_spi_apps_clk_src",
  600. .parent_names = gcc_xo_gpll0,
  601. .num_parents = 2,
  602. .ops = &clk_rcg2_ops,
  603. },
  604. };
  605. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  606. .cmd_rcgr = 0x1b020,
  607. .hid_width = 5,
  608. .parent_map = gcc_xo_gpll0_map,
  609. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  610. .clkr.hw.init = &(struct clk_init_data){
  611. .name = "blsp1_qup2_i2c_apps_clk_src",
  612. .parent_names = gcc_xo_gpll0,
  613. .num_parents = 2,
  614. .ops = &clk_rcg2_ops,
  615. },
  616. };
  617. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  618. .cmd_rcgr = 0x1c00c,
  619. .mnd_width = 16,
  620. .hid_width = 5,
  621. .parent_map = gcc_xo_gpll0_map,
  622. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  623. .clkr.hw.init = &(struct clk_init_data){
  624. .name = "blsp1_uart2_apps_clk_src",
  625. .parent_names = gcc_xo_gpll0,
  626. .num_parents = 2,
  627. .ops = &clk_rcg2_ops,
  628. },
  629. };
  630. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  631. .cmd_rcgr = 0x1d00c,
  632. .mnd_width = 8,
  633. .hid_width = 5,
  634. .parent_map = gcc_xo_gpll0_map,
  635. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  636. .clkr.hw.init = &(struct clk_init_data){
  637. .name = "blsp1_qup3_spi_apps_clk_src",
  638. .parent_names = gcc_xo_gpll0,
  639. .num_parents = 2,
  640. .ops = &clk_rcg2_ops,
  641. },
  642. };
  643. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  644. .cmd_rcgr = 0x1d020,
  645. .hid_width = 5,
  646. .parent_map = gcc_xo_gpll0_map,
  647. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  648. .clkr.hw.init = &(struct clk_init_data){
  649. .name = "blsp1_qup3_i2c_apps_clk_src",
  650. .parent_names = gcc_xo_gpll0,
  651. .num_parents = 2,
  652. .ops = &clk_rcg2_ops,
  653. },
  654. };
  655. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  656. .cmd_rcgr = 0x1e00c,
  657. .mnd_width = 16,
  658. .hid_width = 5,
  659. .parent_map = gcc_xo_gpll0_map,
  660. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  661. .clkr.hw.init = &(struct clk_init_data){
  662. .name = "blsp1_uart3_apps_clk_src",
  663. .parent_names = gcc_xo_gpll0,
  664. .num_parents = 2,
  665. .ops = &clk_rcg2_ops,
  666. },
  667. };
  668. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  669. .cmd_rcgr = 0x1f00c,
  670. .mnd_width = 8,
  671. .hid_width = 5,
  672. .parent_map = gcc_xo_gpll0_map,
  673. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  674. .clkr.hw.init = &(struct clk_init_data){
  675. .name = "blsp1_qup4_spi_apps_clk_src",
  676. .parent_names = gcc_xo_gpll0,
  677. .num_parents = 2,
  678. .ops = &clk_rcg2_ops,
  679. },
  680. };
  681. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  682. .cmd_rcgr = 0x1f020,
  683. .hid_width = 5,
  684. .parent_map = gcc_xo_gpll0_map,
  685. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  686. .clkr.hw.init = &(struct clk_init_data){
  687. .name = "blsp1_qup4_i2c_apps_clk_src",
  688. .parent_names = gcc_xo_gpll0,
  689. .num_parents = 2,
  690. .ops = &clk_rcg2_ops,
  691. },
  692. };
  693. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  694. .cmd_rcgr = 0x2000c,
  695. .mnd_width = 16,
  696. .hid_width = 5,
  697. .parent_map = gcc_xo_gpll0_map,
  698. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  699. .clkr.hw.init = &(struct clk_init_data){
  700. .name = "blsp1_uart4_apps_clk_src",
  701. .parent_names = gcc_xo_gpll0,
  702. .num_parents = 2,
  703. .ops = &clk_rcg2_ops,
  704. },
  705. };
  706. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  707. .cmd_rcgr = 0x2100c,
  708. .mnd_width = 8,
  709. .hid_width = 5,
  710. .parent_map = gcc_xo_gpll0_map,
  711. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  712. .clkr.hw.init = &(struct clk_init_data){
  713. .name = "blsp1_qup5_spi_apps_clk_src",
  714. .parent_names = gcc_xo_gpll0,
  715. .num_parents = 2,
  716. .ops = &clk_rcg2_ops,
  717. },
  718. };
  719. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  720. .cmd_rcgr = 0x21020,
  721. .hid_width = 5,
  722. .parent_map = gcc_xo_gpll0_map,
  723. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  724. .clkr.hw.init = &(struct clk_init_data){
  725. .name = "blsp1_qup5_i2c_apps_clk_src",
  726. .parent_names = gcc_xo_gpll0,
  727. .num_parents = 2,
  728. .ops = &clk_rcg2_ops,
  729. },
  730. };
  731. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  732. .cmd_rcgr = 0x2200c,
  733. .mnd_width = 16,
  734. .hid_width = 5,
  735. .parent_map = gcc_xo_gpll0_map,
  736. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  737. .clkr.hw.init = &(struct clk_init_data){
  738. .name = "blsp1_uart5_apps_clk_src",
  739. .parent_names = gcc_xo_gpll0,
  740. .num_parents = 2,
  741. .ops = &clk_rcg2_ops,
  742. },
  743. };
  744. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  745. .cmd_rcgr = 0x2300c,
  746. .mnd_width = 8,
  747. .hid_width = 5,
  748. .parent_map = gcc_xo_gpll0_map,
  749. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  750. .clkr.hw.init = &(struct clk_init_data){
  751. .name = "blsp1_qup6_spi_apps_clk_src",
  752. .parent_names = gcc_xo_gpll0,
  753. .num_parents = 2,
  754. .ops = &clk_rcg2_ops,
  755. },
  756. };
  757. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  758. .cmd_rcgr = 0x23020,
  759. .hid_width = 5,
  760. .parent_map = gcc_xo_gpll0_map,
  761. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  762. .clkr.hw.init = &(struct clk_init_data){
  763. .name = "blsp1_qup6_i2c_apps_clk_src",
  764. .parent_names = gcc_xo_gpll0,
  765. .num_parents = 2,
  766. .ops = &clk_rcg2_ops,
  767. },
  768. };
  769. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  770. .cmd_rcgr = 0x2400c,
  771. .mnd_width = 16,
  772. .hid_width = 5,
  773. .parent_map = gcc_xo_gpll0_map,
  774. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  775. .clkr.hw.init = &(struct clk_init_data){
  776. .name = "blsp1_uart6_apps_clk_src",
  777. .parent_names = gcc_xo_gpll0,
  778. .num_parents = 2,
  779. .ops = &clk_rcg2_ops,
  780. },
  781. };
  782. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  783. .cmd_rcgr = 0x2600c,
  784. .mnd_width = 8,
  785. .hid_width = 5,
  786. .parent_map = gcc_xo_gpll0_map,
  787. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  788. .clkr.hw.init = &(struct clk_init_data){
  789. .name = "blsp2_qup1_spi_apps_clk_src",
  790. .parent_names = gcc_xo_gpll0,
  791. .num_parents = 2,
  792. .ops = &clk_rcg2_ops,
  793. },
  794. };
  795. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  796. .cmd_rcgr = 0x26020,
  797. .hid_width = 5,
  798. .parent_map = gcc_xo_gpll0_map,
  799. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  800. .clkr.hw.init = &(struct clk_init_data){
  801. .name = "blsp2_qup1_i2c_apps_clk_src",
  802. .parent_names = gcc_xo_gpll0,
  803. .num_parents = 2,
  804. .ops = &clk_rcg2_ops,
  805. },
  806. };
  807. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  808. .cmd_rcgr = 0x2700c,
  809. .mnd_width = 16,
  810. .hid_width = 5,
  811. .parent_map = gcc_xo_gpll0_map,
  812. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  813. .clkr.hw.init = &(struct clk_init_data){
  814. .name = "blsp2_uart1_apps_clk_src",
  815. .parent_names = gcc_xo_gpll0,
  816. .num_parents = 2,
  817. .ops = &clk_rcg2_ops,
  818. },
  819. };
  820. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  821. .cmd_rcgr = 0x2800c,
  822. .mnd_width = 8,
  823. .hid_width = 5,
  824. .parent_map = gcc_xo_gpll0_map,
  825. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  826. .clkr.hw.init = &(struct clk_init_data){
  827. .name = "blsp2_qup2_spi_apps_clk_src",
  828. .parent_names = gcc_xo_gpll0,
  829. .num_parents = 2,
  830. .ops = &clk_rcg2_ops,
  831. },
  832. };
  833. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  834. .cmd_rcgr = 0x28020,
  835. .hid_width = 5,
  836. .parent_map = gcc_xo_gpll0_map,
  837. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  838. .clkr.hw.init = &(struct clk_init_data){
  839. .name = "blsp2_qup2_i2c_apps_clk_src",
  840. .parent_names = gcc_xo_gpll0,
  841. .num_parents = 2,
  842. .ops = &clk_rcg2_ops,
  843. },
  844. };
  845. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  846. .cmd_rcgr = 0x2900c,
  847. .mnd_width = 16,
  848. .hid_width = 5,
  849. .parent_map = gcc_xo_gpll0_map,
  850. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  851. .clkr.hw.init = &(struct clk_init_data){
  852. .name = "blsp2_uart2_apps_clk_src",
  853. .parent_names = gcc_xo_gpll0,
  854. .num_parents = 2,
  855. .ops = &clk_rcg2_ops,
  856. },
  857. };
  858. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  859. .cmd_rcgr = 0x2a00c,
  860. .mnd_width = 8,
  861. .hid_width = 5,
  862. .parent_map = gcc_xo_gpll0_map,
  863. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  864. .clkr.hw.init = &(struct clk_init_data){
  865. .name = "blsp2_qup3_spi_apps_clk_src",
  866. .parent_names = gcc_xo_gpll0,
  867. .num_parents = 2,
  868. .ops = &clk_rcg2_ops,
  869. },
  870. };
  871. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  872. .cmd_rcgr = 0x2a020,
  873. .hid_width = 5,
  874. .parent_map = gcc_xo_gpll0_map,
  875. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  876. .clkr.hw.init = &(struct clk_init_data){
  877. .name = "blsp2_qup3_i2c_apps_clk_src",
  878. .parent_names = gcc_xo_gpll0,
  879. .num_parents = 2,
  880. .ops = &clk_rcg2_ops,
  881. },
  882. };
  883. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  884. .cmd_rcgr = 0x2b00c,
  885. .mnd_width = 16,
  886. .hid_width = 5,
  887. .parent_map = gcc_xo_gpll0_map,
  888. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  889. .clkr.hw.init = &(struct clk_init_data){
  890. .name = "blsp2_uart3_apps_clk_src",
  891. .parent_names = gcc_xo_gpll0,
  892. .num_parents = 2,
  893. .ops = &clk_rcg2_ops,
  894. },
  895. };
  896. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  897. .cmd_rcgr = 0x2c00c,
  898. .mnd_width = 8,
  899. .hid_width = 5,
  900. .parent_map = gcc_xo_gpll0_map,
  901. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  902. .clkr.hw.init = &(struct clk_init_data){
  903. .name = "blsp2_qup4_spi_apps_clk_src",
  904. .parent_names = gcc_xo_gpll0,
  905. .num_parents = 2,
  906. .ops = &clk_rcg2_ops,
  907. },
  908. };
  909. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  910. .cmd_rcgr = 0x2c020,
  911. .hid_width = 5,
  912. .parent_map = gcc_xo_gpll0_map,
  913. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  914. .clkr.hw.init = &(struct clk_init_data){
  915. .name = "blsp2_qup4_i2c_apps_clk_src",
  916. .parent_names = gcc_xo_gpll0,
  917. .num_parents = 2,
  918. .ops = &clk_rcg2_ops,
  919. },
  920. };
  921. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  922. .cmd_rcgr = 0x2d00c,
  923. .mnd_width = 16,
  924. .hid_width = 5,
  925. .parent_map = gcc_xo_gpll0_map,
  926. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  927. .clkr.hw.init = &(struct clk_init_data){
  928. .name = "blsp2_uart4_apps_clk_src",
  929. .parent_names = gcc_xo_gpll0,
  930. .num_parents = 2,
  931. .ops = &clk_rcg2_ops,
  932. },
  933. };
  934. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  935. .cmd_rcgr = 0x2e00c,
  936. .mnd_width = 8,
  937. .hid_width = 5,
  938. .parent_map = gcc_xo_gpll0_map,
  939. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  940. .clkr.hw.init = &(struct clk_init_data){
  941. .name = "blsp2_qup5_spi_apps_clk_src",
  942. .parent_names = gcc_xo_gpll0,
  943. .num_parents = 2,
  944. .ops = &clk_rcg2_ops,
  945. },
  946. };
  947. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  948. .cmd_rcgr = 0x2e020,
  949. .hid_width = 5,
  950. .parent_map = gcc_xo_gpll0_map,
  951. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  952. .clkr.hw.init = &(struct clk_init_data){
  953. .name = "blsp2_qup5_i2c_apps_clk_src",
  954. .parent_names = gcc_xo_gpll0,
  955. .num_parents = 2,
  956. .ops = &clk_rcg2_ops,
  957. },
  958. };
  959. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  960. .cmd_rcgr = 0x2f00c,
  961. .mnd_width = 16,
  962. .hid_width = 5,
  963. .parent_map = gcc_xo_gpll0_map,
  964. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  965. .clkr.hw.init = &(struct clk_init_data){
  966. .name = "blsp2_uart5_apps_clk_src",
  967. .parent_names = gcc_xo_gpll0,
  968. .num_parents = 2,
  969. .ops = &clk_rcg2_ops,
  970. },
  971. };
  972. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  973. .cmd_rcgr = 0x3000c,
  974. .mnd_width = 8,
  975. .hid_width = 5,
  976. .parent_map = gcc_xo_gpll0_map,
  977. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  978. .clkr.hw.init = &(struct clk_init_data){
  979. .name = "blsp2_qup6_spi_apps_clk_src",
  980. .parent_names = gcc_xo_gpll0,
  981. .num_parents = 2,
  982. .ops = &clk_rcg2_ops,
  983. },
  984. };
  985. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  986. .cmd_rcgr = 0x30020,
  987. .hid_width = 5,
  988. .parent_map = gcc_xo_gpll0_map,
  989. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  990. .clkr.hw.init = &(struct clk_init_data){
  991. .name = "blsp2_qup6_i2c_apps_clk_src",
  992. .parent_names = gcc_xo_gpll0,
  993. .num_parents = 2,
  994. .ops = &clk_rcg2_ops,
  995. },
  996. };
  997. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  998. .cmd_rcgr = 0x3100c,
  999. .mnd_width = 16,
  1000. .hid_width = 5,
  1001. .parent_map = gcc_xo_gpll0_map,
  1002. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  1003. .clkr.hw.init = &(struct clk_init_data){
  1004. .name = "blsp2_uart6_apps_clk_src",
  1005. .parent_names = gcc_xo_gpll0,
  1006. .num_parents = 2,
  1007. .ops = &clk_rcg2_ops,
  1008. },
  1009. };
  1010. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  1011. F(60000000, P_GPLL0, 10, 0, 0),
  1012. { }
  1013. };
  1014. static struct clk_rcg2 pdm2_clk_src = {
  1015. .cmd_rcgr = 0x33010,
  1016. .hid_width = 5,
  1017. .parent_map = gcc_xo_gpll0_map,
  1018. .freq_tbl = ftbl_pdm2_clk_src,
  1019. .clkr.hw.init = &(struct clk_init_data){
  1020. .name = "pdm2_clk_src",
  1021. .parent_names = gcc_xo_gpll0,
  1022. .num_parents = 2,
  1023. .ops = &clk_rcg2_ops,
  1024. },
  1025. };
  1026. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  1027. F(105495, P_XO, 1, 1, 182),
  1028. { }
  1029. };
  1030. static struct clk_rcg2 tsif_ref_clk_src = {
  1031. .cmd_rcgr = 0x36010,
  1032. .mnd_width = 8,
  1033. .hid_width = 5,
  1034. .parent_map = gcc_xo_gpll0_aud_ref_clk_map,
  1035. .freq_tbl = ftbl_tsif_ref_clk_src,
  1036. .clkr.hw.init = &(struct clk_init_data){
  1037. .name = "tsif_ref_clk_src",
  1038. .parent_names = gcc_xo_gpll0_aud_ref_clk,
  1039. .num_parents = 3,
  1040. .ops = &clk_rcg2_ops,
  1041. },
  1042. };
  1043. static struct clk_rcg2 gcc_sleep_clk_src = {
  1044. .cmd_rcgr = 0x43014,
  1045. .hid_width = 5,
  1046. .parent_map = gcc_sleep_clk_map,
  1047. .clkr.hw.init = &(struct clk_init_data){
  1048. .name = "gcc_sleep_clk_src",
  1049. .parent_names = gcc_sleep_clk,
  1050. .num_parents = 1,
  1051. .ops = &clk_rcg2_ops,
  1052. },
  1053. };
  1054. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  1055. .cmd_rcgr = 0x48040,
  1056. .hid_width = 5,
  1057. .parent_map = gcc_xo_gpll0_map,
  1058. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  1059. .clkr.hw.init = &(struct clk_init_data){
  1060. .name = "hmss_rbcpr_clk_src",
  1061. .parent_names = gcc_xo_gpll0,
  1062. .num_parents = 2,
  1063. .ops = &clk_rcg2_ops,
  1064. },
  1065. };
  1066. static struct clk_rcg2 hmss_gpll0_clk_src = {
  1067. .cmd_rcgr = 0x48058,
  1068. .hid_width = 5,
  1069. .parent_map = gcc_xo_gpll0_map,
  1070. .clkr.hw.init = &(struct clk_init_data){
  1071. .name = "hmss_gpll0_clk_src",
  1072. .parent_names = gcc_xo_gpll0,
  1073. .num_parents = 2,
  1074. .ops = &clk_rcg2_ops,
  1075. },
  1076. };
  1077. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  1078. F(19200000, P_XO, 1, 0, 0),
  1079. F(100000000, P_GPLL0, 6, 0, 0),
  1080. F(200000000, P_GPLL0, 3, 0, 0),
  1081. { }
  1082. };
  1083. static struct clk_rcg2 gp1_clk_src = {
  1084. .cmd_rcgr = 0x64004,
  1085. .mnd_width = 8,
  1086. .hid_width = 5,
  1087. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1088. .freq_tbl = ftbl_gp1_clk_src,
  1089. .clkr.hw.init = &(struct clk_init_data){
  1090. .name = "gp1_clk_src",
  1091. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1092. .num_parents = 4,
  1093. .ops = &clk_rcg2_ops,
  1094. },
  1095. };
  1096. static struct clk_rcg2 gp2_clk_src = {
  1097. .cmd_rcgr = 0x65004,
  1098. .mnd_width = 8,
  1099. .hid_width = 5,
  1100. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1101. .freq_tbl = ftbl_gp1_clk_src,
  1102. .clkr.hw.init = &(struct clk_init_data){
  1103. .name = "gp2_clk_src",
  1104. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1105. .num_parents = 4,
  1106. .ops = &clk_rcg2_ops,
  1107. },
  1108. };
  1109. static struct clk_rcg2 gp3_clk_src = {
  1110. .cmd_rcgr = 0x66004,
  1111. .mnd_width = 8,
  1112. .hid_width = 5,
  1113. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1114. .freq_tbl = ftbl_gp1_clk_src,
  1115. .clkr.hw.init = &(struct clk_init_data){
  1116. .name = "gp3_clk_src",
  1117. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1118. .num_parents = 4,
  1119. .ops = &clk_rcg2_ops,
  1120. },
  1121. };
  1122. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  1123. F(1010526, P_XO, 1, 1, 19),
  1124. { }
  1125. };
  1126. static struct clk_rcg2 pcie_aux_clk_src = {
  1127. .cmd_rcgr = 0x6c000,
  1128. .mnd_width = 16,
  1129. .hid_width = 5,
  1130. .parent_map = gcc_xo_sleep_clk_map,
  1131. .freq_tbl = ftbl_pcie_aux_clk_src,
  1132. .clkr.hw.init = &(struct clk_init_data){
  1133. .name = "pcie_aux_clk_src",
  1134. .parent_names = gcc_xo_sleep_clk,
  1135. .num_parents = 2,
  1136. .ops = &clk_rcg2_ops,
  1137. },
  1138. };
  1139. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  1140. F(100000000, P_GPLL0, 6, 0, 0),
  1141. F(200000000, P_GPLL0, 3, 0, 0),
  1142. F(240000000, P_GPLL0, 2.5, 0, 0),
  1143. { }
  1144. };
  1145. static struct clk_rcg2 ufs_axi_clk_src = {
  1146. .cmd_rcgr = 0x75024,
  1147. .mnd_width = 8,
  1148. .hid_width = 5,
  1149. .parent_map = gcc_xo_gpll0_map,
  1150. .freq_tbl = ftbl_ufs_axi_clk_src,
  1151. .clkr.hw.init = &(struct clk_init_data){
  1152. .name = "ufs_axi_clk_src",
  1153. .parent_names = gcc_xo_gpll0,
  1154. .num_parents = 2,
  1155. .ops = &clk_rcg2_ops,
  1156. },
  1157. };
  1158. static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
  1159. F(19200000, P_XO, 1, 0, 0),
  1160. F(150000000, P_GPLL0, 4, 0, 0),
  1161. F(300000000, P_GPLL0, 2, 0, 0),
  1162. { }
  1163. };
  1164. static struct clk_rcg2 ufs_ice_core_clk_src = {
  1165. .cmd_rcgr = 0x76014,
  1166. .hid_width = 5,
  1167. .parent_map = gcc_xo_gpll0_map,
  1168. .freq_tbl = ftbl_ufs_ice_core_clk_src,
  1169. .clkr.hw.init = &(struct clk_init_data){
  1170. .name = "ufs_ice_core_clk_src",
  1171. .parent_names = gcc_xo_gpll0,
  1172. .num_parents = 2,
  1173. .ops = &clk_rcg2_ops,
  1174. },
  1175. };
  1176. static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
  1177. F(75000000, P_GPLL0, 8, 0, 0),
  1178. F(150000000, P_GPLL0, 4, 0, 0),
  1179. F(256000000, P_GPLL4, 1.5, 0, 0),
  1180. F(300000000, P_GPLL0, 2, 0, 0),
  1181. { }
  1182. };
  1183. static struct clk_rcg2 qspi_ser_clk_src = {
  1184. .cmd_rcgr = 0x8b00c,
  1185. .hid_width = 5,
  1186. .parent_map = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map,
  1187. .freq_tbl = ftbl_qspi_ser_clk_src,
  1188. .clkr.hw.init = &(struct clk_init_data){
  1189. .name = "qspi_ser_clk_src",
  1190. .parent_names = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div,
  1191. .num_parents = 6,
  1192. .ops = &clk_rcg2_ops,
  1193. },
  1194. };
  1195. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1196. .halt_reg = 0x0f03c,
  1197. .clkr = {
  1198. .enable_reg = 0x0f03c,
  1199. .enable_mask = BIT(0),
  1200. .hw.init = &(struct clk_init_data){
  1201. .name = "gcc_sys_noc_usb3_axi_clk",
  1202. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1203. .num_parents = 1,
  1204. .flags = CLK_SET_RATE_PARENT,
  1205. .ops = &clk_branch2_ops,
  1206. },
  1207. },
  1208. };
  1209. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1210. .halt_reg = 0x75038,
  1211. .clkr = {
  1212. .enable_reg = 0x75038,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_sys_noc_ufs_axi_clk",
  1216. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  1217. .num_parents = 1,
  1218. .flags = CLK_SET_RATE_PARENT,
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch gcc_periph_noc_usb20_ahb_clk = {
  1224. .halt_reg = 0x6010,
  1225. .clkr = {
  1226. .enable_reg = 0x6010,
  1227. .enable_mask = BIT(0),
  1228. .hw.init = &(struct clk_init_data){
  1229. .name = "gcc_periph_noc_usb20_ahb_clk",
  1230. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1231. .num_parents = 1,
  1232. .flags = CLK_SET_RATE_PARENT,
  1233. .ops = &clk_branch2_ops,
  1234. },
  1235. },
  1236. };
  1237. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1238. .halt_reg = 0x9008,
  1239. .clkr = {
  1240. .enable_reg = 0x9008,
  1241. .enable_mask = BIT(0),
  1242. .hw.init = &(struct clk_init_data){
  1243. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1244. .parent_names = (const char *[]){ "config_noc_clk_src" },
  1245. .num_parents = 1,
  1246. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1247. .ops = &clk_branch2_ops,
  1248. },
  1249. },
  1250. };
  1251. static struct clk_branch gcc_mmss_bimc_gfx_clk = {
  1252. .halt_reg = 0x9010,
  1253. .clkr = {
  1254. .enable_reg = 0x9010,
  1255. .enable_mask = BIT(0),
  1256. .hw.init = &(struct clk_init_data){
  1257. .name = "gcc_mmss_bimc_gfx_clk",
  1258. .flags = CLK_SET_RATE_PARENT,
  1259. .ops = &clk_branch2_ops,
  1260. },
  1261. },
  1262. };
  1263. static struct clk_branch gcc_usb30_master_clk = {
  1264. .halt_reg = 0x0f008,
  1265. .clkr = {
  1266. .enable_reg = 0x0f008,
  1267. .enable_mask = BIT(0),
  1268. .hw.init = &(struct clk_init_data){
  1269. .name = "gcc_usb30_master_clk",
  1270. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1271. .num_parents = 1,
  1272. .flags = CLK_SET_RATE_PARENT,
  1273. .ops = &clk_branch2_ops,
  1274. },
  1275. },
  1276. };
  1277. static struct clk_branch gcc_usb30_sleep_clk = {
  1278. .halt_reg = 0x0f00c,
  1279. .clkr = {
  1280. .enable_reg = 0x0f00c,
  1281. .enable_mask = BIT(0),
  1282. .hw.init = &(struct clk_init_data){
  1283. .name = "gcc_usb30_sleep_clk",
  1284. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1285. .num_parents = 1,
  1286. .flags = CLK_SET_RATE_PARENT,
  1287. .ops = &clk_branch2_ops,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1292. .halt_reg = 0x0f010,
  1293. .clkr = {
  1294. .enable_reg = 0x0f010,
  1295. .enable_mask = BIT(0),
  1296. .hw.init = &(struct clk_init_data){
  1297. .name = "gcc_usb30_mock_utmi_clk",
  1298. .parent_names = (const char *[]){ "usb30_mock_utmi_clk_src" },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1306. .halt_reg = 0x50000,
  1307. .clkr = {
  1308. .enable_reg = 0x50000,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "gcc_usb3_phy_aux_clk",
  1312. .parent_names = (const char *[]){ "usb3_phy_aux_clk_src" },
  1313. .num_parents = 1,
  1314. .flags = CLK_SET_RATE_PARENT,
  1315. .ops = &clk_branch2_ops,
  1316. },
  1317. },
  1318. };
  1319. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  1320. .halt_reg = 0x50004,
  1321. .halt_check = BRANCH_HALT_SKIP,
  1322. .clkr = {
  1323. .enable_reg = 0x50004,
  1324. .enable_mask = BIT(0),
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "gcc_usb3_phy_pipe_clk",
  1327. .parent_names = (const char *[]){ "usb3_phy_pipe_clk_src" },
  1328. .num_parents = 1,
  1329. .flags = CLK_SET_RATE_PARENT,
  1330. .ops = &clk_branch2_ops,
  1331. },
  1332. },
  1333. };
  1334. static struct clk_branch gcc_usb20_master_clk = {
  1335. .halt_reg = 0x12004,
  1336. .clkr = {
  1337. .enable_reg = 0x12004,
  1338. .enable_mask = BIT(0),
  1339. .hw.init = &(struct clk_init_data){
  1340. .name = "gcc_usb20_master_clk",
  1341. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1342. .num_parents = 1,
  1343. .flags = CLK_SET_RATE_PARENT,
  1344. .ops = &clk_branch2_ops,
  1345. },
  1346. },
  1347. };
  1348. static struct clk_branch gcc_usb20_sleep_clk = {
  1349. .halt_reg = 0x12008,
  1350. .clkr = {
  1351. .enable_reg = 0x12008,
  1352. .enable_mask = BIT(0),
  1353. .hw.init = &(struct clk_init_data){
  1354. .name = "gcc_usb20_sleep_clk",
  1355. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1356. .num_parents = 1,
  1357. .flags = CLK_SET_RATE_PARENT,
  1358. .ops = &clk_branch2_ops,
  1359. },
  1360. },
  1361. };
  1362. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  1363. .halt_reg = 0x1200c,
  1364. .clkr = {
  1365. .enable_reg = 0x1200c,
  1366. .enable_mask = BIT(0),
  1367. .hw.init = &(struct clk_init_data){
  1368. .name = "gcc_usb20_mock_utmi_clk",
  1369. .parent_names = (const char *[]){ "usb20_mock_utmi_clk_src" },
  1370. .num_parents = 1,
  1371. .flags = CLK_SET_RATE_PARENT,
  1372. .ops = &clk_branch2_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  1377. .halt_reg = 0x6a004,
  1378. .clkr = {
  1379. .enable_reg = 0x6a004,
  1380. .enable_mask = BIT(0),
  1381. .hw.init = &(struct clk_init_data){
  1382. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  1383. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1384. .num_parents = 1,
  1385. .flags = CLK_SET_RATE_PARENT,
  1386. .ops = &clk_branch2_ops,
  1387. },
  1388. },
  1389. };
  1390. static struct clk_branch gcc_sdcc1_apps_clk = {
  1391. .halt_reg = 0x13004,
  1392. .clkr = {
  1393. .enable_reg = 0x13004,
  1394. .enable_mask = BIT(0),
  1395. .hw.init = &(struct clk_init_data){
  1396. .name = "gcc_sdcc1_apps_clk",
  1397. .parent_names = (const char *[]){ "sdcc1_apps_clk_src" },
  1398. .num_parents = 1,
  1399. .flags = CLK_SET_RATE_PARENT,
  1400. .ops = &clk_branch2_ops,
  1401. },
  1402. },
  1403. };
  1404. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1405. .halt_reg = 0x13008,
  1406. .clkr = {
  1407. .enable_reg = 0x13008,
  1408. .enable_mask = BIT(0),
  1409. .hw.init = &(struct clk_init_data){
  1410. .name = "gcc_sdcc1_ahb_clk",
  1411. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1412. .num_parents = 1,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1419. .halt_reg = 0x13038,
  1420. .clkr = {
  1421. .enable_reg = 0x13038,
  1422. .enable_mask = BIT(0),
  1423. .hw.init = &(struct clk_init_data){
  1424. .name = "gcc_sdcc1_ice_core_clk",
  1425. .parent_names = (const char *[]){ "sdcc1_ice_core_clk_src" },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_sdcc2_apps_clk = {
  1433. .halt_reg = 0x14004,
  1434. .clkr = {
  1435. .enable_reg = 0x14004,
  1436. .enable_mask = BIT(0),
  1437. .hw.init = &(struct clk_init_data){
  1438. .name = "gcc_sdcc2_apps_clk",
  1439. .parent_names = (const char *[]){ "sdcc2_apps_clk_src" },
  1440. .num_parents = 1,
  1441. .flags = CLK_SET_RATE_PARENT,
  1442. .ops = &clk_branch2_ops,
  1443. },
  1444. },
  1445. };
  1446. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1447. .halt_reg = 0x14008,
  1448. .clkr = {
  1449. .enable_reg = 0x14008,
  1450. .enable_mask = BIT(0),
  1451. .hw.init = &(struct clk_init_data){
  1452. .name = "gcc_sdcc2_ahb_clk",
  1453. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1454. .num_parents = 1,
  1455. .flags = CLK_SET_RATE_PARENT,
  1456. .ops = &clk_branch2_ops,
  1457. },
  1458. },
  1459. };
  1460. static struct clk_branch gcc_sdcc3_apps_clk = {
  1461. .halt_reg = 0x15004,
  1462. .clkr = {
  1463. .enable_reg = 0x15004,
  1464. .enable_mask = BIT(0),
  1465. .hw.init = &(struct clk_init_data){
  1466. .name = "gcc_sdcc3_apps_clk",
  1467. .parent_names = (const char *[]){ "sdcc3_apps_clk_src" },
  1468. .num_parents = 1,
  1469. .flags = CLK_SET_RATE_PARENT,
  1470. .ops = &clk_branch2_ops,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1475. .halt_reg = 0x15008,
  1476. .clkr = {
  1477. .enable_reg = 0x15008,
  1478. .enable_mask = BIT(0),
  1479. .hw.init = &(struct clk_init_data){
  1480. .name = "gcc_sdcc3_ahb_clk",
  1481. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1482. .num_parents = 1,
  1483. .flags = CLK_SET_RATE_PARENT,
  1484. .ops = &clk_branch2_ops,
  1485. },
  1486. },
  1487. };
  1488. static struct clk_branch gcc_sdcc4_apps_clk = {
  1489. .halt_reg = 0x16004,
  1490. .clkr = {
  1491. .enable_reg = 0x16004,
  1492. .enable_mask = BIT(0),
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "gcc_sdcc4_apps_clk",
  1495. .parent_names = (const char *[]){ "sdcc4_apps_clk_src" },
  1496. .num_parents = 1,
  1497. .flags = CLK_SET_RATE_PARENT,
  1498. .ops = &clk_branch2_ops,
  1499. },
  1500. },
  1501. };
  1502. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1503. .halt_reg = 0x16008,
  1504. .clkr = {
  1505. .enable_reg = 0x16008,
  1506. .enable_mask = BIT(0),
  1507. .hw.init = &(struct clk_init_data){
  1508. .name = "gcc_sdcc4_ahb_clk",
  1509. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1510. .num_parents = 1,
  1511. .flags = CLK_SET_RATE_PARENT,
  1512. .ops = &clk_branch2_ops,
  1513. },
  1514. },
  1515. };
  1516. static struct clk_branch gcc_blsp1_ahb_clk = {
  1517. .halt_reg = 0x17004,
  1518. .halt_check = BRANCH_HALT_VOTED,
  1519. .clkr = {
  1520. .enable_reg = 0x52004,
  1521. .enable_mask = BIT(17),
  1522. .hw.init = &(struct clk_init_data){
  1523. .name = "gcc_blsp1_ahb_clk",
  1524. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1525. .num_parents = 1,
  1526. .flags = CLK_SET_RATE_PARENT,
  1527. .ops = &clk_branch2_ops,
  1528. },
  1529. },
  1530. };
  1531. static struct clk_branch gcc_blsp1_sleep_clk = {
  1532. .halt_reg = 0x17008,
  1533. .halt_check = BRANCH_HALT_VOTED,
  1534. .clkr = {
  1535. .enable_reg = 0x52004,
  1536. .enable_mask = BIT(16),
  1537. .hw.init = &(struct clk_init_data){
  1538. .name = "gcc_blsp1_sleep_clk",
  1539. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1540. .num_parents = 1,
  1541. .flags = CLK_SET_RATE_PARENT,
  1542. .ops = &clk_branch2_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1547. .halt_reg = 0x19004,
  1548. .clkr = {
  1549. .enable_reg = 0x19004,
  1550. .enable_mask = BIT(0),
  1551. .hw.init = &(struct clk_init_data){
  1552. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1553. .parent_names = (const char *[]){ "blsp1_qup1_spi_apps_clk_src" },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1561. .halt_reg = 0x19008,
  1562. .clkr = {
  1563. .enable_reg = 0x19008,
  1564. .enable_mask = BIT(0),
  1565. .hw.init = &(struct clk_init_data){
  1566. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1567. .parent_names = (const char *[]){ "blsp1_qup1_i2c_apps_clk_src" },
  1568. .num_parents = 1,
  1569. .flags = CLK_SET_RATE_PARENT,
  1570. .ops = &clk_branch2_ops,
  1571. },
  1572. },
  1573. };
  1574. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1575. .halt_reg = 0x1a004,
  1576. .clkr = {
  1577. .enable_reg = 0x1a004,
  1578. .enable_mask = BIT(0),
  1579. .hw.init = &(struct clk_init_data){
  1580. .name = "gcc_blsp1_uart1_apps_clk",
  1581. .parent_names = (const char *[]){ "blsp1_uart1_apps_clk_src" },
  1582. .num_parents = 1,
  1583. .flags = CLK_SET_RATE_PARENT,
  1584. .ops = &clk_branch2_ops,
  1585. },
  1586. },
  1587. };
  1588. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1589. .halt_reg = 0x1b004,
  1590. .clkr = {
  1591. .enable_reg = 0x1b004,
  1592. .enable_mask = BIT(0),
  1593. .hw.init = &(struct clk_init_data){
  1594. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1595. .parent_names = (const char *[]){ "blsp1_qup2_spi_apps_clk_src" },
  1596. .num_parents = 1,
  1597. .flags = CLK_SET_RATE_PARENT,
  1598. .ops = &clk_branch2_ops,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1603. .halt_reg = 0x1b008,
  1604. .clkr = {
  1605. .enable_reg = 0x1b008,
  1606. .enable_mask = BIT(0),
  1607. .hw.init = &(struct clk_init_data){
  1608. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1609. .parent_names = (const char *[]){ "blsp1_qup2_i2c_apps_clk_src" },
  1610. .num_parents = 1,
  1611. .flags = CLK_SET_RATE_PARENT,
  1612. .ops = &clk_branch2_ops,
  1613. },
  1614. },
  1615. };
  1616. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1617. .halt_reg = 0x1c004,
  1618. .clkr = {
  1619. .enable_reg = 0x1c004,
  1620. .enable_mask = BIT(0),
  1621. .hw.init = &(struct clk_init_data){
  1622. .name = "gcc_blsp1_uart2_apps_clk",
  1623. .parent_names = (const char *[]){ "blsp1_uart2_apps_clk_src" },
  1624. .num_parents = 1,
  1625. .flags = CLK_SET_RATE_PARENT,
  1626. .ops = &clk_branch2_ops,
  1627. },
  1628. },
  1629. };
  1630. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1631. .halt_reg = 0x1d004,
  1632. .clkr = {
  1633. .enable_reg = 0x1d004,
  1634. .enable_mask = BIT(0),
  1635. .hw.init = &(struct clk_init_data){
  1636. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1637. .parent_names = (const char *[]){ "blsp1_qup3_spi_apps_clk_src" },
  1638. .num_parents = 1,
  1639. .flags = CLK_SET_RATE_PARENT,
  1640. .ops = &clk_branch2_ops,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1645. .halt_reg = 0x1d008,
  1646. .clkr = {
  1647. .enable_reg = 0x1d008,
  1648. .enable_mask = BIT(0),
  1649. .hw.init = &(struct clk_init_data){
  1650. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1651. .parent_names = (const char *[]){ "blsp1_qup3_i2c_apps_clk_src" },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1659. .halt_reg = 0x1e004,
  1660. .clkr = {
  1661. .enable_reg = 0x1e004,
  1662. .enable_mask = BIT(0),
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "gcc_blsp1_uart3_apps_clk",
  1665. .parent_names = (const char *[]){ "blsp1_uart3_apps_clk_src" },
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1673. .halt_reg = 0x1f004,
  1674. .clkr = {
  1675. .enable_reg = 0x1f004,
  1676. .enable_mask = BIT(0),
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1679. .parent_names = (const char *[]){ "blsp1_qup4_spi_apps_clk_src" },
  1680. .num_parents = 1,
  1681. .flags = CLK_SET_RATE_PARENT,
  1682. .ops = &clk_branch2_ops,
  1683. },
  1684. },
  1685. };
  1686. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1687. .halt_reg = 0x1f008,
  1688. .clkr = {
  1689. .enable_reg = 0x1f008,
  1690. .enable_mask = BIT(0),
  1691. .hw.init = &(struct clk_init_data){
  1692. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1693. .parent_names = (const char *[]){ "blsp1_qup4_i2c_apps_clk_src" },
  1694. .num_parents = 1,
  1695. .flags = CLK_SET_RATE_PARENT,
  1696. .ops = &clk_branch2_ops,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1701. .halt_reg = 0x20004,
  1702. .clkr = {
  1703. .enable_reg = 0x20004,
  1704. .enable_mask = BIT(0),
  1705. .hw.init = &(struct clk_init_data){
  1706. .name = "gcc_blsp1_uart4_apps_clk",
  1707. .parent_names = (const char *[]){ "blsp1_uart4_apps_clk_src" },
  1708. .num_parents = 1,
  1709. .flags = CLK_SET_RATE_PARENT,
  1710. .ops = &clk_branch2_ops,
  1711. },
  1712. },
  1713. };
  1714. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1715. .halt_reg = 0x21004,
  1716. .clkr = {
  1717. .enable_reg = 0x21004,
  1718. .enable_mask = BIT(0),
  1719. .hw.init = &(struct clk_init_data){
  1720. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1721. .parent_names = (const char *[]){ "blsp1_qup5_spi_apps_clk_src" },
  1722. .num_parents = 1,
  1723. .flags = CLK_SET_RATE_PARENT,
  1724. .ops = &clk_branch2_ops,
  1725. },
  1726. },
  1727. };
  1728. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1729. .halt_reg = 0x21008,
  1730. .clkr = {
  1731. .enable_reg = 0x21008,
  1732. .enable_mask = BIT(0),
  1733. .hw.init = &(struct clk_init_data){
  1734. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1735. .parent_names = (const char *[]){ "blsp1_qup5_i2c_apps_clk_src" },
  1736. .num_parents = 1,
  1737. .flags = CLK_SET_RATE_PARENT,
  1738. .ops = &clk_branch2_ops,
  1739. },
  1740. },
  1741. };
  1742. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1743. .halt_reg = 0x22004,
  1744. .clkr = {
  1745. .enable_reg = 0x22004,
  1746. .enable_mask = BIT(0),
  1747. .hw.init = &(struct clk_init_data){
  1748. .name = "gcc_blsp1_uart5_apps_clk",
  1749. .parent_names = (const char *[]){ "blsp1_uart5_apps_clk_src" },
  1750. .num_parents = 1,
  1751. .flags = CLK_SET_RATE_PARENT,
  1752. .ops = &clk_branch2_ops,
  1753. },
  1754. },
  1755. };
  1756. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1757. .halt_reg = 0x23004,
  1758. .clkr = {
  1759. .enable_reg = 0x23004,
  1760. .enable_mask = BIT(0),
  1761. .hw.init = &(struct clk_init_data){
  1762. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1763. .parent_names = (const char *[]){ "blsp1_qup6_spi_apps_clk_src" },
  1764. .num_parents = 1,
  1765. .flags = CLK_SET_RATE_PARENT,
  1766. .ops = &clk_branch2_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1771. .halt_reg = 0x23008,
  1772. .clkr = {
  1773. .enable_reg = 0x23008,
  1774. .enable_mask = BIT(0),
  1775. .hw.init = &(struct clk_init_data){
  1776. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1777. .parent_names = (const char *[]){ "blsp1_qup6_i2c_apps_clk_src" },
  1778. .num_parents = 1,
  1779. .flags = CLK_SET_RATE_PARENT,
  1780. .ops = &clk_branch2_ops,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1785. .halt_reg = 0x24004,
  1786. .clkr = {
  1787. .enable_reg = 0x24004,
  1788. .enable_mask = BIT(0),
  1789. .hw.init = &(struct clk_init_data){
  1790. .name = "gcc_blsp1_uart6_apps_clk",
  1791. .parent_names = (const char *[]){ "blsp1_uart6_apps_clk_src" },
  1792. .num_parents = 1,
  1793. .flags = CLK_SET_RATE_PARENT,
  1794. .ops = &clk_branch2_ops,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch gcc_blsp2_ahb_clk = {
  1799. .halt_reg = 0x25004,
  1800. .halt_check = BRANCH_HALT_VOTED,
  1801. .clkr = {
  1802. .enable_reg = 0x52004,
  1803. .enable_mask = BIT(15),
  1804. .hw.init = &(struct clk_init_data){
  1805. .name = "gcc_blsp2_ahb_clk",
  1806. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1807. .num_parents = 1,
  1808. .flags = CLK_SET_RATE_PARENT,
  1809. .ops = &clk_branch2_ops,
  1810. },
  1811. },
  1812. };
  1813. static struct clk_branch gcc_blsp2_sleep_clk = {
  1814. .halt_reg = 0x25008,
  1815. .halt_check = BRANCH_HALT_VOTED,
  1816. .clkr = {
  1817. .enable_reg = 0x52004,
  1818. .enable_mask = BIT(14),
  1819. .hw.init = &(struct clk_init_data){
  1820. .name = "gcc_blsp2_sleep_clk",
  1821. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1822. .num_parents = 1,
  1823. .flags = CLK_SET_RATE_PARENT,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1829. .halt_reg = 0x26004,
  1830. .clkr = {
  1831. .enable_reg = 0x26004,
  1832. .enable_mask = BIT(0),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1835. .parent_names = (const char *[]){ "blsp2_qup1_spi_apps_clk_src" },
  1836. .num_parents = 1,
  1837. .flags = CLK_SET_RATE_PARENT,
  1838. .ops = &clk_branch2_ops,
  1839. },
  1840. },
  1841. };
  1842. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1843. .halt_reg = 0x26008,
  1844. .clkr = {
  1845. .enable_reg = 0x26008,
  1846. .enable_mask = BIT(0),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1849. .parent_names = (const char *[]){ "blsp2_qup1_i2c_apps_clk_src" },
  1850. .num_parents = 1,
  1851. .flags = CLK_SET_RATE_PARENT,
  1852. .ops = &clk_branch2_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1857. .halt_reg = 0x27004,
  1858. .clkr = {
  1859. .enable_reg = 0x27004,
  1860. .enable_mask = BIT(0),
  1861. .hw.init = &(struct clk_init_data){
  1862. .name = "gcc_blsp2_uart1_apps_clk",
  1863. .parent_names = (const char *[]){ "blsp2_uart1_apps_clk_src" },
  1864. .num_parents = 1,
  1865. .flags = CLK_SET_RATE_PARENT,
  1866. .ops = &clk_branch2_ops,
  1867. },
  1868. },
  1869. };
  1870. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1871. .halt_reg = 0x28004,
  1872. .clkr = {
  1873. .enable_reg = 0x28004,
  1874. .enable_mask = BIT(0),
  1875. .hw.init = &(struct clk_init_data){
  1876. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1877. .parent_names = (const char *[]){ "blsp2_qup2_spi_apps_clk_src" },
  1878. .num_parents = 1,
  1879. .flags = CLK_SET_RATE_PARENT,
  1880. .ops = &clk_branch2_ops,
  1881. },
  1882. },
  1883. };
  1884. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1885. .halt_reg = 0x28008,
  1886. .clkr = {
  1887. .enable_reg = 0x28008,
  1888. .enable_mask = BIT(0),
  1889. .hw.init = &(struct clk_init_data){
  1890. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1891. .parent_names = (const char *[]){ "blsp2_qup2_i2c_apps_clk_src" },
  1892. .num_parents = 1,
  1893. .flags = CLK_SET_RATE_PARENT,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1899. .halt_reg = 0x29004,
  1900. .clkr = {
  1901. .enable_reg = 0x29004,
  1902. .enable_mask = BIT(0),
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "gcc_blsp2_uart2_apps_clk",
  1905. .parent_names = (const char *[]){ "blsp2_uart2_apps_clk_src" },
  1906. .num_parents = 1,
  1907. .flags = CLK_SET_RATE_PARENT,
  1908. .ops = &clk_branch2_ops,
  1909. },
  1910. },
  1911. };
  1912. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1913. .halt_reg = 0x2a004,
  1914. .clkr = {
  1915. .enable_reg = 0x2a004,
  1916. .enable_mask = BIT(0),
  1917. .hw.init = &(struct clk_init_data){
  1918. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1919. .parent_names = (const char *[]){ "blsp2_qup3_spi_apps_clk_src" },
  1920. .num_parents = 1,
  1921. .flags = CLK_SET_RATE_PARENT,
  1922. .ops = &clk_branch2_ops,
  1923. },
  1924. },
  1925. };
  1926. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1927. .halt_reg = 0x2a008,
  1928. .clkr = {
  1929. .enable_reg = 0x2a008,
  1930. .enable_mask = BIT(0),
  1931. .hw.init = &(struct clk_init_data){
  1932. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1933. .parent_names = (const char *[]){ "blsp2_qup3_i2c_apps_clk_src" },
  1934. .num_parents = 1,
  1935. .flags = CLK_SET_RATE_PARENT,
  1936. .ops = &clk_branch2_ops,
  1937. },
  1938. },
  1939. };
  1940. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1941. .halt_reg = 0x2b004,
  1942. .clkr = {
  1943. .enable_reg = 0x2b004,
  1944. .enable_mask = BIT(0),
  1945. .hw.init = &(struct clk_init_data){
  1946. .name = "gcc_blsp2_uart3_apps_clk",
  1947. .parent_names = (const char *[]){ "blsp2_uart3_apps_clk_src" },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1955. .halt_reg = 0x2c004,
  1956. .clkr = {
  1957. .enable_reg = 0x2c004,
  1958. .enable_mask = BIT(0),
  1959. .hw.init = &(struct clk_init_data){
  1960. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1961. .parent_names = (const char *[]){ "blsp2_qup4_spi_apps_clk_src" },
  1962. .num_parents = 1,
  1963. .flags = CLK_SET_RATE_PARENT,
  1964. .ops = &clk_branch2_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1969. .halt_reg = 0x2c008,
  1970. .clkr = {
  1971. .enable_reg = 0x2c008,
  1972. .enable_mask = BIT(0),
  1973. .hw.init = &(struct clk_init_data){
  1974. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1975. .parent_names = (const char *[]){ "blsp2_qup4_i2c_apps_clk_src" },
  1976. .num_parents = 1,
  1977. .flags = CLK_SET_RATE_PARENT,
  1978. .ops = &clk_branch2_ops,
  1979. },
  1980. },
  1981. };
  1982. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1983. .halt_reg = 0x2d004,
  1984. .clkr = {
  1985. .enable_reg = 0x2d004,
  1986. .enable_mask = BIT(0),
  1987. .hw.init = &(struct clk_init_data){
  1988. .name = "gcc_blsp2_uart4_apps_clk",
  1989. .parent_names = (const char *[]){ "blsp2_uart4_apps_clk_src" },
  1990. .num_parents = 1,
  1991. .flags = CLK_SET_RATE_PARENT,
  1992. .ops = &clk_branch2_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1997. .halt_reg = 0x2e004,
  1998. .clkr = {
  1999. .enable_reg = 0x2e004,
  2000. .enable_mask = BIT(0),
  2001. .hw.init = &(struct clk_init_data){
  2002. .name = "gcc_blsp2_qup5_spi_apps_clk",
  2003. .parent_names = (const char *[]){ "blsp2_qup5_spi_apps_clk_src" },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  2011. .halt_reg = 0x2e008,
  2012. .clkr = {
  2013. .enable_reg = 0x2e008,
  2014. .enable_mask = BIT(0),
  2015. .hw.init = &(struct clk_init_data){
  2016. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  2017. .parent_names = (const char *[]){ "blsp2_qup5_i2c_apps_clk_src" },
  2018. .num_parents = 1,
  2019. .flags = CLK_SET_RATE_PARENT,
  2020. .ops = &clk_branch2_ops,
  2021. },
  2022. },
  2023. };
  2024. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  2025. .halt_reg = 0x2f004,
  2026. .clkr = {
  2027. .enable_reg = 0x2f004,
  2028. .enable_mask = BIT(0),
  2029. .hw.init = &(struct clk_init_data){
  2030. .name = "gcc_blsp2_uart5_apps_clk",
  2031. .parent_names = (const char *[]){ "blsp2_uart5_apps_clk_src" },
  2032. .num_parents = 1,
  2033. .flags = CLK_SET_RATE_PARENT,
  2034. .ops = &clk_branch2_ops,
  2035. },
  2036. },
  2037. };
  2038. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  2039. .halt_reg = 0x30004,
  2040. .clkr = {
  2041. .enable_reg = 0x30004,
  2042. .enable_mask = BIT(0),
  2043. .hw.init = &(struct clk_init_data){
  2044. .name = "gcc_blsp2_qup6_spi_apps_clk",
  2045. .parent_names = (const char *[]){ "blsp2_qup6_spi_apps_clk_src" },
  2046. .num_parents = 1,
  2047. .flags = CLK_SET_RATE_PARENT,
  2048. .ops = &clk_branch2_ops,
  2049. },
  2050. },
  2051. };
  2052. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  2053. .halt_reg = 0x30008,
  2054. .clkr = {
  2055. .enable_reg = 0x30008,
  2056. .enable_mask = BIT(0),
  2057. .hw.init = &(struct clk_init_data){
  2058. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  2059. .parent_names = (const char *[]){ "blsp2_qup6_i2c_apps_clk_src" },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  2067. .halt_reg = 0x31004,
  2068. .clkr = {
  2069. .enable_reg = 0x31004,
  2070. .enable_mask = BIT(0),
  2071. .hw.init = &(struct clk_init_data){
  2072. .name = "gcc_blsp2_uart6_apps_clk",
  2073. .parent_names = (const char *[]){ "blsp2_uart6_apps_clk_src" },
  2074. .num_parents = 1,
  2075. .flags = CLK_SET_RATE_PARENT,
  2076. .ops = &clk_branch2_ops,
  2077. },
  2078. },
  2079. };
  2080. static struct clk_branch gcc_pdm_ahb_clk = {
  2081. .halt_reg = 0x33004,
  2082. .clkr = {
  2083. .enable_reg = 0x33004,
  2084. .enable_mask = BIT(0),
  2085. .hw.init = &(struct clk_init_data){
  2086. .name = "gcc_pdm_ahb_clk",
  2087. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2088. .num_parents = 1,
  2089. .flags = CLK_SET_RATE_PARENT,
  2090. .ops = &clk_branch2_ops,
  2091. },
  2092. },
  2093. };
  2094. static struct clk_branch gcc_pdm2_clk = {
  2095. .halt_reg = 0x3300c,
  2096. .clkr = {
  2097. .enable_reg = 0x3300c,
  2098. .enable_mask = BIT(0),
  2099. .hw.init = &(struct clk_init_data){
  2100. .name = "gcc_pdm2_clk",
  2101. .parent_names = (const char *[]){ "pdm2_clk_src" },
  2102. .num_parents = 1,
  2103. .flags = CLK_SET_RATE_PARENT,
  2104. .ops = &clk_branch2_ops,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_branch gcc_prng_ahb_clk = {
  2109. .halt_reg = 0x34004,
  2110. .halt_check = BRANCH_HALT_VOTED,
  2111. .clkr = {
  2112. .enable_reg = 0x52004,
  2113. .enable_mask = BIT(13),
  2114. .hw.init = &(struct clk_init_data){
  2115. .name = "gcc_prng_ahb_clk",
  2116. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2117. .num_parents = 1,
  2118. .flags = CLK_SET_RATE_PARENT,
  2119. .ops = &clk_branch2_ops,
  2120. },
  2121. },
  2122. };
  2123. static struct clk_branch gcc_tsif_ahb_clk = {
  2124. .halt_reg = 0x36004,
  2125. .clkr = {
  2126. .enable_reg = 0x36004,
  2127. .enable_mask = BIT(0),
  2128. .hw.init = &(struct clk_init_data){
  2129. .name = "gcc_tsif_ahb_clk",
  2130. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2131. .num_parents = 1,
  2132. .flags = CLK_SET_RATE_PARENT,
  2133. .ops = &clk_branch2_ops,
  2134. },
  2135. },
  2136. };
  2137. static struct clk_branch gcc_tsif_ref_clk = {
  2138. .halt_reg = 0x36008,
  2139. .clkr = {
  2140. .enable_reg = 0x36008,
  2141. .enable_mask = BIT(0),
  2142. .hw.init = &(struct clk_init_data){
  2143. .name = "gcc_tsif_ref_clk",
  2144. .parent_names = (const char *[]){ "tsif_ref_clk_src" },
  2145. .num_parents = 1,
  2146. .flags = CLK_SET_RATE_PARENT,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2152. .halt_reg = 0x3600c,
  2153. .clkr = {
  2154. .enable_reg = 0x3600c,
  2155. .enable_mask = BIT(0),
  2156. .hw.init = &(struct clk_init_data){
  2157. .name = "gcc_tsif_inactivity_timers_clk",
  2158. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  2159. .num_parents = 1,
  2160. .flags = CLK_SET_RATE_PARENT,
  2161. .ops = &clk_branch2_ops,
  2162. },
  2163. },
  2164. };
  2165. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2166. .halt_reg = 0x38004,
  2167. .halt_check = BRANCH_HALT_VOTED,
  2168. .clkr = {
  2169. .enable_reg = 0x52004,
  2170. .enable_mask = BIT(10),
  2171. .hw.init = &(struct clk_init_data){
  2172. .name = "gcc_boot_rom_ahb_clk",
  2173. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2174. .num_parents = 1,
  2175. .flags = CLK_SET_RATE_PARENT,
  2176. .ops = &clk_branch2_ops,
  2177. },
  2178. },
  2179. };
  2180. static struct clk_branch gcc_bimc_gfx_clk = {
  2181. .halt_reg = 0x46018,
  2182. .clkr = {
  2183. .enable_reg = 0x46018,
  2184. .enable_mask = BIT(0),
  2185. .hw.init = &(struct clk_init_data){
  2186. .name = "gcc_bimc_gfx_clk",
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch gcc_hmss_rbcpr_clk = {
  2193. .halt_reg = 0x4800c,
  2194. .clkr = {
  2195. .enable_reg = 0x4800c,
  2196. .enable_mask = BIT(0),
  2197. .hw.init = &(struct clk_init_data){
  2198. .name = "gcc_hmss_rbcpr_clk",
  2199. .parent_names = (const char *[]){ "hmss_rbcpr_clk_src" },
  2200. .num_parents = 1,
  2201. .flags = CLK_SET_RATE_PARENT,
  2202. .ops = &clk_branch2_ops,
  2203. },
  2204. },
  2205. };
  2206. static struct clk_branch gcc_gp1_clk = {
  2207. .halt_reg = 0x64000,
  2208. .clkr = {
  2209. .enable_reg = 0x64000,
  2210. .enable_mask = BIT(0),
  2211. .hw.init = &(struct clk_init_data){
  2212. .name = "gcc_gp1_clk",
  2213. .parent_names = (const char *[]){ "gp1_clk_src" },
  2214. .num_parents = 1,
  2215. .flags = CLK_SET_RATE_PARENT,
  2216. .ops = &clk_branch2_ops,
  2217. },
  2218. },
  2219. };
  2220. static struct clk_branch gcc_gp2_clk = {
  2221. .halt_reg = 0x65000,
  2222. .clkr = {
  2223. .enable_reg = 0x65000,
  2224. .enable_mask = BIT(0),
  2225. .hw.init = &(struct clk_init_data){
  2226. .name = "gcc_gp2_clk",
  2227. .parent_names = (const char *[]){ "gp2_clk_src" },
  2228. .num_parents = 1,
  2229. .flags = CLK_SET_RATE_PARENT,
  2230. .ops = &clk_branch2_ops,
  2231. },
  2232. },
  2233. };
  2234. static struct clk_branch gcc_gp3_clk = {
  2235. .halt_reg = 0x66000,
  2236. .clkr = {
  2237. .enable_reg = 0x66000,
  2238. .enable_mask = BIT(0),
  2239. .hw.init = &(struct clk_init_data){
  2240. .name = "gcc_gp3_clk",
  2241. .parent_names = (const char *[]){ "gp3_clk_src" },
  2242. .num_parents = 1,
  2243. .flags = CLK_SET_RATE_PARENT,
  2244. .ops = &clk_branch2_ops,
  2245. },
  2246. },
  2247. };
  2248. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2249. .halt_reg = 0x6b008,
  2250. .clkr = {
  2251. .enable_reg = 0x6b008,
  2252. .enable_mask = BIT(0),
  2253. .hw.init = &(struct clk_init_data){
  2254. .name = "gcc_pcie_0_slv_axi_clk",
  2255. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2256. .num_parents = 1,
  2257. .flags = CLK_SET_RATE_PARENT,
  2258. .ops = &clk_branch2_ops,
  2259. },
  2260. },
  2261. };
  2262. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2263. .halt_reg = 0x6b00c,
  2264. .clkr = {
  2265. .enable_reg = 0x6b00c,
  2266. .enable_mask = BIT(0),
  2267. .hw.init = &(struct clk_init_data){
  2268. .name = "gcc_pcie_0_mstr_axi_clk",
  2269. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2270. .num_parents = 1,
  2271. .flags = CLK_SET_RATE_PARENT,
  2272. .ops = &clk_branch2_ops,
  2273. },
  2274. },
  2275. };
  2276. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2277. .halt_reg = 0x6b010,
  2278. .clkr = {
  2279. .enable_reg = 0x6b010,
  2280. .enable_mask = BIT(0),
  2281. .hw.init = &(struct clk_init_data){
  2282. .name = "gcc_pcie_0_cfg_ahb_clk",
  2283. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2284. .num_parents = 1,
  2285. .flags = CLK_SET_RATE_PARENT,
  2286. .ops = &clk_branch2_ops,
  2287. },
  2288. },
  2289. };
  2290. static struct clk_branch gcc_pcie_0_aux_clk = {
  2291. .halt_reg = 0x6b014,
  2292. .clkr = {
  2293. .enable_reg = 0x6b014,
  2294. .enable_mask = BIT(0),
  2295. .hw.init = &(struct clk_init_data){
  2296. .name = "gcc_pcie_0_aux_clk",
  2297. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2298. .num_parents = 1,
  2299. .flags = CLK_SET_RATE_PARENT,
  2300. .ops = &clk_branch2_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2305. .halt_reg = 0x6b018,
  2306. .halt_check = BRANCH_HALT_SKIP,
  2307. .clkr = {
  2308. .enable_reg = 0x6b018,
  2309. .enable_mask = BIT(0),
  2310. .hw.init = &(struct clk_init_data){
  2311. .name = "gcc_pcie_0_pipe_clk",
  2312. .parent_names = (const char *[]){ "pcie_0_pipe_clk_src" },
  2313. .num_parents = 1,
  2314. .flags = CLK_SET_RATE_PARENT,
  2315. .ops = &clk_branch2_ops,
  2316. },
  2317. },
  2318. };
  2319. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2320. .halt_reg = 0x6d008,
  2321. .clkr = {
  2322. .enable_reg = 0x6d008,
  2323. .enable_mask = BIT(0),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "gcc_pcie_1_slv_axi_clk",
  2326. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2327. .num_parents = 1,
  2328. .flags = CLK_SET_RATE_PARENT,
  2329. .ops = &clk_branch2_ops,
  2330. },
  2331. },
  2332. };
  2333. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2334. .halt_reg = 0x6d00c,
  2335. .clkr = {
  2336. .enable_reg = 0x6d00c,
  2337. .enable_mask = BIT(0),
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "gcc_pcie_1_mstr_axi_clk",
  2340. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2341. .num_parents = 1,
  2342. .flags = CLK_SET_RATE_PARENT,
  2343. .ops = &clk_branch2_ops,
  2344. },
  2345. },
  2346. };
  2347. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2348. .halt_reg = 0x6d010,
  2349. .clkr = {
  2350. .enable_reg = 0x6d010,
  2351. .enable_mask = BIT(0),
  2352. .hw.init = &(struct clk_init_data){
  2353. .name = "gcc_pcie_1_cfg_ahb_clk",
  2354. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2355. .num_parents = 1,
  2356. .flags = CLK_SET_RATE_PARENT,
  2357. .ops = &clk_branch2_ops,
  2358. },
  2359. },
  2360. };
  2361. static struct clk_branch gcc_pcie_1_aux_clk = {
  2362. .halt_reg = 0x6d014,
  2363. .clkr = {
  2364. .enable_reg = 0x6d014,
  2365. .enable_mask = BIT(0),
  2366. .hw.init = &(struct clk_init_data){
  2367. .name = "gcc_pcie_1_aux_clk",
  2368. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2369. .num_parents = 1,
  2370. .flags = CLK_SET_RATE_PARENT,
  2371. .ops = &clk_branch2_ops,
  2372. },
  2373. },
  2374. };
  2375. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2376. .halt_reg = 0x6d018,
  2377. .halt_check = BRANCH_HALT_SKIP,
  2378. .clkr = {
  2379. .enable_reg = 0x6d018,
  2380. .enable_mask = BIT(0),
  2381. .hw.init = &(struct clk_init_data){
  2382. .name = "gcc_pcie_1_pipe_clk",
  2383. .parent_names = (const char *[]){ "pcie_1_pipe_clk_src" },
  2384. .num_parents = 1,
  2385. .flags = CLK_SET_RATE_PARENT,
  2386. .ops = &clk_branch2_ops,
  2387. },
  2388. },
  2389. };
  2390. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  2391. .halt_reg = 0x6e008,
  2392. .clkr = {
  2393. .enable_reg = 0x6e008,
  2394. .enable_mask = BIT(0),
  2395. .hw.init = &(struct clk_init_data){
  2396. .name = "gcc_pcie_2_slv_axi_clk",
  2397. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2398. .num_parents = 1,
  2399. .flags = CLK_SET_RATE_PARENT,
  2400. .ops = &clk_branch2_ops,
  2401. },
  2402. },
  2403. };
  2404. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  2405. .halt_reg = 0x6e00c,
  2406. .clkr = {
  2407. .enable_reg = 0x6e00c,
  2408. .enable_mask = BIT(0),
  2409. .hw.init = &(struct clk_init_data){
  2410. .name = "gcc_pcie_2_mstr_axi_clk",
  2411. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2412. .num_parents = 1,
  2413. .flags = CLK_SET_RATE_PARENT,
  2414. .ops = &clk_branch2_ops,
  2415. },
  2416. },
  2417. };
  2418. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  2419. .halt_reg = 0x6e010,
  2420. .clkr = {
  2421. .enable_reg = 0x6e010,
  2422. .enable_mask = BIT(0),
  2423. .hw.init = &(struct clk_init_data){
  2424. .name = "gcc_pcie_2_cfg_ahb_clk",
  2425. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2426. .num_parents = 1,
  2427. .flags = CLK_SET_RATE_PARENT,
  2428. .ops = &clk_branch2_ops,
  2429. },
  2430. },
  2431. };
  2432. static struct clk_branch gcc_pcie_2_aux_clk = {
  2433. .halt_reg = 0x6e014,
  2434. .clkr = {
  2435. .enable_reg = 0x6e014,
  2436. .enable_mask = BIT(0),
  2437. .hw.init = &(struct clk_init_data){
  2438. .name = "gcc_pcie_2_aux_clk",
  2439. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2440. .num_parents = 1,
  2441. .flags = CLK_SET_RATE_PARENT,
  2442. .ops = &clk_branch2_ops,
  2443. },
  2444. },
  2445. };
  2446. static struct clk_branch gcc_pcie_2_pipe_clk = {
  2447. .halt_reg = 0x6e018,
  2448. .halt_check = BRANCH_HALT_SKIP,
  2449. .clkr = {
  2450. .enable_reg = 0x6e018,
  2451. .enable_mask = BIT(0),
  2452. .hw.init = &(struct clk_init_data){
  2453. .name = "gcc_pcie_2_pipe_clk",
  2454. .parent_names = (const char *[]){ "pcie_2_pipe_clk_src" },
  2455. .num_parents = 1,
  2456. .flags = CLK_SET_RATE_PARENT,
  2457. .ops = &clk_branch2_ops,
  2458. },
  2459. },
  2460. };
  2461. static struct clk_branch gcc_pcie_phy_cfg_ahb_clk = {
  2462. .halt_reg = 0x6f004,
  2463. .clkr = {
  2464. .enable_reg = 0x6f004,
  2465. .enable_mask = BIT(0),
  2466. .hw.init = &(struct clk_init_data){
  2467. .name = "gcc_pcie_phy_cfg_ahb_clk",
  2468. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2469. .num_parents = 1,
  2470. .flags = CLK_SET_RATE_PARENT,
  2471. .ops = &clk_branch2_ops,
  2472. },
  2473. },
  2474. };
  2475. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2476. .halt_reg = 0x6f008,
  2477. .clkr = {
  2478. .enable_reg = 0x6f008,
  2479. .enable_mask = BIT(0),
  2480. .hw.init = &(struct clk_init_data){
  2481. .name = "gcc_pcie_phy_aux_clk",
  2482. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2483. .num_parents = 1,
  2484. .flags = CLK_SET_RATE_PARENT,
  2485. .ops = &clk_branch2_ops,
  2486. },
  2487. },
  2488. };
  2489. static struct clk_branch gcc_ufs_axi_clk = {
  2490. .halt_reg = 0x75008,
  2491. .clkr = {
  2492. .enable_reg = 0x75008,
  2493. .enable_mask = BIT(0),
  2494. .hw.init = &(struct clk_init_data){
  2495. .name = "gcc_ufs_axi_clk",
  2496. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2497. .num_parents = 1,
  2498. .flags = CLK_SET_RATE_PARENT,
  2499. .ops = &clk_branch2_ops,
  2500. },
  2501. },
  2502. };
  2503. static struct clk_branch gcc_ufs_ahb_clk = {
  2504. .halt_reg = 0x7500c,
  2505. .clkr = {
  2506. .enable_reg = 0x7500c,
  2507. .enable_mask = BIT(0),
  2508. .hw.init = &(struct clk_init_data){
  2509. .name = "gcc_ufs_ahb_clk",
  2510. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2511. .num_parents = 1,
  2512. .flags = CLK_SET_RATE_PARENT,
  2513. .ops = &clk_branch2_ops,
  2514. },
  2515. },
  2516. };
  2517. static struct clk_fixed_factor ufs_tx_cfg_clk_src = {
  2518. .mult = 1,
  2519. .div = 16,
  2520. .hw.init = &(struct clk_init_data){
  2521. .name = "ufs_tx_cfg_clk_src",
  2522. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2523. .num_parents = 1,
  2524. .flags = CLK_SET_RATE_PARENT,
  2525. .ops = &clk_fixed_factor_ops,
  2526. },
  2527. };
  2528. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2529. .halt_reg = 0x75010,
  2530. .clkr = {
  2531. .enable_reg = 0x75010,
  2532. .enable_mask = BIT(0),
  2533. .hw.init = &(struct clk_init_data){
  2534. .name = "gcc_ufs_tx_cfg_clk",
  2535. .parent_names = (const char *[]){ "ufs_tx_cfg_clk_src" },
  2536. .num_parents = 1,
  2537. .flags = CLK_SET_RATE_PARENT,
  2538. .ops = &clk_branch2_ops,
  2539. },
  2540. },
  2541. };
  2542. static struct clk_fixed_factor ufs_rx_cfg_clk_src = {
  2543. .mult = 1,
  2544. .div = 16,
  2545. .hw.init = &(struct clk_init_data){
  2546. .name = "ufs_rx_cfg_clk_src",
  2547. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2548. .num_parents = 1,
  2549. .flags = CLK_SET_RATE_PARENT,
  2550. .ops = &clk_fixed_factor_ops,
  2551. },
  2552. };
  2553. static struct clk_branch gcc_hlos1_vote_lpass_core_smmu_clk = {
  2554. .halt_reg = 0x7d010,
  2555. .halt_check = BRANCH_HALT_VOTED,
  2556. .clkr = {
  2557. .enable_reg = 0x7d010,
  2558. .enable_mask = BIT(0),
  2559. .hw.init = &(struct clk_init_data){
  2560. .name = "hlos1_vote_lpass_core_smmu_clk",
  2561. .ops = &clk_branch2_ops,
  2562. },
  2563. },
  2564. };
  2565. static struct clk_branch gcc_hlos1_vote_lpass_adsp_smmu_clk = {
  2566. .halt_reg = 0x7d014,
  2567. .halt_check = BRANCH_HALT_VOTED,
  2568. .clkr = {
  2569. .enable_reg = 0x7d014,
  2570. .enable_mask = BIT(0),
  2571. .hw.init = &(struct clk_init_data){
  2572. .name = "hlos1_vote_lpass_adsp_smmu_clk",
  2573. .ops = &clk_branch2_ops,
  2574. },
  2575. },
  2576. };
  2577. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2578. .halt_reg = 0x75014,
  2579. .clkr = {
  2580. .enable_reg = 0x75014,
  2581. .enable_mask = BIT(0),
  2582. .hw.init = &(struct clk_init_data){
  2583. .name = "gcc_ufs_rx_cfg_clk",
  2584. .parent_names = (const char *[]){ "ufs_rx_cfg_clk_src" },
  2585. .num_parents = 1,
  2586. .flags = CLK_SET_RATE_PARENT,
  2587. .ops = &clk_branch2_ops,
  2588. },
  2589. },
  2590. };
  2591. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2592. .halt_reg = 0x75018,
  2593. .halt_check = BRANCH_HALT_SKIP,
  2594. .clkr = {
  2595. .enable_reg = 0x75018,
  2596. .enable_mask = BIT(0),
  2597. .hw.init = &(struct clk_init_data){
  2598. .name = "gcc_ufs_tx_symbol_0_clk",
  2599. .parent_names = (const char *[]){ "ufs_tx_symbol_0_clk_src" },
  2600. .num_parents = 1,
  2601. .flags = CLK_SET_RATE_PARENT,
  2602. .ops = &clk_branch2_ops,
  2603. },
  2604. },
  2605. };
  2606. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2607. .halt_reg = 0x7501c,
  2608. .halt_check = BRANCH_HALT_SKIP,
  2609. .clkr = {
  2610. .enable_reg = 0x7501c,
  2611. .enable_mask = BIT(0),
  2612. .hw.init = &(struct clk_init_data){
  2613. .name = "gcc_ufs_rx_symbol_0_clk",
  2614. .parent_names = (const char *[]){ "ufs_rx_symbol_0_clk_src" },
  2615. .num_parents = 1,
  2616. .flags = CLK_SET_RATE_PARENT,
  2617. .ops = &clk_branch2_ops,
  2618. },
  2619. },
  2620. };
  2621. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2622. .halt_reg = 0x75020,
  2623. .halt_check = BRANCH_HALT_SKIP,
  2624. .clkr = {
  2625. .enable_reg = 0x75020,
  2626. .enable_mask = BIT(0),
  2627. .hw.init = &(struct clk_init_data){
  2628. .name = "gcc_ufs_rx_symbol_1_clk",
  2629. .parent_names = (const char *[]){ "ufs_rx_symbol_1_clk_src" },
  2630. .num_parents = 1,
  2631. .flags = CLK_SET_RATE_PARENT,
  2632. .ops = &clk_branch2_ops,
  2633. },
  2634. },
  2635. };
  2636. static struct clk_fixed_factor ufs_ice_core_postdiv_clk_src = {
  2637. .mult = 1,
  2638. .div = 2,
  2639. .hw.init = &(struct clk_init_data){
  2640. .name = "ufs_ice_core_postdiv_clk_src",
  2641. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2642. .num_parents = 1,
  2643. .flags = CLK_SET_RATE_PARENT,
  2644. .ops = &clk_fixed_factor_ops,
  2645. },
  2646. };
  2647. static struct clk_branch gcc_ufs_unipro_core_clk = {
  2648. .halt_reg = 0x7600c,
  2649. .clkr = {
  2650. .enable_reg = 0x7600c,
  2651. .enable_mask = BIT(0),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "gcc_ufs_unipro_core_clk",
  2654. .parent_names = (const char *[]){ "ufs_ice_core_postdiv_clk_src" },
  2655. .num_parents = 1,
  2656. .flags = CLK_SET_RATE_PARENT,
  2657. .ops = &clk_branch2_ops,
  2658. },
  2659. },
  2660. };
  2661. static struct clk_branch gcc_ufs_ice_core_clk = {
  2662. .halt_reg = 0x76010,
  2663. .clkr = {
  2664. .enable_reg = 0x76010,
  2665. .enable_mask = BIT(0),
  2666. .hw.init = &(struct clk_init_data){
  2667. .name = "gcc_ufs_ice_core_clk",
  2668. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2669. .num_parents = 1,
  2670. .flags = CLK_SET_RATE_PARENT,
  2671. .ops = &clk_branch2_ops,
  2672. },
  2673. },
  2674. };
  2675. static struct clk_branch gcc_ufs_sys_clk_core_clk = {
  2676. .halt_check = BRANCH_HALT_DELAY,
  2677. .clkr = {
  2678. .enable_reg = 0x76030,
  2679. .enable_mask = BIT(0),
  2680. .hw.init = &(struct clk_init_data){
  2681. .name = "gcc_ufs_sys_clk_core_clk",
  2682. .ops = &clk_branch2_ops,
  2683. },
  2684. },
  2685. };
  2686. static struct clk_branch gcc_ufs_tx_symbol_clk_core_clk = {
  2687. .halt_check = BRANCH_HALT_DELAY,
  2688. .clkr = {
  2689. .enable_reg = 0x76034,
  2690. .enable_mask = BIT(0),
  2691. .hw.init = &(struct clk_init_data){
  2692. .name = "gcc_ufs_tx_symbol_clk_core_clk",
  2693. .ops = &clk_branch2_ops,
  2694. },
  2695. },
  2696. };
  2697. static struct clk_branch gcc_aggre0_snoc_axi_clk = {
  2698. .halt_reg = 0x81008,
  2699. .clkr = {
  2700. .enable_reg = 0x81008,
  2701. .enable_mask = BIT(0),
  2702. .hw.init = &(struct clk_init_data){
  2703. .name = "gcc_aggre0_snoc_axi_clk",
  2704. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2705. .num_parents = 1,
  2706. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2707. .ops = &clk_branch2_ops,
  2708. },
  2709. },
  2710. };
  2711. static struct clk_branch gcc_aggre0_cnoc_ahb_clk = {
  2712. .halt_reg = 0x8100c,
  2713. .clkr = {
  2714. .enable_reg = 0x8100c,
  2715. .enable_mask = BIT(0),
  2716. .hw.init = &(struct clk_init_data){
  2717. .name = "gcc_aggre0_cnoc_ahb_clk",
  2718. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2719. .num_parents = 1,
  2720. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2721. .ops = &clk_branch2_ops,
  2722. },
  2723. },
  2724. };
  2725. static struct clk_branch gcc_smmu_aggre0_axi_clk = {
  2726. .halt_reg = 0x81014,
  2727. .clkr = {
  2728. .enable_reg = 0x81014,
  2729. .enable_mask = BIT(0),
  2730. .hw.init = &(struct clk_init_data){
  2731. .name = "gcc_smmu_aggre0_axi_clk",
  2732. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2733. .num_parents = 1,
  2734. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2735. .ops = &clk_branch2_ops,
  2736. },
  2737. },
  2738. };
  2739. static struct clk_branch gcc_smmu_aggre0_ahb_clk = {
  2740. .halt_reg = 0x81018,
  2741. .clkr = {
  2742. .enable_reg = 0x81018,
  2743. .enable_mask = BIT(0),
  2744. .hw.init = &(struct clk_init_data){
  2745. .name = "gcc_smmu_aggre0_ahb_clk",
  2746. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2747. .num_parents = 1,
  2748. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2749. .ops = &clk_branch2_ops,
  2750. },
  2751. },
  2752. };
  2753. static struct clk_branch gcc_aggre1_pnoc_ahb_clk = {
  2754. .halt_reg = 0x82014,
  2755. .clkr = {
  2756. .enable_reg = 0x82014,
  2757. .enable_mask = BIT(0),
  2758. .hw.init = &(struct clk_init_data){
  2759. .name = "gcc_aggre1_pnoc_ahb_clk",
  2760. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2761. .num_parents = 1,
  2762. .ops = &clk_branch2_ops,
  2763. },
  2764. },
  2765. };
  2766. static struct clk_branch gcc_aggre2_ufs_axi_clk = {
  2767. .halt_reg = 0x83014,
  2768. .clkr = {
  2769. .enable_reg = 0x83014,
  2770. .enable_mask = BIT(0),
  2771. .hw.init = &(struct clk_init_data){
  2772. .name = "gcc_aggre2_ufs_axi_clk",
  2773. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2774. .num_parents = 1,
  2775. .flags = CLK_SET_RATE_PARENT,
  2776. .ops = &clk_branch2_ops,
  2777. },
  2778. },
  2779. };
  2780. static struct clk_branch gcc_aggre2_usb3_axi_clk = {
  2781. .halt_reg = 0x83018,
  2782. .clkr = {
  2783. .enable_reg = 0x83018,
  2784. .enable_mask = BIT(0),
  2785. .hw.init = &(struct clk_init_data){
  2786. .name = "gcc_aggre2_usb3_axi_clk",
  2787. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  2788. .num_parents = 1,
  2789. .flags = CLK_SET_RATE_PARENT,
  2790. .ops = &clk_branch2_ops,
  2791. },
  2792. },
  2793. };
  2794. static struct clk_branch gcc_dcc_ahb_clk = {
  2795. .halt_reg = 0x84004,
  2796. .clkr = {
  2797. .enable_reg = 0x84004,
  2798. .enable_mask = BIT(0),
  2799. .hw.init = &(struct clk_init_data){
  2800. .name = "gcc_dcc_ahb_clk",
  2801. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2802. .num_parents = 1,
  2803. .ops = &clk_branch2_ops,
  2804. },
  2805. },
  2806. };
  2807. static struct clk_branch gcc_aggre0_noc_mpu_cfg_ahb_clk = {
  2808. .halt_reg = 0x85000,
  2809. .clkr = {
  2810. .enable_reg = 0x85000,
  2811. .enable_mask = BIT(0),
  2812. .hw.init = &(struct clk_init_data){
  2813. .name = "gcc_aggre0_noc_mpu_cfg_ahb_clk",
  2814. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2815. .num_parents = 1,
  2816. .ops = &clk_branch2_ops,
  2817. },
  2818. },
  2819. };
  2820. static struct clk_branch gcc_qspi_ahb_clk = {
  2821. .halt_reg = 0x8b004,
  2822. .clkr = {
  2823. .enable_reg = 0x8b004,
  2824. .enable_mask = BIT(0),
  2825. .hw.init = &(struct clk_init_data){
  2826. .name = "gcc_qspi_ahb_clk",
  2827. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2828. .num_parents = 1,
  2829. .flags = CLK_SET_RATE_PARENT,
  2830. .ops = &clk_branch2_ops,
  2831. },
  2832. },
  2833. };
  2834. static struct clk_branch gcc_qspi_ser_clk = {
  2835. .halt_reg = 0x8b008,
  2836. .clkr = {
  2837. .enable_reg = 0x8b008,
  2838. .enable_mask = BIT(0),
  2839. .hw.init = &(struct clk_init_data){
  2840. .name = "gcc_qspi_ser_clk",
  2841. .parent_names = (const char *[]){ "qspi_ser_clk_src" },
  2842. .num_parents = 1,
  2843. .flags = CLK_SET_RATE_PARENT,
  2844. .ops = &clk_branch2_ops,
  2845. },
  2846. },
  2847. };
  2848. static struct clk_branch gcc_usb3_clkref_clk = {
  2849. .halt_reg = 0x8800C,
  2850. .clkr = {
  2851. .enable_reg = 0x8800C,
  2852. .enable_mask = BIT(0),
  2853. .hw.init = &(struct clk_init_data){
  2854. .name = "gcc_usb3_clkref_clk",
  2855. .parent_names = (const char *[]){ "xo" },
  2856. .num_parents = 1,
  2857. .ops = &clk_branch2_ops,
  2858. },
  2859. },
  2860. };
  2861. static struct clk_branch gcc_hdmi_clkref_clk = {
  2862. .halt_reg = 0x88000,
  2863. .clkr = {
  2864. .enable_reg = 0x88000,
  2865. .enable_mask = BIT(0),
  2866. .hw.init = &(struct clk_init_data){
  2867. .name = "gcc_hdmi_clkref_clk",
  2868. .parent_names = (const char *[]){ "xo" },
  2869. .num_parents = 1,
  2870. .ops = &clk_branch2_ops,
  2871. },
  2872. },
  2873. };
  2874. static struct clk_branch gcc_edp_clkref_clk = {
  2875. .halt_reg = 0x88004,
  2876. .clkr = {
  2877. .enable_reg = 0x88004,
  2878. .enable_mask = BIT(0),
  2879. .hw.init = &(struct clk_init_data){
  2880. .name = "gcc_edp_clkref_clk",
  2881. .parent_names = (const char *[]){ "xo" },
  2882. .num_parents = 1,
  2883. .ops = &clk_branch2_ops,
  2884. },
  2885. },
  2886. };
  2887. static struct clk_branch gcc_ufs_clkref_clk = {
  2888. .halt_reg = 0x88008,
  2889. .clkr = {
  2890. .enable_reg = 0x88008,
  2891. .enable_mask = BIT(0),
  2892. .hw.init = &(struct clk_init_data){
  2893. .name = "gcc_ufs_clkref_clk",
  2894. .parent_names = (const char *[]){ "xo" },
  2895. .num_parents = 1,
  2896. .ops = &clk_branch2_ops,
  2897. },
  2898. },
  2899. };
  2900. static struct clk_branch gcc_pcie_clkref_clk = {
  2901. .halt_reg = 0x88010,
  2902. .clkr = {
  2903. .enable_reg = 0x88010,
  2904. .enable_mask = BIT(0),
  2905. .hw.init = &(struct clk_init_data){
  2906. .name = "gcc_pcie_clkref_clk",
  2907. .parent_names = (const char *[]){ "xo" },
  2908. .num_parents = 1,
  2909. .ops = &clk_branch2_ops,
  2910. },
  2911. },
  2912. };
  2913. static struct clk_branch gcc_rx2_usb2_clkref_clk = {
  2914. .halt_reg = 0x88014,
  2915. .clkr = {
  2916. .enable_reg = 0x88014,
  2917. .enable_mask = BIT(0),
  2918. .hw.init = &(struct clk_init_data){
  2919. .name = "gcc_rx2_usb2_clkref_clk",
  2920. .parent_names = (const char *[]){ "xo" },
  2921. .num_parents = 1,
  2922. .ops = &clk_branch2_ops,
  2923. },
  2924. },
  2925. };
  2926. static struct clk_branch gcc_rx1_usb2_clkref_clk = {
  2927. .halt_reg = 0x88018,
  2928. .clkr = {
  2929. .enable_reg = 0x88018,
  2930. .enable_mask = BIT(0),
  2931. .hw.init = &(struct clk_init_data){
  2932. .name = "gcc_rx1_usb2_clkref_clk",
  2933. .parent_names = (const char *[]){ "xo" },
  2934. .num_parents = 1,
  2935. .ops = &clk_branch2_ops,
  2936. },
  2937. },
  2938. };
  2939. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2940. .halt_reg = 0x8a000,
  2941. .clkr = {
  2942. .enable_reg = 0x8a000,
  2943. .enable_mask = BIT(0),
  2944. .hw.init = &(struct clk_init_data){
  2945. .name = "gcc_mss_cfg_ahb_clk",
  2946. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2947. .num_parents = 1,
  2948. .ops = &clk_branch2_ops,
  2949. },
  2950. },
  2951. };
  2952. static struct clk_branch gcc_mss_mnoc_bimc_axi_clk = {
  2953. .halt_reg = 0x8a004,
  2954. .clkr = {
  2955. .enable_reg = 0x8a004,
  2956. .enable_mask = BIT(0),
  2957. .hw.init = &(struct clk_init_data){
  2958. .name = "gcc_mss_mnoc_bimc_axi_clk",
  2959. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2960. .num_parents = 1,
  2961. .ops = &clk_branch2_ops,
  2962. },
  2963. },
  2964. };
  2965. static struct clk_branch gcc_mss_snoc_axi_clk = {
  2966. .halt_reg = 0x8a024,
  2967. .clkr = {
  2968. .enable_reg = 0x8a024,
  2969. .enable_mask = BIT(0),
  2970. .hw.init = &(struct clk_init_data){
  2971. .name = "gcc_mss_snoc_axi_clk",
  2972. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2973. .num_parents = 1,
  2974. .ops = &clk_branch2_ops,
  2975. },
  2976. },
  2977. };
  2978. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2979. .halt_reg = 0x8a028,
  2980. .clkr = {
  2981. .enable_reg = 0x8a028,
  2982. .enable_mask = BIT(0),
  2983. .hw.init = &(struct clk_init_data){
  2984. .name = "gcc_mss_q6_bimc_axi_clk",
  2985. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2986. .num_parents = 1,
  2987. .ops = &clk_branch2_ops,
  2988. },
  2989. },
  2990. };
  2991. static struct clk_hw *gcc_msm8996_hws[] = {
  2992. &xo.hw,
  2993. &gpll0_early_div.hw,
  2994. &ufs_tx_cfg_clk_src.hw,
  2995. &ufs_rx_cfg_clk_src.hw,
  2996. &ufs_ice_core_postdiv_clk_src.hw,
  2997. };
  2998. static struct gdsc aggre0_noc_gdsc = {
  2999. .gdscr = 0x81004,
  3000. .gds_hw_ctrl = 0x81028,
  3001. .pd = {
  3002. .name = "aggre0_noc",
  3003. },
  3004. .pwrsts = PWRSTS_OFF_ON,
  3005. .flags = VOTABLE | ALWAYS_ON,
  3006. };
  3007. static struct gdsc hlos1_vote_aggre0_noc_gdsc = {
  3008. .gdscr = 0x7d024,
  3009. .pd = {
  3010. .name = "hlos1_vote_aggre0_noc",
  3011. },
  3012. .pwrsts = PWRSTS_OFF_ON,
  3013. .flags = VOTABLE,
  3014. };
  3015. static struct gdsc hlos1_vote_lpass_adsp_gdsc = {
  3016. .gdscr = 0x7d034,
  3017. .pd = {
  3018. .name = "hlos1_vote_lpass_adsp",
  3019. },
  3020. .pwrsts = PWRSTS_OFF_ON,
  3021. .flags = VOTABLE,
  3022. };
  3023. static struct gdsc hlos1_vote_lpass_core_gdsc = {
  3024. .gdscr = 0x7d038,
  3025. .pd = {
  3026. .name = "hlos1_vote_lpass_core",
  3027. },
  3028. .pwrsts = PWRSTS_OFF_ON,
  3029. .flags = VOTABLE,
  3030. };
  3031. static struct gdsc usb30_gdsc = {
  3032. .gdscr = 0xf004,
  3033. .pd = {
  3034. .name = "usb30",
  3035. },
  3036. .pwrsts = PWRSTS_OFF_ON,
  3037. };
  3038. static struct gdsc pcie0_gdsc = {
  3039. .gdscr = 0x6b004,
  3040. .pd = {
  3041. .name = "pcie0",
  3042. },
  3043. .pwrsts = PWRSTS_OFF_ON,
  3044. };
  3045. static struct gdsc pcie1_gdsc = {
  3046. .gdscr = 0x6d004,
  3047. .pd = {
  3048. .name = "pcie1",
  3049. },
  3050. .pwrsts = PWRSTS_OFF_ON,
  3051. };
  3052. static struct gdsc pcie2_gdsc = {
  3053. .gdscr = 0x6e004,
  3054. .pd = {
  3055. .name = "pcie2",
  3056. },
  3057. .pwrsts = PWRSTS_OFF_ON,
  3058. };
  3059. static struct gdsc ufs_gdsc = {
  3060. .gdscr = 0x75004,
  3061. .pd = {
  3062. .name = "ufs",
  3063. },
  3064. .pwrsts = PWRSTS_OFF_ON,
  3065. };
  3066. static struct clk_regmap *gcc_msm8996_clocks[] = {
  3067. [GPLL0_EARLY] = &gpll0_early.clkr,
  3068. [GPLL0] = &gpll0.clkr,
  3069. [GPLL4_EARLY] = &gpll4_early.clkr,
  3070. [GPLL4] = &gpll4.clkr,
  3071. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  3072. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  3073. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  3074. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3075. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3076. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  3077. [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
  3078. [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  3079. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3080. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  3081. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3082. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3083. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  3084. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3085. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3086. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3087. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3088. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3089. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3090. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3091. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3092. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3093. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3094. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3095. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3096. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3097. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3098. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3099. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3100. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3101. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3102. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3103. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3104. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3105. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3106. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3107. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3108. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3109. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3110. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  3111. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3112. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3113. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  3114. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  3115. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  3116. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  3117. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  3118. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  3119. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  3120. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3121. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  3122. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  3123. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  3124. [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
  3125. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3126. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3127. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3128. [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
  3129. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  3130. [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
  3131. [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
  3132. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3133. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3134. [GCC_PERIPH_NOC_USB20_AHB_CLK] = &gcc_periph_noc_usb20_ahb_clk.clkr,
  3135. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  3136. [GCC_MMSS_BIMC_GFX_CLK] = &gcc_mmss_bimc_gfx_clk.clkr,
  3137. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3138. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3139. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3140. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  3141. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  3142. [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
  3143. [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
  3144. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  3145. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3146. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3147. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3148. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3149. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3150. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3151. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3152. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3153. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3154. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3155. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3156. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  3157. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3158. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3159. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3160. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3161. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3162. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3163. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3164. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3165. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3166. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3167. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3168. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3169. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3170. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3171. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3172. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3173. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3174. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3175. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3176. [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
  3177. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3178. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3179. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3180. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3181. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3182. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3183. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3184. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3185. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3186. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3187. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3188. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3189. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3190. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3191. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3192. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3193. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3194. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3195. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3196. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3197. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3198. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3199. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3200. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3201. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3202. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3203. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  3204. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3205. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3206. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3207. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3208. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3209. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3210. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3211. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3212. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3213. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3214. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3215. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3216. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3217. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  3218. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  3219. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  3220. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  3221. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  3222. [GCC_PCIE_PHY_CFG_AHB_CLK] = &gcc_pcie_phy_cfg_ahb_clk.clkr,
  3223. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3224. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3225. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3226. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3227. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3228. [GCC_HLOS1_VOTE_LPASS_CORE_SMMU_CLK] = &gcc_hlos1_vote_lpass_core_smmu_clk.clkr,
  3229. [GCC_HLOS1_VOTE_LPASS_ADSP_SMMU_CLK] = &gcc_hlos1_vote_lpass_adsp_smmu_clk.clkr,
  3230. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3231. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3232. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3233. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  3234. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  3235. [GCC_UFS_SYS_CLK_CORE_CLK] = &gcc_ufs_sys_clk_core_clk.clkr,
  3236. [GCC_UFS_TX_SYMBOL_CLK_CORE_CLK] = &gcc_ufs_tx_symbol_clk_core_clk.clkr,
  3237. [GCC_AGGRE0_SNOC_AXI_CLK] = &gcc_aggre0_snoc_axi_clk.clkr,
  3238. [GCC_AGGRE0_CNOC_AHB_CLK] = &gcc_aggre0_cnoc_ahb_clk.clkr,
  3239. [GCC_SMMU_AGGRE0_AXI_CLK] = &gcc_smmu_aggre0_axi_clk.clkr,
  3240. [GCC_SMMU_AGGRE0_AHB_CLK] = &gcc_smmu_aggre0_ahb_clk.clkr,
  3241. [GCC_AGGRE1_PNOC_AHB_CLK] = &gcc_aggre1_pnoc_ahb_clk.clkr,
  3242. [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
  3243. [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
  3244. [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
  3245. [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
  3246. [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
  3247. [GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr,
  3248. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  3249. [GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr,
  3250. [GCC_RX2_USB2_CLKREF_CLK] = &gcc_rx2_usb2_clkref_clk.clkr,
  3251. [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
  3252. [GCC_EDP_CLKREF_CLK] = &gcc_edp_clkref_clk.clkr,
  3253. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3254. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3255. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3256. [GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr,
  3257. [GCC_DCC_AHB_CLK] = &gcc_dcc_ahb_clk.clkr,
  3258. [GCC_AGGRE0_NOC_MPU_CFG_AHB_CLK] = &gcc_aggre0_noc_mpu_cfg_ahb_clk.clkr,
  3259. [GCC_MMSS_GPLL0_DIV_CLK] = &gcc_mmss_gpll0_div_clk.clkr,
  3260. [GCC_MSS_GPLL0_DIV_CLK] = &gcc_mss_gpll0_div_clk.clkr,
  3261. };
  3262. static struct gdsc *gcc_msm8996_gdscs[] = {
  3263. [AGGRE0_NOC_GDSC] = &aggre0_noc_gdsc,
  3264. [HLOS1_VOTE_AGGRE0_NOC_GDSC] = &hlos1_vote_aggre0_noc_gdsc,
  3265. [HLOS1_VOTE_LPASS_ADSP_GDSC] = &hlos1_vote_lpass_adsp_gdsc,
  3266. [HLOS1_VOTE_LPASS_CORE_GDSC] = &hlos1_vote_lpass_core_gdsc,
  3267. [USB30_GDSC] = &usb30_gdsc,
  3268. [PCIE0_GDSC] = &pcie0_gdsc,
  3269. [PCIE1_GDSC] = &pcie1_gdsc,
  3270. [PCIE2_GDSC] = &pcie2_gdsc,
  3271. [UFS_GDSC] = &ufs_gdsc,
  3272. };
  3273. static const struct qcom_reset_map gcc_msm8996_resets[] = {
  3274. [GCC_SYSTEM_NOC_BCR] = { 0x4000 },
  3275. [GCC_CONFIG_NOC_BCR] = { 0x5000 },
  3276. [GCC_PERIPH_NOC_BCR] = { 0x6000 },
  3277. [GCC_IMEM_BCR] = { 0x8000 },
  3278. [GCC_MMSS_BCR] = { 0x9000 },
  3279. [GCC_PIMEM_BCR] = { 0x0a000 },
  3280. [GCC_QDSS_BCR] = { 0x0c000 },
  3281. [GCC_USB_30_BCR] = { 0x0f000 },
  3282. [GCC_USB_20_BCR] = { 0x12000 },
  3283. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12038 },
  3284. [GCC_QUSB2PHY_SEC_BCR] = { 0x1203c },
  3285. [GCC_USB3_PHY_BCR] = { 0x50020 },
  3286. [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
  3287. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3288. [GCC_SDCC1_BCR] = { 0x13000 },
  3289. [GCC_SDCC2_BCR] = { 0x14000 },
  3290. [GCC_SDCC3_BCR] = { 0x15000 },
  3291. [GCC_SDCC4_BCR] = { 0x16000 },
  3292. [GCC_BLSP1_BCR] = { 0x17000 },
  3293. [GCC_BLSP1_QUP1_BCR] = { 0x19000 },
  3294. [GCC_BLSP1_UART1_BCR] = { 0x1a000 },
  3295. [GCC_BLSP1_QUP2_BCR] = { 0x1b000 },
  3296. [GCC_BLSP1_UART2_BCR] = { 0x1c000 },
  3297. [GCC_BLSP1_QUP3_BCR] = { 0x1d000 },
  3298. [GCC_BLSP1_UART3_BCR] = { 0x1e000 },
  3299. [GCC_BLSP1_QUP4_BCR] = { 0x1f000 },
  3300. [GCC_BLSP1_UART4_BCR] = { 0x20000 },
  3301. [GCC_BLSP1_QUP5_BCR] = { 0x21000 },
  3302. [GCC_BLSP1_UART5_BCR] = { 0x22000 },
  3303. [GCC_BLSP1_QUP6_BCR] = { 0x23000 },
  3304. [GCC_BLSP1_UART6_BCR] = { 0x24000 },
  3305. [GCC_BLSP2_BCR] = { 0x25000 },
  3306. [GCC_BLSP2_QUP1_BCR] = { 0x26000 },
  3307. [GCC_BLSP2_UART1_BCR] = { 0x27000 },
  3308. [GCC_BLSP2_QUP2_BCR] = { 0x28000 },
  3309. [GCC_BLSP2_UART2_BCR] = { 0x29000 },
  3310. [GCC_BLSP2_QUP3_BCR] = { 0x2a000 },
  3311. [GCC_BLSP2_UART3_BCR] = { 0x2b000 },
  3312. [GCC_BLSP2_QUP4_BCR] = { 0x2c000 },
  3313. [GCC_BLSP2_UART4_BCR] = { 0x2d000 },
  3314. [GCC_BLSP2_QUP5_BCR] = { 0x2e000 },
  3315. [GCC_BLSP2_UART5_BCR] = { 0x2f000 },
  3316. [GCC_BLSP2_QUP6_BCR] = { 0x30000 },
  3317. [GCC_BLSP2_UART6_BCR] = { 0x31000 },
  3318. [GCC_PDM_BCR] = { 0x33000 },
  3319. [GCC_PRNG_BCR] = { 0x34000 },
  3320. [GCC_TSIF_BCR] = { 0x36000 },
  3321. [GCC_TCSR_BCR] = { 0x37000 },
  3322. [GCC_BOOT_ROM_BCR] = { 0x38000 },
  3323. [GCC_MSG_RAM_BCR] = { 0x39000 },
  3324. [GCC_TLMM_BCR] = { 0x3a000 },
  3325. [GCC_MPM_BCR] = { 0x3b000 },
  3326. [GCC_SEC_CTRL_BCR] = { 0x3d000 },
  3327. [GCC_SPMI_BCR] = { 0x3f000 },
  3328. [GCC_SPDM_BCR] = { 0x40000 },
  3329. [GCC_CE1_BCR] = { 0x41000 },
  3330. [GCC_BIMC_BCR] = { 0x44000 },
  3331. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 },
  3332. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x49008 },
  3333. [GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49010 },
  3334. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49018 },
  3335. [GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49020 },
  3336. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 },
  3337. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x4a008 },
  3338. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x4a010 },
  3339. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x4a018 },
  3340. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x4a020 },
  3341. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 },
  3342. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 },
  3343. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 },
  3344. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 },
  3345. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 },
  3346. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 },
  3347. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 },
  3348. [GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 },
  3349. [GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 },
  3350. [GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 },
  3351. [GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80010 },
  3352. [GCC_APB2JTAG_BCR] = { 0x4c000 },
  3353. [GCC_RBCPR_CX_BCR] = { 0x4e000 },
  3354. [GCC_RBCPR_MX_BCR] = { 0x4f000 },
  3355. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3356. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3357. [GCC_PCIE_1_BCR] = { 0x6d000 },
  3358. [GCC_PCIE_1_PHY_BCR] = { 0x6d038 },
  3359. [GCC_PCIE_2_BCR] = { 0x6e000 },
  3360. [GCC_PCIE_2_PHY_BCR] = { 0x6e038 },
  3361. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3362. [GCC_PCIE_PHY_COM_BCR] = { 0x6f014 },
  3363. [GCC_PCIE_PHY_COM_NOCSR_BCR] = { 0x6f00c },
  3364. [GCC_DCD_BCR] = { 0x70000 },
  3365. [GCC_OBT_ODT_BCR] = { 0x73000 },
  3366. [GCC_UFS_BCR] = { 0x75000 },
  3367. [GCC_SSC_BCR] = { 0x63000 },
  3368. [GCC_VS_BCR] = { 0x7a000 },
  3369. [GCC_AGGRE0_NOC_BCR] = { 0x81000 },
  3370. [GCC_AGGRE1_NOC_BCR] = { 0x82000 },
  3371. [GCC_AGGRE2_NOC_BCR] = { 0x83000 },
  3372. [GCC_DCC_BCR] = { 0x84000 },
  3373. [GCC_IPA_BCR] = { 0x89000 },
  3374. [GCC_QSPI_BCR] = { 0x8b000 },
  3375. [GCC_SKL_BCR] = { 0x8c000 },
  3376. [GCC_MSMPU_BCR] = { 0x8d000 },
  3377. [GCC_MSS_Q6_BCR] = { 0x8e000 },
  3378. [GCC_QREFS_VBG_CAL_BCR] = { 0x88020 },
  3379. [GCC_MSS_RESTART] = { 0x8f008 },
  3380. };
  3381. static const struct regmap_config gcc_msm8996_regmap_config = {
  3382. .reg_bits = 32,
  3383. .reg_stride = 4,
  3384. .val_bits = 32,
  3385. .max_register = 0x8f010,
  3386. .fast_io = true,
  3387. };
  3388. static const struct qcom_cc_desc gcc_msm8996_desc = {
  3389. .config = &gcc_msm8996_regmap_config,
  3390. .clks = gcc_msm8996_clocks,
  3391. .num_clks = ARRAY_SIZE(gcc_msm8996_clocks),
  3392. .resets = gcc_msm8996_resets,
  3393. .num_resets = ARRAY_SIZE(gcc_msm8996_resets),
  3394. .gdscs = gcc_msm8996_gdscs,
  3395. .num_gdscs = ARRAY_SIZE(gcc_msm8996_gdscs),
  3396. };
  3397. static const struct of_device_id gcc_msm8996_match_table[] = {
  3398. { .compatible = "qcom,gcc-msm8996" },
  3399. { }
  3400. };
  3401. MODULE_DEVICE_TABLE(of, gcc_msm8996_match_table);
  3402. static int gcc_msm8996_probe(struct platform_device *pdev)
  3403. {
  3404. struct device *dev = &pdev->dev;
  3405. int i, ret;
  3406. struct regmap *regmap;
  3407. regmap = qcom_cc_map(pdev, &gcc_msm8996_desc);
  3408. if (IS_ERR(regmap))
  3409. return PTR_ERR(regmap);
  3410. /*
  3411. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  3412. * turned off by hardware during certain apps low power modes.
  3413. */
  3414. regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  3415. for (i = 0; i < ARRAY_SIZE(gcc_msm8996_hws); i++) {
  3416. ret = devm_clk_hw_register(dev, gcc_msm8996_hws[i]);
  3417. if (ret)
  3418. return ret;
  3419. }
  3420. return qcom_cc_really_probe(pdev, &gcc_msm8996_desc, regmap);
  3421. }
  3422. static struct platform_driver gcc_msm8996_driver = {
  3423. .probe = gcc_msm8996_probe,
  3424. .driver = {
  3425. .name = "gcc-msm8996",
  3426. .of_match_table = gcc_msm8996_match_table,
  3427. },
  3428. };
  3429. static int __init gcc_msm8996_init(void)
  3430. {
  3431. return platform_driver_register(&gcc_msm8996_driver);
  3432. }
  3433. core_initcall(gcc_msm8996_init);
  3434. static void __exit gcc_msm8996_exit(void)
  3435. {
  3436. platform_driver_unregister(&gcc_msm8996_driver);
  3437. }
  3438. module_exit(gcc_msm8996_exit);
  3439. MODULE_DESCRIPTION("QCOM GCC MSM8996 Driver");
  3440. MODULE_LICENSE("GPL v2");
  3441. MODULE_ALIAS("platform:gcc-msm8996");