gcc-msm8994.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320
  1. /* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/err.h>
  15. #include <linux/ctype.h>
  16. #include <linux/io.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/module.h>
  20. #include <linux/regmap.h>
  21. #include <dt-bindings/clock/qcom,gcc-msm8994.h>
  22. #include "common.h"
  23. #include "clk-regmap.h"
  24. #include "clk-alpha-pll.h"
  25. #include "clk-rcg.h"
  26. #include "clk-branch.h"
  27. #include "reset.h"
  28. enum {
  29. P_XO,
  30. P_GPLL0,
  31. P_GPLL4,
  32. };
  33. static const struct parent_map gcc_xo_gpll0_map[] = {
  34. { P_XO, 0 },
  35. { P_GPLL0, 1 },
  36. };
  37. static const char * const gcc_xo_gpll0[] = {
  38. "xo",
  39. "gpll0",
  40. };
  41. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  42. { P_XO, 0 },
  43. { P_GPLL0, 1 },
  44. { P_GPLL4, 5 },
  45. };
  46. static const char * const gcc_xo_gpll0_gpll4[] = {
  47. "xo",
  48. "gpll0",
  49. "gpll4",
  50. };
  51. static struct clk_fixed_factor xo = {
  52. .mult = 1,
  53. .div = 1,
  54. .hw.init = &(struct clk_init_data)
  55. {
  56. .name = "xo",
  57. .parent_names = (const char *[]) { "xo_board" },
  58. .num_parents = 1,
  59. .ops = &clk_fixed_factor_ops,
  60. },
  61. };
  62. static struct clk_alpha_pll gpll0_early = {
  63. .offset = 0x00000,
  64. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  65. .clkr = {
  66. .enable_reg = 0x1480,
  67. .enable_mask = BIT(0),
  68. .hw.init = &(struct clk_init_data)
  69. {
  70. .name = "gpll0_early",
  71. .parent_names = (const char *[]) { "xo" },
  72. .num_parents = 1,
  73. .ops = &clk_alpha_pll_ops,
  74. },
  75. },
  76. };
  77. static struct clk_alpha_pll_postdiv gpll0 = {
  78. .offset = 0x00000,
  79. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  80. .clkr.hw.init = &(struct clk_init_data)
  81. {
  82. .name = "gpll0",
  83. .parent_names = (const char *[]) { "gpll0_early" },
  84. .num_parents = 1,
  85. .ops = &clk_alpha_pll_postdiv_ops,
  86. },
  87. };
  88. static struct clk_alpha_pll gpll4_early = {
  89. .offset = 0x1dc0,
  90. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  91. .clkr = {
  92. .enable_reg = 0x1480,
  93. .enable_mask = BIT(4),
  94. .hw.init = &(struct clk_init_data)
  95. {
  96. .name = "gpll4_early",
  97. .parent_names = (const char *[]) { "xo" },
  98. .num_parents = 1,
  99. .ops = &clk_alpha_pll_ops,
  100. },
  101. },
  102. };
  103. static struct clk_alpha_pll_postdiv gpll4 = {
  104. .offset = 0x1dc0,
  105. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  106. .clkr.hw.init = &(struct clk_init_data)
  107. {
  108. .name = "gpll4",
  109. .parent_names = (const char *[]) { "gpll4_early" },
  110. .num_parents = 1,
  111. .ops = &clk_alpha_pll_postdiv_ops,
  112. },
  113. };
  114. static struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  115. F(50000000, P_GPLL0, 12, 0, 0),
  116. F(100000000, P_GPLL0, 6, 0, 0),
  117. F(150000000, P_GPLL0, 4, 0, 0),
  118. F(171430000, P_GPLL0, 3.5, 0, 0),
  119. F(200000000, P_GPLL0, 3, 0, 0),
  120. F(240000000, P_GPLL0, 2.5, 0, 0),
  121. { }
  122. };
  123. static struct clk_rcg2 ufs_axi_clk_src = {
  124. .cmd_rcgr = 0x1d68,
  125. .mnd_width = 8,
  126. .hid_width = 5,
  127. .parent_map = gcc_xo_gpll0_map,
  128. .freq_tbl = ftbl_ufs_axi_clk_src,
  129. .clkr.hw.init = &(struct clk_init_data)
  130. {
  131. .name = "ufs_axi_clk_src",
  132. .parent_names = gcc_xo_gpll0,
  133. .num_parents = 2,
  134. .ops = &clk_rcg2_ops,
  135. },
  136. };
  137. static struct freq_tbl ftbl_usb30_master_clk_src[] = {
  138. F(19200000, P_XO, 1, 0, 0),
  139. F(125000000, P_GPLL0, 1, 5, 24),
  140. { }
  141. };
  142. static struct clk_rcg2 usb30_master_clk_src = {
  143. .cmd_rcgr = 0x03d4,
  144. .mnd_width = 8,
  145. .hid_width = 5,
  146. .parent_map = gcc_xo_gpll0_map,
  147. .freq_tbl = ftbl_usb30_master_clk_src,
  148. .clkr.hw.init = &(struct clk_init_data)
  149. {
  150. .name = "usb30_master_clk_src",
  151. .parent_names = gcc_xo_gpll0,
  152. .num_parents = 2,
  153. .ops = &clk_rcg2_ops,
  154. },
  155. };
  156. static struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
  157. F(19200000, P_XO, 1, 0, 0),
  158. F(50000000, P_GPLL0, 12, 0, 0),
  159. { }
  160. };
  161. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  162. .cmd_rcgr = 0x0660,
  163. .hid_width = 5,
  164. .parent_map = gcc_xo_gpll0_map,
  165. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  166. .clkr.hw.init = &(struct clk_init_data)
  167. {
  168. .name = "blsp1_qup1_i2c_apps_clk_src",
  169. .parent_names = gcc_xo_gpll0,
  170. .num_parents = 2,
  171. .ops = &clk_rcg2_ops,
  172. },
  173. };
  174. static struct freq_tbl ftbl_blspqup_spi_apps_clk_src[] = {
  175. F(960000, P_XO, 10, 1, 2),
  176. F(4800000, P_XO, 4, 0, 0),
  177. F(9600000, P_XO, 2, 0, 0),
  178. F(15000000, P_GPLL0, 10, 1, 4),
  179. F(19200000, P_XO, 1, 0, 0),
  180. F(24000000, P_GPLL0, 12.5, 1, 2),
  181. F(25000000, P_GPLL0, 12, 1, 2),
  182. F(48000000, P_GPLL0, 12.5, 0, 0),
  183. F(50000000, P_GPLL0, 12, 0, 0),
  184. { }
  185. };
  186. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  187. .cmd_rcgr = 0x064c,
  188. .mnd_width = 8,
  189. .hid_width = 5,
  190. .parent_map = gcc_xo_gpll0_map,
  191. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  192. .clkr.hw.init = &(struct clk_init_data)
  193. {
  194. .name = "blsp1_qup1_spi_apps_clk_src",
  195. .parent_names = gcc_xo_gpll0,
  196. .num_parents = 2,
  197. .ops = &clk_rcg2_ops,
  198. },
  199. };
  200. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  201. .cmd_rcgr = 0x06e0,
  202. .hid_width = 5,
  203. .parent_map = gcc_xo_gpll0_map,
  204. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  205. .clkr.hw.init = &(struct clk_init_data)
  206. {
  207. .name = "blsp1_qup2_i2c_apps_clk_src",
  208. .parent_names = gcc_xo_gpll0,
  209. .num_parents = 2,
  210. .ops = &clk_rcg2_ops,
  211. },
  212. };
  213. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  214. .cmd_rcgr = 0x06cc,
  215. .mnd_width = 8,
  216. .hid_width = 5,
  217. .parent_map = gcc_xo_gpll0_map,
  218. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  219. .clkr.hw.init = &(struct clk_init_data)
  220. {
  221. .name = "blsp1_qup2_spi_apps_clk_src",
  222. .parent_names = gcc_xo_gpll0,
  223. .num_parents = 2,
  224. .ops = &clk_rcg2_ops,
  225. },
  226. };
  227. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  228. .cmd_rcgr = 0x0760,
  229. .hid_width = 5,
  230. .parent_map = gcc_xo_gpll0_map,
  231. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  232. .clkr.hw.init = &(struct clk_init_data)
  233. {
  234. .name = "blsp1_qup3_i2c_apps_clk_src",
  235. .parent_names = gcc_xo_gpll0,
  236. .num_parents = 2,
  237. .ops = &clk_rcg2_ops,
  238. },
  239. };
  240. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  241. .cmd_rcgr = 0x074c,
  242. .mnd_width = 8,
  243. .hid_width = 5,
  244. .parent_map = gcc_xo_gpll0_map,
  245. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  246. .clkr.hw.init = &(struct clk_init_data)
  247. {
  248. .name = "blsp1_qup3_spi_apps_clk_src",
  249. .parent_names = gcc_xo_gpll0,
  250. .num_parents = 2,
  251. .ops = &clk_rcg2_ops,
  252. },
  253. };
  254. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  255. .cmd_rcgr = 0x07e0,
  256. .hid_width = 5,
  257. .parent_map = gcc_xo_gpll0_map,
  258. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  259. .clkr.hw.init = &(struct clk_init_data)
  260. {
  261. .name = "blsp1_qup4_i2c_apps_clk_src",
  262. .parent_names = gcc_xo_gpll0,
  263. .num_parents = 2,
  264. .ops = &clk_rcg2_ops,
  265. },
  266. };
  267. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  268. .cmd_rcgr = 0x07cc,
  269. .mnd_width = 8,
  270. .hid_width = 5,
  271. .parent_map = gcc_xo_gpll0_map,
  272. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  273. .clkr.hw.init = &(struct clk_init_data)
  274. {
  275. .name = "blsp1_qup4_spi_apps_clk_src",
  276. .parent_names = gcc_xo_gpll0,
  277. .num_parents = 2,
  278. .ops = &clk_rcg2_ops,
  279. },
  280. };
  281. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  282. .cmd_rcgr = 0x0860,
  283. .hid_width = 5,
  284. .parent_map = gcc_xo_gpll0_map,
  285. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  286. .clkr.hw.init = &(struct clk_init_data)
  287. {
  288. .name = "blsp1_qup5_i2c_apps_clk_src",
  289. .parent_names = gcc_xo_gpll0,
  290. .num_parents = 2,
  291. .ops = &clk_rcg2_ops,
  292. },
  293. };
  294. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  295. .cmd_rcgr = 0x084c,
  296. .mnd_width = 8,
  297. .hid_width = 5,
  298. .parent_map = gcc_xo_gpll0_map,
  299. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  300. .clkr.hw.init = &(struct clk_init_data)
  301. {
  302. .name = "blsp1_qup5_spi_apps_clk_src",
  303. .parent_names = gcc_xo_gpll0,
  304. .num_parents = 2,
  305. .ops = &clk_rcg2_ops,
  306. },
  307. };
  308. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  309. .cmd_rcgr = 0x08e0,
  310. .hid_width = 5,
  311. .parent_map = gcc_xo_gpll0_map,
  312. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  313. .clkr.hw.init = &(struct clk_init_data)
  314. {
  315. .name = "blsp1_qup6_i2c_apps_clk_src",
  316. .parent_names = gcc_xo_gpll0,
  317. .num_parents = 2,
  318. .ops = &clk_rcg2_ops,
  319. },
  320. };
  321. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  322. .cmd_rcgr = 0x08cc,
  323. .mnd_width = 8,
  324. .hid_width = 5,
  325. .parent_map = gcc_xo_gpll0_map,
  326. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  327. .clkr.hw.init = &(struct clk_init_data)
  328. {
  329. .name = "blsp1_qup6_spi_apps_clk_src",
  330. .parent_names = gcc_xo_gpll0,
  331. .num_parents = 2,
  332. .ops = &clk_rcg2_ops,
  333. },
  334. };
  335. static struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
  336. F(3686400, P_GPLL0, 1, 96, 15625),
  337. F(7372800, P_GPLL0, 1, 192, 15625),
  338. F(14745600, P_GPLL0, 1, 384, 15625),
  339. F(16000000, P_GPLL0, 5, 2, 15),
  340. F(19200000, P_XO, 1, 0, 0),
  341. F(24000000, P_GPLL0, 5, 1, 5),
  342. F(32000000, P_GPLL0, 1, 4, 75),
  343. F(40000000, P_GPLL0, 15, 0, 0),
  344. F(46400000, P_GPLL0, 1, 29, 375),
  345. F(48000000, P_GPLL0, 12.5, 0, 0),
  346. F(51200000, P_GPLL0, 1, 32, 375),
  347. F(56000000, P_GPLL0, 1, 7, 75),
  348. F(58982400, P_GPLL0, 1, 1536, 15625),
  349. F(60000000, P_GPLL0, 10, 0, 0),
  350. F(63160000, P_GPLL0, 9.5, 0, 0),
  351. { }
  352. };
  353. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  354. .cmd_rcgr = 0x068c,
  355. .mnd_width = 16,
  356. .hid_width = 5,
  357. .parent_map = gcc_xo_gpll0_map,
  358. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  359. .clkr.hw.init = &(struct clk_init_data)
  360. {
  361. .name = "blsp1_uart1_apps_clk_src",
  362. .parent_names = gcc_xo_gpll0,
  363. .num_parents = 2,
  364. .ops = &clk_rcg2_ops,
  365. },
  366. };
  367. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  368. .cmd_rcgr = 0x070c,
  369. .mnd_width = 16,
  370. .hid_width = 5,
  371. .parent_map = gcc_xo_gpll0_map,
  372. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  373. .clkr.hw.init = &(struct clk_init_data)
  374. {
  375. .name = "blsp1_uart2_apps_clk_src",
  376. .parent_names = gcc_xo_gpll0,
  377. .num_parents = 2,
  378. .ops = &clk_rcg2_ops,
  379. },
  380. };
  381. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  382. .cmd_rcgr = 0x078c,
  383. .mnd_width = 16,
  384. .hid_width = 5,
  385. .parent_map = gcc_xo_gpll0_map,
  386. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  387. .clkr.hw.init = &(struct clk_init_data)
  388. {
  389. .name = "blsp1_uart3_apps_clk_src",
  390. .parent_names = gcc_xo_gpll0,
  391. .num_parents = 2,
  392. .ops = &clk_rcg2_ops,
  393. },
  394. };
  395. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  396. .cmd_rcgr = 0x080c,
  397. .mnd_width = 16,
  398. .hid_width = 5,
  399. .parent_map = gcc_xo_gpll0_map,
  400. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  401. .clkr.hw.init = &(struct clk_init_data)
  402. {
  403. .name = "blsp1_uart4_apps_clk_src",
  404. .parent_names = gcc_xo_gpll0,
  405. .num_parents = 2,
  406. .ops = &clk_rcg2_ops,
  407. },
  408. };
  409. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  410. .cmd_rcgr = 0x088c,
  411. .mnd_width = 16,
  412. .hid_width = 5,
  413. .parent_map = gcc_xo_gpll0_map,
  414. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  415. .clkr.hw.init = &(struct clk_init_data)
  416. {
  417. .name = "blsp1_uart5_apps_clk_src",
  418. .parent_names = gcc_xo_gpll0,
  419. .num_parents = 2,
  420. .ops = &clk_rcg2_ops,
  421. },
  422. };
  423. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  424. .cmd_rcgr = 0x090c,
  425. .mnd_width = 16,
  426. .hid_width = 5,
  427. .parent_map = gcc_xo_gpll0_map,
  428. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  429. .clkr.hw.init = &(struct clk_init_data)
  430. {
  431. .name = "blsp1_uart6_apps_clk_src",
  432. .parent_names = gcc_xo_gpll0,
  433. .num_parents = 2,
  434. .ops = &clk_rcg2_ops,
  435. },
  436. };
  437. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  438. .cmd_rcgr = 0x09a0,
  439. .hid_width = 5,
  440. .parent_map = gcc_xo_gpll0_map,
  441. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  442. .clkr.hw.init = &(struct clk_init_data)
  443. {
  444. .name = "blsp2_qup1_i2c_apps_clk_src",
  445. .parent_names = gcc_xo_gpll0,
  446. .num_parents = 2,
  447. .ops = &clk_rcg2_ops,
  448. },
  449. };
  450. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  451. .cmd_rcgr = 0x098c,
  452. .mnd_width = 8,
  453. .hid_width = 5,
  454. .parent_map = gcc_xo_gpll0_map,
  455. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  456. .clkr.hw.init = &(struct clk_init_data)
  457. {
  458. .name = "blsp2_qup1_spi_apps_clk_src",
  459. .parent_names = gcc_xo_gpll0,
  460. .num_parents = 2,
  461. .ops = &clk_rcg2_ops,
  462. },
  463. };
  464. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  465. .cmd_rcgr = 0x0a20,
  466. .hid_width = 5,
  467. .parent_map = gcc_xo_gpll0_map,
  468. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  469. .clkr.hw.init = &(struct clk_init_data)
  470. {
  471. .name = "blsp2_qup2_i2c_apps_clk_src",
  472. .parent_names = gcc_xo_gpll0,
  473. .num_parents = 2,
  474. .ops = &clk_rcg2_ops,
  475. },
  476. };
  477. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  478. .cmd_rcgr = 0x0a0c,
  479. .mnd_width = 8,
  480. .hid_width = 5,
  481. .parent_map = gcc_xo_gpll0_map,
  482. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  483. .clkr.hw.init = &(struct clk_init_data)
  484. {
  485. .name = "blsp2_qup2_spi_apps_clk_src",
  486. .parent_names = gcc_xo_gpll0,
  487. .num_parents = 2,
  488. .ops = &clk_rcg2_ops,
  489. },
  490. };
  491. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  492. .cmd_rcgr = 0x0aa0,
  493. .hid_width = 5,
  494. .parent_map = gcc_xo_gpll0_map,
  495. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  496. .clkr.hw.init = &(struct clk_init_data)
  497. {
  498. .name = "blsp2_qup3_i2c_apps_clk_src",
  499. .parent_names = gcc_xo_gpll0,
  500. .num_parents = 2,
  501. .ops = &clk_rcg2_ops,
  502. },
  503. };
  504. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  505. .cmd_rcgr = 0x0a8c,
  506. .mnd_width = 8,
  507. .hid_width = 5,
  508. .parent_map = gcc_xo_gpll0_map,
  509. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  510. .clkr.hw.init = &(struct clk_init_data)
  511. {
  512. .name = "blsp2_qup3_spi_apps_clk_src",
  513. .parent_names = gcc_xo_gpll0,
  514. .num_parents = 2,
  515. .ops = &clk_rcg2_ops,
  516. },
  517. };
  518. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  519. .cmd_rcgr = 0x0b20,
  520. .hid_width = 5,
  521. .parent_map = gcc_xo_gpll0_map,
  522. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  523. .clkr.hw.init = &(struct clk_init_data)
  524. {
  525. .name = "blsp2_qup4_i2c_apps_clk_src",
  526. .parent_names = gcc_xo_gpll0,
  527. .num_parents = 2,
  528. .ops = &clk_rcg2_ops,
  529. },
  530. };
  531. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  532. .cmd_rcgr = 0x0b0c,
  533. .mnd_width = 8,
  534. .hid_width = 5,
  535. .parent_map = gcc_xo_gpll0_map,
  536. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  537. .clkr.hw.init = &(struct clk_init_data)
  538. {
  539. .name = "blsp2_qup4_spi_apps_clk_src",
  540. .parent_names = gcc_xo_gpll0,
  541. .num_parents = 2,
  542. .ops = &clk_rcg2_ops,
  543. },
  544. };
  545. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  546. .cmd_rcgr = 0x0ba0,
  547. .hid_width = 5,
  548. .parent_map = gcc_xo_gpll0_map,
  549. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  550. .clkr.hw.init = &(struct clk_init_data)
  551. {
  552. .name = "blsp2_qup5_i2c_apps_clk_src",
  553. .parent_names = gcc_xo_gpll0,
  554. .num_parents = 2,
  555. .ops = &clk_rcg2_ops,
  556. },
  557. };
  558. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  559. .cmd_rcgr = 0x0b8c,
  560. .mnd_width = 8,
  561. .hid_width = 5,
  562. .parent_map = gcc_xo_gpll0_map,
  563. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  564. .clkr.hw.init = &(struct clk_init_data)
  565. {
  566. .name = "blsp2_qup5_spi_apps_clk_src",
  567. .parent_names = gcc_xo_gpll0,
  568. .num_parents = 2,
  569. .ops = &clk_rcg2_ops,
  570. },
  571. };
  572. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  573. .cmd_rcgr = 0x0c20,
  574. .hid_width = 5,
  575. .parent_map = gcc_xo_gpll0_map,
  576. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  577. .clkr.hw.init = &(struct clk_init_data)
  578. {
  579. .name = "blsp2_qup6_i2c_apps_clk_src",
  580. .parent_names = gcc_xo_gpll0,
  581. .num_parents = 2,
  582. .ops = &clk_rcg2_ops,
  583. },
  584. };
  585. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  586. .cmd_rcgr = 0x0c0c,
  587. .mnd_width = 8,
  588. .hid_width = 5,
  589. .parent_map = gcc_xo_gpll0_map,
  590. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  591. .clkr.hw.init = &(struct clk_init_data)
  592. {
  593. .name = "blsp2_qup6_spi_apps_clk_src",
  594. .parent_names = gcc_xo_gpll0,
  595. .num_parents = 2,
  596. .ops = &clk_rcg2_ops,
  597. },
  598. };
  599. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  600. .cmd_rcgr = 0x09cc,
  601. .mnd_width = 16,
  602. .hid_width = 5,
  603. .parent_map = gcc_xo_gpll0_map,
  604. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  605. .clkr.hw.init = &(struct clk_init_data)
  606. {
  607. .name = "blsp2_uart1_apps_clk_src",
  608. .parent_names = gcc_xo_gpll0,
  609. .num_parents = 2,
  610. .ops = &clk_rcg2_ops,
  611. },
  612. };
  613. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  614. .cmd_rcgr = 0x0a4c,
  615. .mnd_width = 16,
  616. .hid_width = 5,
  617. .parent_map = gcc_xo_gpll0_map,
  618. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  619. .clkr.hw.init = &(struct clk_init_data)
  620. {
  621. .name = "blsp2_uart2_apps_clk_src",
  622. .parent_names = gcc_xo_gpll0,
  623. .num_parents = 2,
  624. .ops = &clk_rcg2_ops,
  625. },
  626. };
  627. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  628. .cmd_rcgr = 0x0acc,
  629. .mnd_width = 16,
  630. .hid_width = 5,
  631. .parent_map = gcc_xo_gpll0_map,
  632. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  633. .clkr.hw.init = &(struct clk_init_data)
  634. {
  635. .name = "blsp2_uart3_apps_clk_src",
  636. .parent_names = gcc_xo_gpll0,
  637. .num_parents = 2,
  638. .ops = &clk_rcg2_ops,
  639. },
  640. };
  641. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  642. .cmd_rcgr = 0x0b4c,
  643. .mnd_width = 16,
  644. .hid_width = 5,
  645. .parent_map = gcc_xo_gpll0_map,
  646. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  647. .clkr.hw.init = &(struct clk_init_data)
  648. {
  649. .name = "blsp2_uart4_apps_clk_src",
  650. .parent_names = gcc_xo_gpll0,
  651. .num_parents = 2,
  652. .ops = &clk_rcg2_ops,
  653. },
  654. };
  655. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  656. .cmd_rcgr = 0x0bcc,
  657. .mnd_width = 16,
  658. .hid_width = 5,
  659. .parent_map = gcc_xo_gpll0_map,
  660. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  661. .clkr.hw.init = &(struct clk_init_data)
  662. {
  663. .name = "blsp2_uart5_apps_clk_src",
  664. .parent_names = gcc_xo_gpll0,
  665. .num_parents = 2,
  666. .ops = &clk_rcg2_ops,
  667. },
  668. };
  669. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  670. .cmd_rcgr = 0x0c4c,
  671. .mnd_width = 16,
  672. .hid_width = 5,
  673. .parent_map = gcc_xo_gpll0_map,
  674. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  675. .clkr.hw.init = &(struct clk_init_data)
  676. {
  677. .name = "blsp2_uart6_apps_clk_src",
  678. .parent_names = gcc_xo_gpll0,
  679. .num_parents = 2,
  680. .ops = &clk_rcg2_ops,
  681. },
  682. };
  683. static struct freq_tbl ftbl_gp1_clk_src[] = {
  684. F(19200000, P_XO, 1, 0, 0),
  685. F(100000000, P_GPLL0, 6, 0, 0),
  686. F(200000000, P_GPLL0, 3, 0, 0),
  687. { }
  688. };
  689. static struct clk_rcg2 gp1_clk_src = {
  690. .cmd_rcgr = 0x1904,
  691. .mnd_width = 8,
  692. .hid_width = 5,
  693. .parent_map = gcc_xo_gpll0_map,
  694. .freq_tbl = ftbl_gp1_clk_src,
  695. .clkr.hw.init = &(struct clk_init_data)
  696. {
  697. .name = "gp1_clk_src",
  698. .parent_names = gcc_xo_gpll0,
  699. .num_parents = 2,
  700. .ops = &clk_rcg2_ops,
  701. },
  702. };
  703. static struct freq_tbl ftbl_gp2_clk_src[] = {
  704. F(19200000, P_XO, 1, 0, 0),
  705. F(100000000, P_GPLL0, 6, 0, 0),
  706. F(200000000, P_GPLL0, 3, 0, 0),
  707. { }
  708. };
  709. static struct clk_rcg2 gp2_clk_src = {
  710. .cmd_rcgr = 0x1944,
  711. .mnd_width = 8,
  712. .hid_width = 5,
  713. .parent_map = gcc_xo_gpll0_map,
  714. .freq_tbl = ftbl_gp2_clk_src,
  715. .clkr.hw.init = &(struct clk_init_data)
  716. {
  717. .name = "gp2_clk_src",
  718. .parent_names = gcc_xo_gpll0,
  719. .num_parents = 2,
  720. .ops = &clk_rcg2_ops,
  721. },
  722. };
  723. static struct freq_tbl ftbl_gp3_clk_src[] = {
  724. F(19200000, P_XO, 1, 0, 0),
  725. F(100000000, P_GPLL0, 6, 0, 0),
  726. F(200000000, P_GPLL0, 3, 0, 0),
  727. { }
  728. };
  729. static struct clk_rcg2 gp3_clk_src = {
  730. .cmd_rcgr = 0x1984,
  731. .mnd_width = 8,
  732. .hid_width = 5,
  733. .parent_map = gcc_xo_gpll0_map,
  734. .freq_tbl = ftbl_gp3_clk_src,
  735. .clkr.hw.init = &(struct clk_init_data)
  736. {
  737. .name = "gp3_clk_src",
  738. .parent_names = gcc_xo_gpll0,
  739. .num_parents = 2,
  740. .ops = &clk_rcg2_ops,
  741. },
  742. };
  743. static struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
  744. F(1011000, P_XO, 1, 1, 19),
  745. { }
  746. };
  747. static struct clk_rcg2 pcie_0_aux_clk_src = {
  748. .cmd_rcgr = 0x1b00,
  749. .mnd_width = 8,
  750. .hid_width = 5,
  751. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  752. .clkr.hw.init = &(struct clk_init_data)
  753. {
  754. .name = "pcie_0_aux_clk_src",
  755. .parent_names = (const char *[]) { "xo" },
  756. .num_parents = 1,
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static struct freq_tbl ftbl_pcie_pipe_clk_src[] = {
  761. F(125000000, P_XO, 1, 0, 0),
  762. { }
  763. };
  764. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  765. .cmd_rcgr = 0x1adc,
  766. .hid_width = 5,
  767. .freq_tbl = ftbl_pcie_pipe_clk_src,
  768. .clkr.hw.init = &(struct clk_init_data)
  769. {
  770. .name = "pcie_0_pipe_clk_src",
  771. .parent_names = (const char *[]) { "xo" },
  772. .num_parents = 1,
  773. .ops = &clk_rcg2_ops,
  774. },
  775. };
  776. static struct freq_tbl ftbl_pcie_1_aux_clk_src[] = {
  777. F(1011000, P_XO, 1, 1, 19),
  778. { }
  779. };
  780. static struct clk_rcg2 pcie_1_aux_clk_src = {
  781. .cmd_rcgr = 0x1b80,
  782. .mnd_width = 8,
  783. .hid_width = 5,
  784. .freq_tbl = ftbl_pcie_1_aux_clk_src,
  785. .clkr.hw.init = &(struct clk_init_data)
  786. {
  787. .name = "pcie_1_aux_clk_src",
  788. .parent_names = (const char *[]) { "xo" },
  789. .num_parents = 1,
  790. .ops = &clk_rcg2_ops,
  791. },
  792. };
  793. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  794. .cmd_rcgr = 0x1b5c,
  795. .hid_width = 5,
  796. .freq_tbl = ftbl_pcie_pipe_clk_src,
  797. .clkr.hw.init = &(struct clk_init_data)
  798. {
  799. .name = "pcie_1_pipe_clk_src",
  800. .parent_names = (const char *[]) { "xo" },
  801. .num_parents = 1,
  802. .ops = &clk_rcg2_ops,
  803. },
  804. };
  805. static struct freq_tbl ftbl_pdm2_clk_src[] = {
  806. F(60000000, P_GPLL0, 10, 0, 0),
  807. { }
  808. };
  809. static struct clk_rcg2 pdm2_clk_src = {
  810. .cmd_rcgr = 0x0cd0,
  811. .hid_width = 5,
  812. .parent_map = gcc_xo_gpll0_map,
  813. .freq_tbl = ftbl_pdm2_clk_src,
  814. .clkr.hw.init = &(struct clk_init_data)
  815. {
  816. .name = "pdm2_clk_src",
  817. .parent_names = gcc_xo_gpll0,
  818. .num_parents = 2,
  819. .ops = &clk_rcg2_ops,
  820. },
  821. };
  822. static struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  823. F(144000, P_XO, 16, 3, 25),
  824. F(400000, P_XO, 12, 1, 4),
  825. F(20000000, P_GPLL0, 15, 1, 2),
  826. F(25000000, P_GPLL0, 12, 1, 2),
  827. F(50000000, P_GPLL0, 12, 0, 0),
  828. F(100000000, P_GPLL0, 6, 0, 0),
  829. F(192000000, P_GPLL4, 2, 0, 0),
  830. F(384000000, P_GPLL4, 1, 0, 0),
  831. { }
  832. };
  833. static struct clk_rcg2 sdcc1_apps_clk_src = {
  834. .cmd_rcgr = 0x04d0,
  835. .mnd_width = 8,
  836. .hid_width = 5,
  837. .parent_map = gcc_xo_gpll0_gpll4_map,
  838. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  839. .clkr.hw.init = &(struct clk_init_data)
  840. {
  841. .name = "sdcc1_apps_clk_src",
  842. .parent_names = gcc_xo_gpll0_gpll4,
  843. .num_parents = 3,
  844. .ops = &clk_rcg2_floor_ops,
  845. },
  846. };
  847. static struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
  848. F(144000, P_XO, 16, 3, 25),
  849. F(400000, P_XO, 12, 1, 4),
  850. F(20000000, P_GPLL0, 15, 1, 2),
  851. F(25000000, P_GPLL0, 12, 1, 2),
  852. F(50000000, P_GPLL0, 12, 0, 0),
  853. F(100000000, P_GPLL0, 6, 0, 0),
  854. F(200000000, P_GPLL0, 3, 0, 0),
  855. { }
  856. };
  857. static struct clk_rcg2 sdcc2_apps_clk_src = {
  858. .cmd_rcgr = 0x0510,
  859. .mnd_width = 8,
  860. .hid_width = 5,
  861. .parent_map = gcc_xo_gpll0_map,
  862. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  863. .clkr.hw.init = &(struct clk_init_data)
  864. {
  865. .name = "sdcc2_apps_clk_src",
  866. .parent_names = gcc_xo_gpll0,
  867. .num_parents = 2,
  868. .ops = &clk_rcg2_floor_ops,
  869. },
  870. };
  871. static struct clk_rcg2 sdcc3_apps_clk_src = {
  872. .cmd_rcgr = 0x0550,
  873. .mnd_width = 8,
  874. .hid_width = 5,
  875. .parent_map = gcc_xo_gpll0_map,
  876. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  877. .clkr.hw.init = &(struct clk_init_data)
  878. {
  879. .name = "sdcc3_apps_clk_src",
  880. .parent_names = gcc_xo_gpll0,
  881. .num_parents = 2,
  882. .ops = &clk_rcg2_floor_ops,
  883. },
  884. };
  885. static struct clk_rcg2 sdcc4_apps_clk_src = {
  886. .cmd_rcgr = 0x0590,
  887. .mnd_width = 8,
  888. .hid_width = 5,
  889. .parent_map = gcc_xo_gpll0_map,
  890. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  891. .clkr.hw.init = &(struct clk_init_data)
  892. {
  893. .name = "sdcc4_apps_clk_src",
  894. .parent_names = gcc_xo_gpll0,
  895. .num_parents = 2,
  896. .ops = &clk_rcg2_floor_ops,
  897. },
  898. };
  899. static struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  900. F(105500, P_XO, 1, 1, 182),
  901. { }
  902. };
  903. static struct clk_rcg2 tsif_ref_clk_src = {
  904. .cmd_rcgr = 0x0d90,
  905. .mnd_width = 8,
  906. .hid_width = 5,
  907. .freq_tbl = ftbl_tsif_ref_clk_src,
  908. .clkr.hw.init = &(struct clk_init_data)
  909. {
  910. .name = "tsif_ref_clk_src",
  911. .parent_names = (const char *[]) { "xo" },
  912. .num_parents = 1,
  913. .ops = &clk_rcg2_ops,
  914. },
  915. };
  916. static struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  917. F(19200000, P_XO, 1, 0, 0),
  918. F(60000000, P_GPLL0, 10, 0, 0),
  919. { }
  920. };
  921. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  922. .cmd_rcgr = 0x03e8,
  923. .hid_width = 5,
  924. .parent_map = gcc_xo_gpll0_map,
  925. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  926. .clkr.hw.init = &(struct clk_init_data)
  927. {
  928. .name = "usb30_mock_utmi_clk_src",
  929. .parent_names = gcc_xo_gpll0,
  930. .num_parents = 2,
  931. .ops = &clk_rcg2_ops,
  932. },
  933. };
  934. static struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  935. F(1200000, P_XO, 16, 0, 0),
  936. { }
  937. };
  938. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  939. .cmd_rcgr = 0x1414,
  940. .hid_width = 5,
  941. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  942. .clkr.hw.init = &(struct clk_init_data)
  943. {
  944. .name = "usb3_phy_aux_clk_src",
  945. .parent_names = (const char *[]) { "xo" },
  946. .num_parents = 1,
  947. .ops = &clk_rcg2_ops,
  948. },
  949. };
  950. static struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
  951. F(75000000, P_GPLL0, 8, 0, 0),
  952. { }
  953. };
  954. static struct clk_rcg2 usb_hs_system_clk_src = {
  955. .cmd_rcgr = 0x0490,
  956. .hid_width = 5,
  957. .parent_map = gcc_xo_gpll0_map,
  958. .freq_tbl = ftbl_usb_hs_system_clk_src,
  959. .clkr.hw.init = &(struct clk_init_data)
  960. {
  961. .name = "usb_hs_system_clk_src",
  962. .parent_names = gcc_xo_gpll0,
  963. .num_parents = 2,
  964. .ops = &clk_rcg2_ops,
  965. },
  966. };
  967. static struct clk_branch gcc_blsp1_ahb_clk = {
  968. .halt_reg = 0x05c4,
  969. .halt_check = BRANCH_HALT_VOTED,
  970. .clkr = {
  971. .enable_reg = 0x1484,
  972. .enable_mask = BIT(17),
  973. .hw.init = &(struct clk_init_data)
  974. {
  975. .name = "gcc_blsp1_ahb_clk",
  976. .ops = &clk_branch2_ops,
  977. },
  978. },
  979. };
  980. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  981. .halt_reg = 0x0648,
  982. .clkr = {
  983. .enable_reg = 0x0648,
  984. .enable_mask = BIT(0),
  985. .hw.init = &(struct clk_init_data)
  986. {
  987. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  988. .parent_names = (const char *[]) {
  989. "blsp1_qup1_i2c_apps_clk_src",
  990. },
  991. .num_parents = 1,
  992. .flags = CLK_SET_RATE_PARENT,
  993. .ops = &clk_branch2_ops,
  994. },
  995. },
  996. };
  997. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  998. .halt_reg = 0x0644,
  999. .clkr = {
  1000. .enable_reg = 0x0644,
  1001. .enable_mask = BIT(0),
  1002. .hw.init = &(struct clk_init_data)
  1003. {
  1004. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1005. .parent_names = (const char *[]) {
  1006. "blsp1_qup1_spi_apps_clk_src",
  1007. },
  1008. .num_parents = 1,
  1009. .flags = CLK_SET_RATE_PARENT,
  1010. .ops = &clk_branch2_ops,
  1011. },
  1012. },
  1013. };
  1014. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1015. .halt_reg = 0x06c8,
  1016. .clkr = {
  1017. .enable_reg = 0x06c8,
  1018. .enable_mask = BIT(0),
  1019. .hw.init = &(struct clk_init_data)
  1020. {
  1021. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1022. .parent_names = (const char *[]) {
  1023. "blsp1_qup2_i2c_apps_clk_src",
  1024. },
  1025. .num_parents = 1,
  1026. .flags = CLK_SET_RATE_PARENT,
  1027. .ops = &clk_branch2_ops,
  1028. },
  1029. },
  1030. };
  1031. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1032. .halt_reg = 0x06c4,
  1033. .clkr = {
  1034. .enable_reg = 0x06c4,
  1035. .enable_mask = BIT(0),
  1036. .hw.init = &(struct clk_init_data)
  1037. {
  1038. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1039. .parent_names = (const char *[]) {
  1040. "blsp1_qup2_spi_apps_clk_src",
  1041. },
  1042. .num_parents = 1,
  1043. .flags = CLK_SET_RATE_PARENT,
  1044. .ops = &clk_branch2_ops,
  1045. },
  1046. },
  1047. };
  1048. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1049. .halt_reg = 0x0748,
  1050. .clkr = {
  1051. .enable_reg = 0x0748,
  1052. .enable_mask = BIT(0),
  1053. .hw.init = &(struct clk_init_data)
  1054. {
  1055. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1056. .parent_names = (const char *[]) {
  1057. "blsp1_qup3_i2c_apps_clk_src",
  1058. },
  1059. .num_parents = 1,
  1060. .flags = CLK_SET_RATE_PARENT,
  1061. .ops = &clk_branch2_ops,
  1062. },
  1063. },
  1064. };
  1065. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1066. .halt_reg = 0x0744,
  1067. .clkr = {
  1068. .enable_reg = 0x0744,
  1069. .enable_mask = BIT(0),
  1070. .hw.init = &(struct clk_init_data)
  1071. {
  1072. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1073. .parent_names = (const char *[]) {
  1074. "blsp1_qup3_spi_apps_clk_src",
  1075. },
  1076. .num_parents = 1,
  1077. .flags = CLK_SET_RATE_PARENT,
  1078. .ops = &clk_branch2_ops,
  1079. },
  1080. },
  1081. };
  1082. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1083. .halt_reg = 0x07c8,
  1084. .clkr = {
  1085. .enable_reg = 0x07c8,
  1086. .enable_mask = BIT(0),
  1087. .hw.init = &(struct clk_init_data)
  1088. {
  1089. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1090. .parent_names = (const char *[]) {
  1091. "blsp1_qup4_i2c_apps_clk_src",
  1092. },
  1093. .num_parents = 1,
  1094. .flags = CLK_SET_RATE_PARENT,
  1095. .ops = &clk_branch2_ops,
  1096. },
  1097. },
  1098. };
  1099. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1100. .halt_reg = 0x07c4,
  1101. .clkr = {
  1102. .enable_reg = 0x07c4,
  1103. .enable_mask = BIT(0),
  1104. .hw.init = &(struct clk_init_data)
  1105. {
  1106. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1107. .parent_names = (const char *[]) {
  1108. "blsp1_qup4_spi_apps_clk_src",
  1109. },
  1110. .num_parents = 1,
  1111. .flags = CLK_SET_RATE_PARENT,
  1112. .ops = &clk_branch2_ops,
  1113. },
  1114. },
  1115. };
  1116. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1117. .halt_reg = 0x0848,
  1118. .clkr = {
  1119. .enable_reg = 0x0848,
  1120. .enable_mask = BIT(0),
  1121. .hw.init = &(struct clk_init_data)
  1122. {
  1123. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1124. .parent_names = (const char *[]) {
  1125. "blsp1_qup5_i2c_apps_clk_src",
  1126. },
  1127. .num_parents = 1,
  1128. .flags = CLK_SET_RATE_PARENT,
  1129. .ops = &clk_branch2_ops,
  1130. },
  1131. },
  1132. };
  1133. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1134. .halt_reg = 0x0844,
  1135. .clkr = {
  1136. .enable_reg = 0x0844,
  1137. .enable_mask = BIT(0),
  1138. .hw.init = &(struct clk_init_data)
  1139. {
  1140. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1141. .parent_names = (const char *[]) {
  1142. "blsp1_qup5_spi_apps_clk_src",
  1143. },
  1144. .num_parents = 1,
  1145. .flags = CLK_SET_RATE_PARENT,
  1146. .ops = &clk_branch2_ops,
  1147. },
  1148. },
  1149. };
  1150. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1151. .halt_reg = 0x08c8,
  1152. .clkr = {
  1153. .enable_reg = 0x08c8,
  1154. .enable_mask = BIT(0),
  1155. .hw.init = &(struct clk_init_data)
  1156. {
  1157. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1158. .parent_names = (const char *[]) {
  1159. "blsp1_qup6_i2c_apps_clk_src",
  1160. },
  1161. .num_parents = 1,
  1162. .flags = CLK_SET_RATE_PARENT,
  1163. .ops = &clk_branch2_ops,
  1164. },
  1165. },
  1166. };
  1167. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1168. .halt_reg = 0x08c4,
  1169. .clkr = {
  1170. .enable_reg = 0x08c4,
  1171. .enable_mask = BIT(0),
  1172. .hw.init = &(struct clk_init_data)
  1173. {
  1174. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1175. .parent_names = (const char *[]) {
  1176. "blsp1_qup6_spi_apps_clk_src",
  1177. },
  1178. .num_parents = 1,
  1179. .flags = CLK_SET_RATE_PARENT,
  1180. .ops = &clk_branch2_ops,
  1181. },
  1182. },
  1183. };
  1184. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1185. .halt_reg = 0x0684,
  1186. .clkr = {
  1187. .enable_reg = 0x0684,
  1188. .enable_mask = BIT(0),
  1189. .hw.init = &(struct clk_init_data)
  1190. {
  1191. .name = "gcc_blsp1_uart1_apps_clk",
  1192. .parent_names = (const char *[]) {
  1193. "blsp1_uart1_apps_clk_src",
  1194. },
  1195. .num_parents = 1,
  1196. .flags = CLK_SET_RATE_PARENT,
  1197. .ops = &clk_branch2_ops,
  1198. },
  1199. },
  1200. };
  1201. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1202. .halt_reg = 0x0704,
  1203. .clkr = {
  1204. .enable_reg = 0x0704,
  1205. .enable_mask = BIT(0),
  1206. .hw.init = &(struct clk_init_data)
  1207. {
  1208. .name = "gcc_blsp1_uart2_apps_clk",
  1209. .parent_names = (const char *[]) {
  1210. "blsp1_uart2_apps_clk_src",
  1211. },
  1212. .num_parents = 1,
  1213. .flags = CLK_SET_RATE_PARENT,
  1214. .ops = &clk_branch2_ops,
  1215. },
  1216. },
  1217. };
  1218. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1219. .halt_reg = 0x0784,
  1220. .clkr = {
  1221. .enable_reg = 0x0784,
  1222. .enable_mask = BIT(0),
  1223. .hw.init = &(struct clk_init_data)
  1224. {
  1225. .name = "gcc_blsp1_uart3_apps_clk",
  1226. .parent_names = (const char *[]) {
  1227. "blsp1_uart3_apps_clk_src",
  1228. },
  1229. .num_parents = 1,
  1230. .flags = CLK_SET_RATE_PARENT,
  1231. .ops = &clk_branch2_ops,
  1232. },
  1233. },
  1234. };
  1235. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1236. .halt_reg = 0x0804,
  1237. .clkr = {
  1238. .enable_reg = 0x0804,
  1239. .enable_mask = BIT(0),
  1240. .hw.init = &(struct clk_init_data)
  1241. {
  1242. .name = "gcc_blsp1_uart4_apps_clk",
  1243. .parent_names = (const char *[]) {
  1244. "blsp1_uart4_apps_clk_src",
  1245. },
  1246. .num_parents = 1,
  1247. .flags = CLK_SET_RATE_PARENT,
  1248. .ops = &clk_branch2_ops,
  1249. },
  1250. },
  1251. };
  1252. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1253. .halt_reg = 0x0884,
  1254. .clkr = {
  1255. .enable_reg = 0x0884,
  1256. .enable_mask = BIT(0),
  1257. .hw.init = &(struct clk_init_data)
  1258. {
  1259. .name = "gcc_blsp1_uart5_apps_clk",
  1260. .parent_names = (const char *[]) {
  1261. "blsp1_uart5_apps_clk_src",
  1262. },
  1263. .num_parents = 1,
  1264. .flags = CLK_SET_RATE_PARENT,
  1265. .ops = &clk_branch2_ops,
  1266. },
  1267. },
  1268. };
  1269. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1270. .halt_reg = 0x0904,
  1271. .clkr = {
  1272. .enable_reg = 0x0904,
  1273. .enable_mask = BIT(0),
  1274. .hw.init = &(struct clk_init_data)
  1275. {
  1276. .name = "gcc_blsp1_uart6_apps_clk",
  1277. .parent_names = (const char *[]) {
  1278. "blsp1_uart6_apps_clk_src",
  1279. },
  1280. .num_parents = 1,
  1281. .flags = CLK_SET_RATE_PARENT,
  1282. .ops = &clk_branch2_ops,
  1283. },
  1284. },
  1285. };
  1286. static struct clk_branch gcc_blsp2_ahb_clk = {
  1287. .halt_reg = 0x0944,
  1288. .halt_check = BRANCH_HALT_VOTED,
  1289. .clkr = {
  1290. .enable_reg = 0x1484,
  1291. .enable_mask = BIT(15),
  1292. .hw.init = &(struct clk_init_data)
  1293. {
  1294. .name = "gcc_blsp2_ahb_clk",
  1295. .ops = &clk_branch2_ops,
  1296. },
  1297. },
  1298. };
  1299. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1300. .halt_reg = 0x0988,
  1301. .clkr = {
  1302. .enable_reg = 0x0988,
  1303. .enable_mask = BIT(0),
  1304. .hw.init = &(struct clk_init_data)
  1305. {
  1306. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1307. .parent_names = (const char *[]) {
  1308. "blsp2_qup1_i2c_apps_clk_src",
  1309. },
  1310. .num_parents = 1,
  1311. .flags = CLK_SET_RATE_PARENT,
  1312. .ops = &clk_branch2_ops,
  1313. },
  1314. },
  1315. };
  1316. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1317. .halt_reg = 0x0984,
  1318. .clkr = {
  1319. .enable_reg = 0x0984,
  1320. .enable_mask = BIT(0),
  1321. .hw.init = &(struct clk_init_data)
  1322. {
  1323. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1324. .parent_names = (const char *[]) {
  1325. "blsp2_qup1_spi_apps_clk_src",
  1326. },
  1327. .num_parents = 1,
  1328. .flags = CLK_SET_RATE_PARENT,
  1329. .ops = &clk_branch2_ops,
  1330. },
  1331. },
  1332. };
  1333. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1334. .halt_reg = 0x0a08,
  1335. .clkr = {
  1336. .enable_reg = 0x0a08,
  1337. .enable_mask = BIT(0),
  1338. .hw.init = &(struct clk_init_data)
  1339. {
  1340. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1341. .parent_names = (const char *[]) {
  1342. "blsp2_qup2_i2c_apps_clk_src",
  1343. },
  1344. .num_parents = 1,
  1345. .flags = CLK_SET_RATE_PARENT,
  1346. .ops = &clk_branch2_ops,
  1347. },
  1348. },
  1349. };
  1350. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1351. .halt_reg = 0x0a04,
  1352. .clkr = {
  1353. .enable_reg = 0x0a04,
  1354. .enable_mask = BIT(0),
  1355. .hw.init = &(struct clk_init_data)
  1356. {
  1357. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1358. .parent_names = (const char *[]) {
  1359. "blsp2_qup2_spi_apps_clk_src",
  1360. },
  1361. .num_parents = 1,
  1362. .flags = CLK_SET_RATE_PARENT,
  1363. .ops = &clk_branch2_ops,
  1364. },
  1365. },
  1366. };
  1367. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1368. .halt_reg = 0x0a88,
  1369. .clkr = {
  1370. .enable_reg = 0x0a88,
  1371. .enable_mask = BIT(0),
  1372. .hw.init = &(struct clk_init_data)
  1373. {
  1374. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1375. .parent_names = (const char *[]) {
  1376. "blsp2_qup3_i2c_apps_clk_src",
  1377. },
  1378. .num_parents = 1,
  1379. .flags = CLK_SET_RATE_PARENT,
  1380. .ops = &clk_branch2_ops,
  1381. },
  1382. },
  1383. };
  1384. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1385. .halt_reg = 0x0a84,
  1386. .clkr = {
  1387. .enable_reg = 0x0a84,
  1388. .enable_mask = BIT(0),
  1389. .hw.init = &(struct clk_init_data)
  1390. {
  1391. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1392. .parent_names = (const char *[]) {
  1393. "blsp2_qup3_spi_apps_clk_src",
  1394. },
  1395. .num_parents = 1,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. .ops = &clk_branch2_ops,
  1398. },
  1399. },
  1400. };
  1401. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1402. .halt_reg = 0x0b08,
  1403. .clkr = {
  1404. .enable_reg = 0x0b08,
  1405. .enable_mask = BIT(0),
  1406. .hw.init = &(struct clk_init_data)
  1407. {
  1408. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1409. .parent_names = (const char *[]) {
  1410. "blsp2_qup4_i2c_apps_clk_src",
  1411. },
  1412. .num_parents = 1,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1419. .halt_reg = 0x0b04,
  1420. .clkr = {
  1421. .enable_reg = 0x0b04,
  1422. .enable_mask = BIT(0),
  1423. .hw.init = &(struct clk_init_data)
  1424. {
  1425. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1426. .parent_names = (const char *[]) {
  1427. "blsp2_qup4_spi_apps_clk_src",
  1428. },
  1429. .num_parents = 1,
  1430. .flags = CLK_SET_RATE_PARENT,
  1431. .ops = &clk_branch2_ops,
  1432. },
  1433. },
  1434. };
  1435. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1436. .halt_reg = 0x0b88,
  1437. .clkr = {
  1438. .enable_reg = 0x0b88,
  1439. .enable_mask = BIT(0),
  1440. .hw.init = &(struct clk_init_data)
  1441. {
  1442. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1443. .parent_names = (const char *[]) {
  1444. "blsp2_qup5_i2c_apps_clk_src",
  1445. },
  1446. .num_parents = 1,
  1447. .flags = CLK_SET_RATE_PARENT,
  1448. .ops = &clk_branch2_ops,
  1449. },
  1450. },
  1451. };
  1452. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1453. .halt_reg = 0x0b84,
  1454. .clkr = {
  1455. .enable_reg = 0x0b84,
  1456. .enable_mask = BIT(0),
  1457. .hw.init = &(struct clk_init_data)
  1458. {
  1459. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1460. .parent_names = (const char *[]) {
  1461. "blsp2_qup5_spi_apps_clk_src",
  1462. },
  1463. .num_parents = 1,
  1464. .flags = CLK_SET_RATE_PARENT,
  1465. .ops = &clk_branch2_ops,
  1466. },
  1467. },
  1468. };
  1469. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1470. .halt_reg = 0x0c08,
  1471. .clkr = {
  1472. .enable_reg = 0x0c08,
  1473. .enable_mask = BIT(0),
  1474. .hw.init = &(struct clk_init_data)
  1475. {
  1476. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1477. .parent_names = (const char *[]) {
  1478. "blsp2_qup6_i2c_apps_clk_src",
  1479. },
  1480. .num_parents = 1,
  1481. .flags = CLK_SET_RATE_PARENT,
  1482. .ops = &clk_branch2_ops,
  1483. },
  1484. },
  1485. };
  1486. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1487. .halt_reg = 0x0c04,
  1488. .clkr = {
  1489. .enable_reg = 0x0c04,
  1490. .enable_mask = BIT(0),
  1491. .hw.init = &(struct clk_init_data)
  1492. {
  1493. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1494. .parent_names = (const char *[]) {
  1495. "blsp2_qup6_spi_apps_clk_src",
  1496. },
  1497. .num_parents = 1,
  1498. .flags = CLK_SET_RATE_PARENT,
  1499. .ops = &clk_branch2_ops,
  1500. },
  1501. },
  1502. };
  1503. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1504. .halt_reg = 0x09c4,
  1505. .clkr = {
  1506. .enable_reg = 0x09c4,
  1507. .enable_mask = BIT(0),
  1508. .hw.init = &(struct clk_init_data)
  1509. {
  1510. .name = "gcc_blsp2_uart1_apps_clk",
  1511. .parent_names = (const char *[]) {
  1512. "blsp2_uart1_apps_clk_src",
  1513. },
  1514. .num_parents = 1,
  1515. .flags = CLK_SET_RATE_PARENT,
  1516. .ops = &clk_branch2_ops,
  1517. },
  1518. },
  1519. };
  1520. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1521. .halt_reg = 0x0a44,
  1522. .clkr = {
  1523. .enable_reg = 0x0a44,
  1524. .enable_mask = BIT(0),
  1525. .hw.init = &(struct clk_init_data)
  1526. {
  1527. .name = "gcc_blsp2_uart2_apps_clk",
  1528. .parent_names = (const char *[]) {
  1529. "blsp2_uart2_apps_clk_src",
  1530. },
  1531. .num_parents = 1,
  1532. .flags = CLK_SET_RATE_PARENT,
  1533. .ops = &clk_branch2_ops,
  1534. },
  1535. },
  1536. };
  1537. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1538. .halt_reg = 0x0ac4,
  1539. .clkr = {
  1540. .enable_reg = 0x0ac4,
  1541. .enable_mask = BIT(0),
  1542. .hw.init = &(struct clk_init_data)
  1543. {
  1544. .name = "gcc_blsp2_uart3_apps_clk",
  1545. .parent_names = (const char *[]) {
  1546. "blsp2_uart3_apps_clk_src",
  1547. },
  1548. .num_parents = 1,
  1549. .flags = CLK_SET_RATE_PARENT,
  1550. .ops = &clk_branch2_ops,
  1551. },
  1552. },
  1553. };
  1554. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1555. .halt_reg = 0x0b44,
  1556. .clkr = {
  1557. .enable_reg = 0x0b44,
  1558. .enable_mask = BIT(0),
  1559. .hw.init = &(struct clk_init_data)
  1560. {
  1561. .name = "gcc_blsp2_uart4_apps_clk",
  1562. .parent_names = (const char *[]) {
  1563. "blsp2_uart4_apps_clk_src",
  1564. },
  1565. .num_parents = 1,
  1566. .flags = CLK_SET_RATE_PARENT,
  1567. .ops = &clk_branch2_ops,
  1568. },
  1569. },
  1570. };
  1571. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1572. .halt_reg = 0x0bc4,
  1573. .clkr = {
  1574. .enable_reg = 0x0bc4,
  1575. .enable_mask = BIT(0),
  1576. .hw.init = &(struct clk_init_data)
  1577. {
  1578. .name = "gcc_blsp2_uart5_apps_clk",
  1579. .parent_names = (const char *[]) {
  1580. "blsp2_uart5_apps_clk_src",
  1581. },
  1582. .num_parents = 1,
  1583. .flags = CLK_SET_RATE_PARENT,
  1584. .ops = &clk_branch2_ops,
  1585. },
  1586. },
  1587. };
  1588. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1589. .halt_reg = 0x0c44,
  1590. .clkr = {
  1591. .enable_reg = 0x0c44,
  1592. .enable_mask = BIT(0),
  1593. .hw.init = &(struct clk_init_data)
  1594. {
  1595. .name = "gcc_blsp2_uart6_apps_clk",
  1596. .parent_names = (const char *[]) {
  1597. "blsp2_uart6_apps_clk_src",
  1598. },
  1599. .num_parents = 1,
  1600. .flags = CLK_SET_RATE_PARENT,
  1601. .ops = &clk_branch2_ops,
  1602. },
  1603. },
  1604. };
  1605. static struct clk_branch gcc_gp1_clk = {
  1606. .halt_reg = 0x1900,
  1607. .clkr = {
  1608. .enable_reg = 0x1900,
  1609. .enable_mask = BIT(0),
  1610. .hw.init = &(struct clk_init_data)
  1611. {
  1612. .name = "gcc_gp1_clk",
  1613. .parent_names = (const char *[]) {
  1614. "gp1_clk_src",
  1615. },
  1616. .num_parents = 1,
  1617. .flags = CLK_SET_RATE_PARENT,
  1618. .ops = &clk_branch2_ops,
  1619. },
  1620. },
  1621. };
  1622. static struct clk_branch gcc_gp2_clk = {
  1623. .halt_reg = 0x1940,
  1624. .clkr = {
  1625. .enable_reg = 0x1940,
  1626. .enable_mask = BIT(0),
  1627. .hw.init = &(struct clk_init_data)
  1628. {
  1629. .name = "gcc_gp2_clk",
  1630. .parent_names = (const char *[]) {
  1631. "gp2_clk_src",
  1632. },
  1633. .num_parents = 1,
  1634. .flags = CLK_SET_RATE_PARENT,
  1635. .ops = &clk_branch2_ops,
  1636. },
  1637. },
  1638. };
  1639. static struct clk_branch gcc_gp3_clk = {
  1640. .halt_reg = 0x1980,
  1641. .clkr = {
  1642. .enable_reg = 0x1980,
  1643. .enable_mask = BIT(0),
  1644. .hw.init = &(struct clk_init_data)
  1645. {
  1646. .name = "gcc_gp3_clk",
  1647. .parent_names = (const char *[]) {
  1648. "gp3_clk_src",
  1649. },
  1650. .num_parents = 1,
  1651. .flags = CLK_SET_RATE_PARENT,
  1652. .ops = &clk_branch2_ops,
  1653. },
  1654. },
  1655. };
  1656. static struct clk_branch gcc_pcie_0_aux_clk = {
  1657. .halt_reg = 0x1ad4,
  1658. .clkr = {
  1659. .enable_reg = 0x1ad4,
  1660. .enable_mask = BIT(0),
  1661. .hw.init = &(struct clk_init_data)
  1662. {
  1663. .name = "gcc_pcie_0_aux_clk",
  1664. .parent_names = (const char *[]) {
  1665. "pcie_0_aux_clk_src",
  1666. },
  1667. .num_parents = 1,
  1668. .flags = CLK_SET_RATE_PARENT,
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1674. .halt_reg = 0x1ad8,
  1675. .halt_check = BRANCH_HALT_DELAY,
  1676. .clkr = {
  1677. .enable_reg = 0x1ad8,
  1678. .enable_mask = BIT(0),
  1679. .hw.init = &(struct clk_init_data)
  1680. {
  1681. .name = "gcc_pcie_0_pipe_clk",
  1682. .parent_names = (const char *[]) {
  1683. "pcie_0_pipe_clk_src",
  1684. },
  1685. .num_parents = 1,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch gcc_pcie_1_aux_clk = {
  1692. .halt_reg = 0x1b54,
  1693. .clkr = {
  1694. .enable_reg = 0x1b54,
  1695. .enable_mask = BIT(0),
  1696. .hw.init = &(struct clk_init_data)
  1697. {
  1698. .name = "gcc_pcie_1_aux_clk",
  1699. .parent_names = (const char *[]) {
  1700. "pcie_1_aux_clk_src",
  1701. },
  1702. .num_parents = 1,
  1703. .flags = CLK_SET_RATE_PARENT,
  1704. .ops = &clk_branch2_ops,
  1705. },
  1706. },
  1707. };
  1708. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1709. .halt_reg = 0x1b58,
  1710. .halt_check = BRANCH_HALT_DELAY,
  1711. .clkr = {
  1712. .enable_reg = 0x1b58,
  1713. .enable_mask = BIT(0),
  1714. .hw.init = &(struct clk_init_data)
  1715. {
  1716. .name = "gcc_pcie_1_pipe_clk",
  1717. .parent_names = (const char *[]) {
  1718. "pcie_1_pipe_clk_src",
  1719. },
  1720. .num_parents = 1,
  1721. .flags = CLK_SET_RATE_PARENT,
  1722. .ops = &clk_branch2_ops,
  1723. },
  1724. },
  1725. };
  1726. static struct clk_branch gcc_pdm2_clk = {
  1727. .halt_reg = 0x0ccc,
  1728. .clkr = {
  1729. .enable_reg = 0x0ccc,
  1730. .enable_mask = BIT(0),
  1731. .hw.init = &(struct clk_init_data)
  1732. {
  1733. .name = "gcc_pdm2_clk",
  1734. .parent_names = (const char *[]) {
  1735. "pdm2_clk_src",
  1736. },
  1737. .num_parents = 1,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch gcc_sdcc1_apps_clk = {
  1744. .halt_reg = 0x04c4,
  1745. .clkr = {
  1746. .enable_reg = 0x04c4,
  1747. .enable_mask = BIT(0),
  1748. .hw.init = &(struct clk_init_data)
  1749. {
  1750. .name = "gcc_sdcc1_apps_clk",
  1751. .parent_names = (const char *[]) {
  1752. "sdcc1_apps_clk_src",
  1753. },
  1754. .num_parents = 1,
  1755. .flags = CLK_SET_RATE_PARENT,
  1756. .ops = &clk_branch2_ops,
  1757. },
  1758. },
  1759. };
  1760. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1761. .halt_reg = 0x04c8,
  1762. .clkr = {
  1763. .enable_reg = 0x04c8,
  1764. .enable_mask = BIT(0),
  1765. .hw.init = &(struct clk_init_data)
  1766. {
  1767. .name = "gcc_sdcc1_ahb_clk",
  1768. .parent_names = (const char *[]){
  1769. "periph_noc_clk_src",
  1770. },
  1771. .num_parents = 1,
  1772. .ops = &clk_branch2_ops,
  1773. },
  1774. },
  1775. };
  1776. static struct clk_branch gcc_sdcc2_apps_clk = {
  1777. .halt_reg = 0x0504,
  1778. .clkr = {
  1779. .enable_reg = 0x0504,
  1780. .enable_mask = BIT(0),
  1781. .hw.init = &(struct clk_init_data)
  1782. {
  1783. .name = "gcc_sdcc2_apps_clk",
  1784. .parent_names = (const char *[]) {
  1785. "sdcc2_apps_clk_src",
  1786. },
  1787. .num_parents = 1,
  1788. .flags = CLK_SET_RATE_PARENT,
  1789. .ops = &clk_branch2_ops,
  1790. },
  1791. },
  1792. };
  1793. static struct clk_branch gcc_sdcc3_apps_clk = {
  1794. .halt_reg = 0x0544,
  1795. .clkr = {
  1796. .enable_reg = 0x0544,
  1797. .enable_mask = BIT(0),
  1798. .hw.init = &(struct clk_init_data)
  1799. {
  1800. .name = "gcc_sdcc3_apps_clk",
  1801. .parent_names = (const char *[]) {
  1802. "sdcc3_apps_clk_src",
  1803. },
  1804. .num_parents = 1,
  1805. .flags = CLK_SET_RATE_PARENT,
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch gcc_sdcc4_apps_clk = {
  1811. .halt_reg = 0x0584,
  1812. .clkr = {
  1813. .enable_reg = 0x0584,
  1814. .enable_mask = BIT(0),
  1815. .hw.init = &(struct clk_init_data)
  1816. {
  1817. .name = "gcc_sdcc4_apps_clk",
  1818. .parent_names = (const char *[]) {
  1819. "sdcc4_apps_clk_src",
  1820. },
  1821. .num_parents = 1,
  1822. .flags = CLK_SET_RATE_PARENT,
  1823. .ops = &clk_branch2_ops,
  1824. },
  1825. },
  1826. };
  1827. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1828. .halt_reg = 0x1d7c,
  1829. .clkr = {
  1830. .enable_reg = 0x1d7c,
  1831. .enable_mask = BIT(0),
  1832. .hw.init = &(struct clk_init_data)
  1833. {
  1834. .name = "gcc_sys_noc_ufs_axi_clk",
  1835. .parent_names = (const char *[]) {
  1836. "ufs_axi_clk_src",
  1837. },
  1838. .num_parents = 1,
  1839. .flags = CLK_SET_RATE_PARENT,
  1840. .ops = &clk_branch2_ops,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1845. .halt_reg = 0x03fc,
  1846. .clkr = {
  1847. .enable_reg = 0x03fc,
  1848. .enable_mask = BIT(0),
  1849. .hw.init = &(struct clk_init_data)
  1850. {
  1851. .name = "gcc_sys_noc_usb3_axi_clk",
  1852. .parent_names = (const char *[]) {
  1853. "usb30_master_clk_src",
  1854. },
  1855. .num_parents = 1,
  1856. .flags = CLK_SET_RATE_PARENT,
  1857. .ops = &clk_branch2_ops,
  1858. },
  1859. },
  1860. };
  1861. static struct clk_branch gcc_tsif_ref_clk = {
  1862. .halt_reg = 0x0d88,
  1863. .clkr = {
  1864. .enable_reg = 0x0d88,
  1865. .enable_mask = BIT(0),
  1866. .hw.init = &(struct clk_init_data)
  1867. {
  1868. .name = "gcc_tsif_ref_clk",
  1869. .parent_names = (const char *[]) {
  1870. "tsif_ref_clk_src",
  1871. },
  1872. .num_parents = 1,
  1873. .flags = CLK_SET_RATE_PARENT,
  1874. .ops = &clk_branch2_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch gcc_ufs_axi_clk = {
  1879. .halt_reg = 0x1d48,
  1880. .clkr = {
  1881. .enable_reg = 0x1d48,
  1882. .enable_mask = BIT(0),
  1883. .hw.init = &(struct clk_init_data)
  1884. {
  1885. .name = "gcc_ufs_axi_clk",
  1886. .parent_names = (const char *[]) {
  1887. "ufs_axi_clk_src",
  1888. },
  1889. .num_parents = 1,
  1890. .flags = CLK_SET_RATE_PARENT,
  1891. .ops = &clk_branch2_ops,
  1892. },
  1893. },
  1894. };
  1895. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  1896. .halt_reg = 0x1d54,
  1897. .clkr = {
  1898. .enable_reg = 0x1d54,
  1899. .enable_mask = BIT(0),
  1900. .hw.init = &(struct clk_init_data)
  1901. {
  1902. .name = "gcc_ufs_rx_cfg_clk",
  1903. .parent_names = (const char *[]) {
  1904. "ufs_axi_clk_src",
  1905. },
  1906. .num_parents = 1,
  1907. .flags = CLK_SET_RATE_PARENT,
  1908. .ops = &clk_branch2_ops,
  1909. },
  1910. },
  1911. };
  1912. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  1913. .halt_reg = 0x1d50,
  1914. .clkr = {
  1915. .enable_reg = 0x1d50,
  1916. .enable_mask = BIT(0),
  1917. .hw.init = &(struct clk_init_data)
  1918. {
  1919. .name = "gcc_ufs_tx_cfg_clk",
  1920. .parent_names = (const char *[]) {
  1921. "ufs_axi_clk_src",
  1922. },
  1923. .num_parents = 1,
  1924. .flags = CLK_SET_RATE_PARENT,
  1925. .ops = &clk_branch2_ops,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch gcc_usb30_master_clk = {
  1930. .halt_reg = 0x03c8,
  1931. .clkr = {
  1932. .enable_reg = 0x03c8,
  1933. .enable_mask = BIT(0),
  1934. .hw.init = &(struct clk_init_data)
  1935. {
  1936. .name = "gcc_usb30_master_clk",
  1937. .parent_names = (const char *[]) {
  1938. "usb30_master_clk_src",
  1939. },
  1940. .num_parents = 1,
  1941. .flags = CLK_SET_RATE_PARENT,
  1942. .ops = &clk_branch2_ops,
  1943. },
  1944. },
  1945. };
  1946. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1947. .halt_reg = 0x03d0,
  1948. .clkr = {
  1949. .enable_reg = 0x03d0,
  1950. .enable_mask = BIT(0),
  1951. .hw.init = &(struct clk_init_data)
  1952. {
  1953. .name = "gcc_usb30_mock_utmi_clk",
  1954. .parent_names = (const char *[]) {
  1955. "usb30_mock_utmi_clk_src",
  1956. },
  1957. .num_parents = 1,
  1958. .flags = CLK_SET_RATE_PARENT,
  1959. .ops = &clk_branch2_ops,
  1960. },
  1961. },
  1962. };
  1963. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1964. .halt_reg = 0x1408,
  1965. .clkr = {
  1966. .enable_reg = 0x1408,
  1967. .enable_mask = BIT(0),
  1968. .hw.init = &(struct clk_init_data)
  1969. {
  1970. .name = "gcc_usb3_phy_aux_clk",
  1971. .parent_names = (const char *[]) {
  1972. "usb3_phy_aux_clk_src",
  1973. },
  1974. .num_parents = 1,
  1975. .flags = CLK_SET_RATE_PARENT,
  1976. .ops = &clk_branch2_ops,
  1977. },
  1978. },
  1979. };
  1980. static struct clk_branch gcc_usb_hs_system_clk = {
  1981. .halt_reg = 0x0484,
  1982. .clkr = {
  1983. .enable_reg = 0x0484,
  1984. .enable_mask = BIT(0),
  1985. .hw.init = &(struct clk_init_data)
  1986. {
  1987. .name = "gcc_usb_hs_system_clk",
  1988. .parent_names = (const char *[]) {
  1989. "usb_hs_system_clk_src",
  1990. },
  1991. .num_parents = 1,
  1992. .flags = CLK_SET_RATE_PARENT,
  1993. .ops = &clk_branch2_ops,
  1994. },
  1995. },
  1996. };
  1997. static struct clk_regmap *gcc_msm8994_clocks[] = {
  1998. [GPLL0_EARLY] = &gpll0_early.clkr,
  1999. [GPLL0] = &gpll0.clkr,
  2000. [GPLL4_EARLY] = &gpll4_early.clkr,
  2001. [GPLL4] = &gpll4.clkr,
  2002. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2003. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2004. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2005. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2006. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2007. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2008. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2009. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2010. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2011. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2012. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2013. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2014. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2015. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2016. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2017. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2018. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2019. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2020. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2021. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2022. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2023. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2024. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2025. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2026. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2027. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2028. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2029. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2030. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2031. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2032. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2033. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2034. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2035. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2036. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2037. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2038. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2039. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2040. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2041. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2042. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2043. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  2044. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  2045. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  2046. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  2047. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2048. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2049. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2050. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2051. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2052. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2053. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2054. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2055. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2056. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2057. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2058. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2059. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2060. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2061. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2062. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2063. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2064. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2065. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2066. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2067. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2068. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2069. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2070. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2071. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2072. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2073. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2074. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2075. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2076. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2077. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2078. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2079. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2080. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2081. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2082. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2083. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2084. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2085. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2086. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2087. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2088. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2089. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2090. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2091. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2092. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2093. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2094. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2095. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2096. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2097. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2098. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2099. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2100. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2101. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2102. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2103. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2104. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2105. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2106. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2107. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  2108. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2109. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2110. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2111. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  2112. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  2113. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2114. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2115. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2116. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2117. };
  2118. static const struct regmap_config gcc_msm8994_regmap_config = {
  2119. .reg_bits = 32,
  2120. .reg_stride = 4,
  2121. .val_bits = 32,
  2122. .max_register = 0x2000,
  2123. .fast_io = true,
  2124. };
  2125. static const struct qcom_cc_desc gcc_msm8994_desc = {
  2126. .config = &gcc_msm8994_regmap_config,
  2127. .clks = gcc_msm8994_clocks,
  2128. .num_clks = ARRAY_SIZE(gcc_msm8994_clocks),
  2129. };
  2130. static const struct of_device_id gcc_msm8994_match_table[] = {
  2131. { .compatible = "qcom,gcc-msm8994" },
  2132. {}
  2133. };
  2134. MODULE_DEVICE_TABLE(of, gcc_msm8994_match_table);
  2135. static int gcc_msm8994_probe(struct platform_device *pdev)
  2136. {
  2137. struct device *dev = &pdev->dev;
  2138. struct clk *clk;
  2139. clk = devm_clk_register(dev, &xo.hw);
  2140. if (IS_ERR(clk))
  2141. return PTR_ERR(clk);
  2142. return qcom_cc_probe(pdev, &gcc_msm8994_desc);
  2143. }
  2144. static struct platform_driver gcc_msm8994_driver = {
  2145. .probe = gcc_msm8994_probe,
  2146. .driver = {
  2147. .name = "gcc-msm8994",
  2148. .of_match_table = gcc_msm8994_match_table,
  2149. },
  2150. };
  2151. static int __init gcc_msm8994_init(void)
  2152. {
  2153. return platform_driver_register(&gcc_msm8994_driver);
  2154. }
  2155. core_initcall(gcc_msm8994_init);
  2156. static void __exit gcc_msm8994_exit(void)
  2157. {
  2158. platform_driver_unregister(&gcc_msm8994_driver);
  2159. }
  2160. module_exit(gcc_msm8994_exit);
  2161. MODULE_DESCRIPTION("Qualcomm GCC MSM8994 Driver");
  2162. MODULE_LICENSE("GPL v2");
  2163. MODULE_ALIAS("platform:gcc-msm8994");