gcc-msm8974.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8974.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8974.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #include "gdsc.h"
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL1,
  36. P_GPLL4,
  37. };
  38. static const struct parent_map gcc_xo_gpll0_map[] = {
  39. { P_XO, 0 },
  40. { P_GPLL0, 1 }
  41. };
  42. static const char * const gcc_xo_gpll0[] = {
  43. "xo",
  44. "gpll0_vote",
  45. };
  46. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  47. { P_XO, 0 },
  48. { P_GPLL0, 1 },
  49. { P_GPLL4, 5 }
  50. };
  51. static const char * const gcc_xo_gpll0_gpll4[] = {
  52. "xo",
  53. "gpll0_vote",
  54. "gpll4_vote",
  55. };
  56. static struct clk_pll gpll0 = {
  57. .l_reg = 0x0004,
  58. .m_reg = 0x0008,
  59. .n_reg = 0x000c,
  60. .config_reg = 0x0014,
  61. .mode_reg = 0x0000,
  62. .status_reg = 0x001c,
  63. .status_bit = 17,
  64. .clkr.hw.init = &(struct clk_init_data){
  65. .name = "gpll0",
  66. .parent_names = (const char *[]){ "xo" },
  67. .num_parents = 1,
  68. .ops = &clk_pll_ops,
  69. },
  70. };
  71. static struct clk_regmap gpll0_vote = {
  72. .enable_reg = 0x1480,
  73. .enable_mask = BIT(0),
  74. .hw.init = &(struct clk_init_data){
  75. .name = "gpll0_vote",
  76. .parent_names = (const char *[]){ "gpll0" },
  77. .num_parents = 1,
  78. .ops = &clk_pll_vote_ops,
  79. },
  80. };
  81. static struct clk_rcg2 config_noc_clk_src = {
  82. .cmd_rcgr = 0x0150,
  83. .hid_width = 5,
  84. .parent_map = gcc_xo_gpll0_map,
  85. .clkr.hw.init = &(struct clk_init_data){
  86. .name = "config_noc_clk_src",
  87. .parent_names = gcc_xo_gpll0,
  88. .num_parents = 2,
  89. .ops = &clk_rcg2_ops,
  90. },
  91. };
  92. static struct clk_rcg2 periph_noc_clk_src = {
  93. .cmd_rcgr = 0x0190,
  94. .hid_width = 5,
  95. .parent_map = gcc_xo_gpll0_map,
  96. .clkr.hw.init = &(struct clk_init_data){
  97. .name = "periph_noc_clk_src",
  98. .parent_names = gcc_xo_gpll0,
  99. .num_parents = 2,
  100. .ops = &clk_rcg2_ops,
  101. },
  102. };
  103. static struct clk_rcg2 system_noc_clk_src = {
  104. .cmd_rcgr = 0x0120,
  105. .hid_width = 5,
  106. .parent_map = gcc_xo_gpll0_map,
  107. .clkr.hw.init = &(struct clk_init_data){
  108. .name = "system_noc_clk_src",
  109. .parent_names = gcc_xo_gpll0,
  110. .num_parents = 2,
  111. .ops = &clk_rcg2_ops,
  112. },
  113. };
  114. static struct clk_pll gpll1 = {
  115. .l_reg = 0x0044,
  116. .m_reg = 0x0048,
  117. .n_reg = 0x004c,
  118. .config_reg = 0x0054,
  119. .mode_reg = 0x0040,
  120. .status_reg = 0x005c,
  121. .status_bit = 17,
  122. .clkr.hw.init = &(struct clk_init_data){
  123. .name = "gpll1",
  124. .parent_names = (const char *[]){ "xo" },
  125. .num_parents = 1,
  126. .ops = &clk_pll_ops,
  127. },
  128. };
  129. static struct clk_regmap gpll1_vote = {
  130. .enable_reg = 0x1480,
  131. .enable_mask = BIT(1),
  132. .hw.init = &(struct clk_init_data){
  133. .name = "gpll1_vote",
  134. .parent_names = (const char *[]){ "gpll1" },
  135. .num_parents = 1,
  136. .ops = &clk_pll_vote_ops,
  137. },
  138. };
  139. static struct clk_pll gpll4 = {
  140. .l_reg = 0x1dc4,
  141. .m_reg = 0x1dc8,
  142. .n_reg = 0x1dcc,
  143. .config_reg = 0x1dd4,
  144. .mode_reg = 0x1dc0,
  145. .status_reg = 0x1ddc,
  146. .status_bit = 17,
  147. .clkr.hw.init = &(struct clk_init_data){
  148. .name = "gpll4",
  149. .parent_names = (const char *[]){ "xo" },
  150. .num_parents = 1,
  151. .ops = &clk_pll_ops,
  152. },
  153. };
  154. static struct clk_regmap gpll4_vote = {
  155. .enable_reg = 0x1480,
  156. .enable_mask = BIT(4),
  157. .hw.init = &(struct clk_init_data){
  158. .name = "gpll4_vote",
  159. .parent_names = (const char *[]){ "gpll4" },
  160. .num_parents = 1,
  161. .ops = &clk_pll_vote_ops,
  162. },
  163. };
  164. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  165. F(125000000, P_GPLL0, 1, 5, 24),
  166. { }
  167. };
  168. static struct clk_rcg2 usb30_master_clk_src = {
  169. .cmd_rcgr = 0x03d4,
  170. .mnd_width = 8,
  171. .hid_width = 5,
  172. .parent_map = gcc_xo_gpll0_map,
  173. .freq_tbl = ftbl_gcc_usb30_master_clk,
  174. .clkr.hw.init = &(struct clk_init_data){
  175. .name = "usb30_master_clk_src",
  176. .parent_names = gcc_xo_gpll0,
  177. .num_parents = 2,
  178. .ops = &clk_rcg2_ops,
  179. },
  180. };
  181. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  182. F(19200000, P_XO, 1, 0, 0),
  183. F(37500000, P_GPLL0, 16, 0, 0),
  184. F(50000000, P_GPLL0, 12, 0, 0),
  185. { }
  186. };
  187. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  188. .cmd_rcgr = 0x0660,
  189. .hid_width = 5,
  190. .parent_map = gcc_xo_gpll0_map,
  191. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  192. .clkr.hw.init = &(struct clk_init_data){
  193. .name = "blsp1_qup1_i2c_apps_clk_src",
  194. .parent_names = gcc_xo_gpll0,
  195. .num_parents = 2,
  196. .ops = &clk_rcg2_ops,
  197. },
  198. };
  199. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  200. F(960000, P_XO, 10, 1, 2),
  201. F(4800000, P_XO, 4, 0, 0),
  202. F(9600000, P_XO, 2, 0, 0),
  203. F(15000000, P_GPLL0, 10, 1, 4),
  204. F(19200000, P_XO, 1, 0, 0),
  205. F(25000000, P_GPLL0, 12, 1, 2),
  206. F(50000000, P_GPLL0, 12, 0, 0),
  207. { }
  208. };
  209. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  210. .cmd_rcgr = 0x064c,
  211. .mnd_width = 8,
  212. .hid_width = 5,
  213. .parent_map = gcc_xo_gpll0_map,
  214. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  215. .clkr.hw.init = &(struct clk_init_data){
  216. .name = "blsp1_qup1_spi_apps_clk_src",
  217. .parent_names = gcc_xo_gpll0,
  218. .num_parents = 2,
  219. .ops = &clk_rcg2_ops,
  220. },
  221. };
  222. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  223. .cmd_rcgr = 0x06e0,
  224. .hid_width = 5,
  225. .parent_map = gcc_xo_gpll0_map,
  226. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  227. .clkr.hw.init = &(struct clk_init_data){
  228. .name = "blsp1_qup2_i2c_apps_clk_src",
  229. .parent_names = gcc_xo_gpll0,
  230. .num_parents = 2,
  231. .ops = &clk_rcg2_ops,
  232. },
  233. };
  234. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  235. .cmd_rcgr = 0x06cc,
  236. .mnd_width = 8,
  237. .hid_width = 5,
  238. .parent_map = gcc_xo_gpll0_map,
  239. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  240. .clkr.hw.init = &(struct clk_init_data){
  241. .name = "blsp1_qup2_spi_apps_clk_src",
  242. .parent_names = gcc_xo_gpll0,
  243. .num_parents = 2,
  244. .ops = &clk_rcg2_ops,
  245. },
  246. };
  247. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  248. .cmd_rcgr = 0x0760,
  249. .hid_width = 5,
  250. .parent_map = gcc_xo_gpll0_map,
  251. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  252. .clkr.hw.init = &(struct clk_init_data){
  253. .name = "blsp1_qup3_i2c_apps_clk_src",
  254. .parent_names = gcc_xo_gpll0,
  255. .num_parents = 2,
  256. .ops = &clk_rcg2_ops,
  257. },
  258. };
  259. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  260. .cmd_rcgr = 0x074c,
  261. .mnd_width = 8,
  262. .hid_width = 5,
  263. .parent_map = gcc_xo_gpll0_map,
  264. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  265. .clkr.hw.init = &(struct clk_init_data){
  266. .name = "blsp1_qup3_spi_apps_clk_src",
  267. .parent_names = gcc_xo_gpll0,
  268. .num_parents = 2,
  269. .ops = &clk_rcg2_ops,
  270. },
  271. };
  272. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  273. .cmd_rcgr = 0x07e0,
  274. .hid_width = 5,
  275. .parent_map = gcc_xo_gpll0_map,
  276. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  277. .clkr.hw.init = &(struct clk_init_data){
  278. .name = "blsp1_qup4_i2c_apps_clk_src",
  279. .parent_names = gcc_xo_gpll0,
  280. .num_parents = 2,
  281. .ops = &clk_rcg2_ops,
  282. },
  283. };
  284. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  285. .cmd_rcgr = 0x07cc,
  286. .mnd_width = 8,
  287. .hid_width = 5,
  288. .parent_map = gcc_xo_gpll0_map,
  289. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  290. .clkr.hw.init = &(struct clk_init_data){
  291. .name = "blsp1_qup4_spi_apps_clk_src",
  292. .parent_names = gcc_xo_gpll0,
  293. .num_parents = 2,
  294. .ops = &clk_rcg2_ops,
  295. },
  296. };
  297. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  298. .cmd_rcgr = 0x0860,
  299. .hid_width = 5,
  300. .parent_map = gcc_xo_gpll0_map,
  301. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  302. .clkr.hw.init = &(struct clk_init_data){
  303. .name = "blsp1_qup5_i2c_apps_clk_src",
  304. .parent_names = gcc_xo_gpll0,
  305. .num_parents = 2,
  306. .ops = &clk_rcg2_ops,
  307. },
  308. };
  309. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  310. .cmd_rcgr = 0x084c,
  311. .mnd_width = 8,
  312. .hid_width = 5,
  313. .parent_map = gcc_xo_gpll0_map,
  314. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  315. .clkr.hw.init = &(struct clk_init_data){
  316. .name = "blsp1_qup5_spi_apps_clk_src",
  317. .parent_names = gcc_xo_gpll0,
  318. .num_parents = 2,
  319. .ops = &clk_rcg2_ops,
  320. },
  321. };
  322. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  323. .cmd_rcgr = 0x08e0,
  324. .hid_width = 5,
  325. .parent_map = gcc_xo_gpll0_map,
  326. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  327. .clkr.hw.init = &(struct clk_init_data){
  328. .name = "blsp1_qup6_i2c_apps_clk_src",
  329. .parent_names = gcc_xo_gpll0,
  330. .num_parents = 2,
  331. .ops = &clk_rcg2_ops,
  332. },
  333. };
  334. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  335. .cmd_rcgr = 0x08cc,
  336. .mnd_width = 8,
  337. .hid_width = 5,
  338. .parent_map = gcc_xo_gpll0_map,
  339. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  340. .clkr.hw.init = &(struct clk_init_data){
  341. .name = "blsp1_qup6_spi_apps_clk_src",
  342. .parent_names = gcc_xo_gpll0,
  343. .num_parents = 2,
  344. .ops = &clk_rcg2_ops,
  345. },
  346. };
  347. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  348. F(3686400, P_GPLL0, 1, 96, 15625),
  349. F(7372800, P_GPLL0, 1, 192, 15625),
  350. F(14745600, P_GPLL0, 1, 384, 15625),
  351. F(16000000, P_GPLL0, 5, 2, 15),
  352. F(19200000, P_XO, 1, 0, 0),
  353. F(24000000, P_GPLL0, 5, 1, 5),
  354. F(32000000, P_GPLL0, 1, 4, 75),
  355. F(40000000, P_GPLL0, 15, 0, 0),
  356. F(46400000, P_GPLL0, 1, 29, 375),
  357. F(48000000, P_GPLL0, 12.5, 0, 0),
  358. F(51200000, P_GPLL0, 1, 32, 375),
  359. F(56000000, P_GPLL0, 1, 7, 75),
  360. F(58982400, P_GPLL0, 1, 1536, 15625),
  361. F(60000000, P_GPLL0, 10, 0, 0),
  362. F(63160000, P_GPLL0, 9.5, 0, 0),
  363. { }
  364. };
  365. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  366. .cmd_rcgr = 0x068c,
  367. .mnd_width = 16,
  368. .hid_width = 5,
  369. .parent_map = gcc_xo_gpll0_map,
  370. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  371. .clkr.hw.init = &(struct clk_init_data){
  372. .name = "blsp1_uart1_apps_clk_src",
  373. .parent_names = gcc_xo_gpll0,
  374. .num_parents = 2,
  375. .ops = &clk_rcg2_ops,
  376. },
  377. };
  378. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  379. .cmd_rcgr = 0x070c,
  380. .mnd_width = 16,
  381. .hid_width = 5,
  382. .parent_map = gcc_xo_gpll0_map,
  383. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  384. .clkr.hw.init = &(struct clk_init_data){
  385. .name = "blsp1_uart2_apps_clk_src",
  386. .parent_names = gcc_xo_gpll0,
  387. .num_parents = 2,
  388. .ops = &clk_rcg2_ops,
  389. },
  390. };
  391. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  392. .cmd_rcgr = 0x078c,
  393. .mnd_width = 16,
  394. .hid_width = 5,
  395. .parent_map = gcc_xo_gpll0_map,
  396. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  397. .clkr.hw.init = &(struct clk_init_data){
  398. .name = "blsp1_uart3_apps_clk_src",
  399. .parent_names = gcc_xo_gpll0,
  400. .num_parents = 2,
  401. .ops = &clk_rcg2_ops,
  402. },
  403. };
  404. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  405. .cmd_rcgr = 0x080c,
  406. .mnd_width = 16,
  407. .hid_width = 5,
  408. .parent_map = gcc_xo_gpll0_map,
  409. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  410. .clkr.hw.init = &(struct clk_init_data){
  411. .name = "blsp1_uart4_apps_clk_src",
  412. .parent_names = gcc_xo_gpll0,
  413. .num_parents = 2,
  414. .ops = &clk_rcg2_ops,
  415. },
  416. };
  417. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  418. .cmd_rcgr = 0x088c,
  419. .mnd_width = 16,
  420. .hid_width = 5,
  421. .parent_map = gcc_xo_gpll0_map,
  422. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  423. .clkr.hw.init = &(struct clk_init_data){
  424. .name = "blsp1_uart5_apps_clk_src",
  425. .parent_names = gcc_xo_gpll0,
  426. .num_parents = 2,
  427. .ops = &clk_rcg2_ops,
  428. },
  429. };
  430. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  431. .cmd_rcgr = 0x090c,
  432. .mnd_width = 16,
  433. .hid_width = 5,
  434. .parent_map = gcc_xo_gpll0_map,
  435. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  436. .clkr.hw.init = &(struct clk_init_data){
  437. .name = "blsp1_uart6_apps_clk_src",
  438. .parent_names = gcc_xo_gpll0,
  439. .num_parents = 2,
  440. .ops = &clk_rcg2_ops,
  441. },
  442. };
  443. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  444. .cmd_rcgr = 0x09a0,
  445. .hid_width = 5,
  446. .parent_map = gcc_xo_gpll0_map,
  447. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  448. .clkr.hw.init = &(struct clk_init_data){
  449. .name = "blsp2_qup1_i2c_apps_clk_src",
  450. .parent_names = gcc_xo_gpll0,
  451. .num_parents = 2,
  452. .ops = &clk_rcg2_ops,
  453. },
  454. };
  455. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  456. .cmd_rcgr = 0x098c,
  457. .mnd_width = 8,
  458. .hid_width = 5,
  459. .parent_map = gcc_xo_gpll0_map,
  460. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  461. .clkr.hw.init = &(struct clk_init_data){
  462. .name = "blsp2_qup1_spi_apps_clk_src",
  463. .parent_names = gcc_xo_gpll0,
  464. .num_parents = 2,
  465. .ops = &clk_rcg2_ops,
  466. },
  467. };
  468. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  469. .cmd_rcgr = 0x0a20,
  470. .hid_width = 5,
  471. .parent_map = gcc_xo_gpll0_map,
  472. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  473. .clkr.hw.init = &(struct clk_init_data){
  474. .name = "blsp2_qup2_i2c_apps_clk_src",
  475. .parent_names = gcc_xo_gpll0,
  476. .num_parents = 2,
  477. .ops = &clk_rcg2_ops,
  478. },
  479. };
  480. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  481. .cmd_rcgr = 0x0a0c,
  482. .mnd_width = 8,
  483. .hid_width = 5,
  484. .parent_map = gcc_xo_gpll0_map,
  485. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  486. .clkr.hw.init = &(struct clk_init_data){
  487. .name = "blsp2_qup2_spi_apps_clk_src",
  488. .parent_names = gcc_xo_gpll0,
  489. .num_parents = 2,
  490. .ops = &clk_rcg2_ops,
  491. },
  492. };
  493. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  494. .cmd_rcgr = 0x0aa0,
  495. .hid_width = 5,
  496. .parent_map = gcc_xo_gpll0_map,
  497. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  498. .clkr.hw.init = &(struct clk_init_data){
  499. .name = "blsp2_qup3_i2c_apps_clk_src",
  500. .parent_names = gcc_xo_gpll0,
  501. .num_parents = 2,
  502. .ops = &clk_rcg2_ops,
  503. },
  504. };
  505. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  506. .cmd_rcgr = 0x0a8c,
  507. .mnd_width = 8,
  508. .hid_width = 5,
  509. .parent_map = gcc_xo_gpll0_map,
  510. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  511. .clkr.hw.init = &(struct clk_init_data){
  512. .name = "blsp2_qup3_spi_apps_clk_src",
  513. .parent_names = gcc_xo_gpll0,
  514. .num_parents = 2,
  515. .ops = &clk_rcg2_ops,
  516. },
  517. };
  518. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  519. .cmd_rcgr = 0x0b20,
  520. .hid_width = 5,
  521. .parent_map = gcc_xo_gpll0_map,
  522. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  523. .clkr.hw.init = &(struct clk_init_data){
  524. .name = "blsp2_qup4_i2c_apps_clk_src",
  525. .parent_names = gcc_xo_gpll0,
  526. .num_parents = 2,
  527. .ops = &clk_rcg2_ops,
  528. },
  529. };
  530. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  531. .cmd_rcgr = 0x0b0c,
  532. .mnd_width = 8,
  533. .hid_width = 5,
  534. .parent_map = gcc_xo_gpll0_map,
  535. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  536. .clkr.hw.init = &(struct clk_init_data){
  537. .name = "blsp2_qup4_spi_apps_clk_src",
  538. .parent_names = gcc_xo_gpll0,
  539. .num_parents = 2,
  540. .ops = &clk_rcg2_ops,
  541. },
  542. };
  543. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  544. .cmd_rcgr = 0x0ba0,
  545. .hid_width = 5,
  546. .parent_map = gcc_xo_gpll0_map,
  547. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  548. .clkr.hw.init = &(struct clk_init_data){
  549. .name = "blsp2_qup5_i2c_apps_clk_src",
  550. .parent_names = gcc_xo_gpll0,
  551. .num_parents = 2,
  552. .ops = &clk_rcg2_ops,
  553. },
  554. };
  555. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  556. .cmd_rcgr = 0x0b8c,
  557. .mnd_width = 8,
  558. .hid_width = 5,
  559. .parent_map = gcc_xo_gpll0_map,
  560. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  561. .clkr.hw.init = &(struct clk_init_data){
  562. .name = "blsp2_qup5_spi_apps_clk_src",
  563. .parent_names = gcc_xo_gpll0,
  564. .num_parents = 2,
  565. .ops = &clk_rcg2_ops,
  566. },
  567. };
  568. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  569. .cmd_rcgr = 0x0c20,
  570. .hid_width = 5,
  571. .parent_map = gcc_xo_gpll0_map,
  572. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  573. .clkr.hw.init = &(struct clk_init_data){
  574. .name = "blsp2_qup6_i2c_apps_clk_src",
  575. .parent_names = gcc_xo_gpll0,
  576. .num_parents = 2,
  577. .ops = &clk_rcg2_ops,
  578. },
  579. };
  580. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  581. .cmd_rcgr = 0x0c0c,
  582. .mnd_width = 8,
  583. .hid_width = 5,
  584. .parent_map = gcc_xo_gpll0_map,
  585. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  586. .clkr.hw.init = &(struct clk_init_data){
  587. .name = "blsp2_qup6_spi_apps_clk_src",
  588. .parent_names = gcc_xo_gpll0,
  589. .num_parents = 2,
  590. .ops = &clk_rcg2_ops,
  591. },
  592. };
  593. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  594. .cmd_rcgr = 0x09cc,
  595. .mnd_width = 16,
  596. .hid_width = 5,
  597. .parent_map = gcc_xo_gpll0_map,
  598. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  599. .clkr.hw.init = &(struct clk_init_data){
  600. .name = "blsp2_uart1_apps_clk_src",
  601. .parent_names = gcc_xo_gpll0,
  602. .num_parents = 2,
  603. .ops = &clk_rcg2_ops,
  604. },
  605. };
  606. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  607. .cmd_rcgr = 0x0a4c,
  608. .mnd_width = 16,
  609. .hid_width = 5,
  610. .parent_map = gcc_xo_gpll0_map,
  611. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  612. .clkr.hw.init = &(struct clk_init_data){
  613. .name = "blsp2_uart2_apps_clk_src",
  614. .parent_names = gcc_xo_gpll0,
  615. .num_parents = 2,
  616. .ops = &clk_rcg2_ops,
  617. },
  618. };
  619. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  620. .cmd_rcgr = 0x0acc,
  621. .mnd_width = 16,
  622. .hid_width = 5,
  623. .parent_map = gcc_xo_gpll0_map,
  624. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  625. .clkr.hw.init = &(struct clk_init_data){
  626. .name = "blsp2_uart3_apps_clk_src",
  627. .parent_names = gcc_xo_gpll0,
  628. .num_parents = 2,
  629. .ops = &clk_rcg2_ops,
  630. },
  631. };
  632. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  633. .cmd_rcgr = 0x0b4c,
  634. .mnd_width = 16,
  635. .hid_width = 5,
  636. .parent_map = gcc_xo_gpll0_map,
  637. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  638. .clkr.hw.init = &(struct clk_init_data){
  639. .name = "blsp2_uart4_apps_clk_src",
  640. .parent_names = gcc_xo_gpll0,
  641. .num_parents = 2,
  642. .ops = &clk_rcg2_ops,
  643. },
  644. };
  645. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  646. .cmd_rcgr = 0x0bcc,
  647. .mnd_width = 16,
  648. .hid_width = 5,
  649. .parent_map = gcc_xo_gpll0_map,
  650. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  651. .clkr.hw.init = &(struct clk_init_data){
  652. .name = "blsp2_uart5_apps_clk_src",
  653. .parent_names = gcc_xo_gpll0,
  654. .num_parents = 2,
  655. .ops = &clk_rcg2_ops,
  656. },
  657. };
  658. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  659. .cmd_rcgr = 0x0c4c,
  660. .mnd_width = 16,
  661. .hid_width = 5,
  662. .parent_map = gcc_xo_gpll0_map,
  663. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  664. .clkr.hw.init = &(struct clk_init_data){
  665. .name = "blsp2_uart6_apps_clk_src",
  666. .parent_names = gcc_xo_gpll0,
  667. .num_parents = 2,
  668. .ops = &clk_rcg2_ops,
  669. },
  670. };
  671. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  672. F(50000000, P_GPLL0, 12, 0, 0),
  673. F(75000000, P_GPLL0, 8, 0, 0),
  674. F(100000000, P_GPLL0, 6, 0, 0),
  675. F(150000000, P_GPLL0, 4, 0, 0),
  676. { }
  677. };
  678. static struct clk_rcg2 ce1_clk_src = {
  679. .cmd_rcgr = 0x1050,
  680. .hid_width = 5,
  681. .parent_map = gcc_xo_gpll0_map,
  682. .freq_tbl = ftbl_gcc_ce1_clk,
  683. .clkr.hw.init = &(struct clk_init_data){
  684. .name = "ce1_clk_src",
  685. .parent_names = gcc_xo_gpll0,
  686. .num_parents = 2,
  687. .ops = &clk_rcg2_ops,
  688. },
  689. };
  690. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  691. F(50000000, P_GPLL0, 12, 0, 0),
  692. F(75000000, P_GPLL0, 8, 0, 0),
  693. F(100000000, P_GPLL0, 6, 0, 0),
  694. F(150000000, P_GPLL0, 4, 0, 0),
  695. { }
  696. };
  697. static struct clk_rcg2 ce2_clk_src = {
  698. .cmd_rcgr = 0x1090,
  699. .hid_width = 5,
  700. .parent_map = gcc_xo_gpll0_map,
  701. .freq_tbl = ftbl_gcc_ce2_clk,
  702. .clkr.hw.init = &(struct clk_init_data){
  703. .name = "ce2_clk_src",
  704. .parent_names = gcc_xo_gpll0,
  705. .num_parents = 2,
  706. .ops = &clk_rcg2_ops,
  707. },
  708. };
  709. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  710. F(4800000, P_XO, 4, 0, 0),
  711. F(6000000, P_GPLL0, 10, 1, 10),
  712. F(6750000, P_GPLL0, 1, 1, 89),
  713. F(8000000, P_GPLL0, 15, 1, 5),
  714. F(9600000, P_XO, 2, 0, 0),
  715. F(16000000, P_GPLL0, 1, 2, 75),
  716. F(19200000, P_XO, 1, 0, 0),
  717. F(24000000, P_GPLL0, 5, 1, 5),
  718. { }
  719. };
  720. static struct clk_rcg2 gp1_clk_src = {
  721. .cmd_rcgr = 0x1904,
  722. .mnd_width = 8,
  723. .hid_width = 5,
  724. .parent_map = gcc_xo_gpll0_map,
  725. .freq_tbl = ftbl_gcc_gp_clk,
  726. .clkr.hw.init = &(struct clk_init_data){
  727. .name = "gp1_clk_src",
  728. .parent_names = gcc_xo_gpll0,
  729. .num_parents = 2,
  730. .ops = &clk_rcg2_ops,
  731. },
  732. };
  733. static struct clk_rcg2 gp2_clk_src = {
  734. .cmd_rcgr = 0x1944,
  735. .mnd_width = 8,
  736. .hid_width = 5,
  737. .parent_map = gcc_xo_gpll0_map,
  738. .freq_tbl = ftbl_gcc_gp_clk,
  739. .clkr.hw.init = &(struct clk_init_data){
  740. .name = "gp2_clk_src",
  741. .parent_names = gcc_xo_gpll0,
  742. .num_parents = 2,
  743. .ops = &clk_rcg2_ops,
  744. },
  745. };
  746. static struct clk_rcg2 gp3_clk_src = {
  747. .cmd_rcgr = 0x1984,
  748. .mnd_width = 8,
  749. .hid_width = 5,
  750. .parent_map = gcc_xo_gpll0_map,
  751. .freq_tbl = ftbl_gcc_gp_clk,
  752. .clkr.hw.init = &(struct clk_init_data){
  753. .name = "gp3_clk_src",
  754. .parent_names = gcc_xo_gpll0,
  755. .num_parents = 2,
  756. .ops = &clk_rcg2_ops,
  757. },
  758. };
  759. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  760. F(60000000, P_GPLL0, 10, 0, 0),
  761. { }
  762. };
  763. static struct clk_rcg2 pdm2_clk_src = {
  764. .cmd_rcgr = 0x0cd0,
  765. .hid_width = 5,
  766. .parent_map = gcc_xo_gpll0_map,
  767. .freq_tbl = ftbl_gcc_pdm2_clk,
  768. .clkr.hw.init = &(struct clk_init_data){
  769. .name = "pdm2_clk_src",
  770. .parent_names = gcc_xo_gpll0,
  771. .num_parents = 2,
  772. .ops = &clk_rcg2_ops,
  773. },
  774. };
  775. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  776. F(144000, P_XO, 16, 3, 25),
  777. F(400000, P_XO, 12, 1, 4),
  778. F(20000000, P_GPLL0, 15, 1, 2),
  779. F(25000000, P_GPLL0, 12, 1, 2),
  780. F(50000000, P_GPLL0, 12, 0, 0),
  781. F(100000000, P_GPLL0, 6, 0, 0),
  782. F(200000000, P_GPLL0, 3, 0, 0),
  783. { }
  784. };
  785. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_pro[] = {
  786. F(144000, P_XO, 16, 3, 25),
  787. F(400000, P_XO, 12, 1, 4),
  788. F(20000000, P_GPLL0, 15, 1, 2),
  789. F(25000000, P_GPLL0, 12, 1, 2),
  790. F(50000000, P_GPLL0, 12, 0, 0),
  791. F(100000000, P_GPLL0, 6, 0, 0),
  792. F(192000000, P_GPLL4, 4, 0, 0),
  793. F(200000000, P_GPLL0, 3, 0, 0),
  794. F(384000000, P_GPLL4, 2, 0, 0),
  795. { }
  796. };
  797. static struct clk_init_data sdcc1_apps_clk_src_init = {
  798. .name = "sdcc1_apps_clk_src",
  799. .parent_names = gcc_xo_gpll0,
  800. .num_parents = 2,
  801. .ops = &clk_rcg2_floor_ops,
  802. };
  803. static struct clk_rcg2 sdcc1_apps_clk_src = {
  804. .cmd_rcgr = 0x04d0,
  805. .mnd_width = 8,
  806. .hid_width = 5,
  807. .parent_map = gcc_xo_gpll0_map,
  808. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  809. .clkr.hw.init = &sdcc1_apps_clk_src_init,
  810. };
  811. static struct clk_rcg2 sdcc2_apps_clk_src = {
  812. .cmd_rcgr = 0x0510,
  813. .mnd_width = 8,
  814. .hid_width = 5,
  815. .parent_map = gcc_xo_gpll0_map,
  816. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  817. .clkr.hw.init = &(struct clk_init_data){
  818. .name = "sdcc2_apps_clk_src",
  819. .parent_names = gcc_xo_gpll0,
  820. .num_parents = 2,
  821. .ops = &clk_rcg2_floor_ops,
  822. },
  823. };
  824. static struct clk_rcg2 sdcc3_apps_clk_src = {
  825. .cmd_rcgr = 0x0550,
  826. .mnd_width = 8,
  827. .hid_width = 5,
  828. .parent_map = gcc_xo_gpll0_map,
  829. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  830. .clkr.hw.init = &(struct clk_init_data){
  831. .name = "sdcc3_apps_clk_src",
  832. .parent_names = gcc_xo_gpll0,
  833. .num_parents = 2,
  834. .ops = &clk_rcg2_floor_ops,
  835. },
  836. };
  837. static struct clk_rcg2 sdcc4_apps_clk_src = {
  838. .cmd_rcgr = 0x0590,
  839. .mnd_width = 8,
  840. .hid_width = 5,
  841. .parent_map = gcc_xo_gpll0_map,
  842. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "sdcc4_apps_clk_src",
  845. .parent_names = gcc_xo_gpll0,
  846. .num_parents = 2,
  847. .ops = &clk_rcg2_floor_ops,
  848. },
  849. };
  850. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  851. F(105000, P_XO, 2, 1, 91),
  852. { }
  853. };
  854. static struct clk_rcg2 tsif_ref_clk_src = {
  855. .cmd_rcgr = 0x0d90,
  856. .mnd_width = 8,
  857. .hid_width = 5,
  858. .parent_map = gcc_xo_gpll0_map,
  859. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  860. .clkr.hw.init = &(struct clk_init_data){
  861. .name = "tsif_ref_clk_src",
  862. .parent_names = gcc_xo_gpll0,
  863. .num_parents = 2,
  864. .ops = &clk_rcg2_ops,
  865. },
  866. };
  867. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  868. F(60000000, P_GPLL0, 10, 0, 0),
  869. { }
  870. };
  871. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  872. .cmd_rcgr = 0x03e8,
  873. .hid_width = 5,
  874. .parent_map = gcc_xo_gpll0_map,
  875. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  876. .clkr.hw.init = &(struct clk_init_data){
  877. .name = "usb30_mock_utmi_clk_src",
  878. .parent_names = gcc_xo_gpll0,
  879. .num_parents = 2,
  880. .ops = &clk_rcg2_ops,
  881. },
  882. };
  883. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  884. F(60000000, P_GPLL0, 10, 0, 0),
  885. F(75000000, P_GPLL0, 8, 0, 0),
  886. { }
  887. };
  888. static struct clk_rcg2 usb_hs_system_clk_src = {
  889. .cmd_rcgr = 0x0490,
  890. .hid_width = 5,
  891. .parent_map = gcc_xo_gpll0_map,
  892. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  893. .clkr.hw.init = &(struct clk_init_data){
  894. .name = "usb_hs_system_clk_src",
  895. .parent_names = gcc_xo_gpll0,
  896. .num_parents = 2,
  897. .ops = &clk_rcg2_ops,
  898. },
  899. };
  900. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  901. F(480000000, P_GPLL1, 1, 0, 0),
  902. { }
  903. };
  904. static const struct parent_map usb_hsic_clk_src_map[] = {
  905. { P_XO, 0 },
  906. { P_GPLL1, 4 }
  907. };
  908. static struct clk_rcg2 usb_hsic_clk_src = {
  909. .cmd_rcgr = 0x0440,
  910. .hid_width = 5,
  911. .parent_map = usb_hsic_clk_src_map,
  912. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  913. .clkr.hw.init = &(struct clk_init_data){
  914. .name = "usb_hsic_clk_src",
  915. .parent_names = (const char *[]){
  916. "xo",
  917. "gpll1_vote",
  918. },
  919. .num_parents = 2,
  920. .ops = &clk_rcg2_ops,
  921. },
  922. };
  923. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  924. F(9600000, P_XO, 2, 0, 0),
  925. { }
  926. };
  927. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  928. .cmd_rcgr = 0x0458,
  929. .hid_width = 5,
  930. .parent_map = gcc_xo_gpll0_map,
  931. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  932. .clkr.hw.init = &(struct clk_init_data){
  933. .name = "usb_hsic_io_cal_clk_src",
  934. .parent_names = gcc_xo_gpll0,
  935. .num_parents = 1,
  936. .ops = &clk_rcg2_ops,
  937. },
  938. };
  939. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  940. F(60000000, P_GPLL0, 10, 0, 0),
  941. F(75000000, P_GPLL0, 8, 0, 0),
  942. { }
  943. };
  944. static struct clk_rcg2 usb_hsic_system_clk_src = {
  945. .cmd_rcgr = 0x041c,
  946. .hid_width = 5,
  947. .parent_map = gcc_xo_gpll0_map,
  948. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  949. .clkr.hw.init = &(struct clk_init_data){
  950. .name = "usb_hsic_system_clk_src",
  951. .parent_names = gcc_xo_gpll0,
  952. .num_parents = 2,
  953. .ops = &clk_rcg2_ops,
  954. },
  955. };
  956. static struct clk_regmap gcc_mmss_gpll0_clk_src = {
  957. .enable_reg = 0x1484,
  958. .enable_mask = BIT(26),
  959. .hw.init = &(struct clk_init_data){
  960. .name = "mmss_gpll0_vote",
  961. .parent_names = (const char *[]){
  962. "gpll0_vote",
  963. },
  964. .num_parents = 1,
  965. .ops = &clk_branch_simple_ops,
  966. },
  967. };
  968. static struct clk_branch gcc_bam_dma_ahb_clk = {
  969. .halt_reg = 0x0d44,
  970. .halt_check = BRANCH_HALT_VOTED,
  971. .clkr = {
  972. .enable_reg = 0x1484,
  973. .enable_mask = BIT(12),
  974. .hw.init = &(struct clk_init_data){
  975. .name = "gcc_bam_dma_ahb_clk",
  976. .parent_names = (const char *[]){
  977. "periph_noc_clk_src",
  978. },
  979. .num_parents = 1,
  980. .ops = &clk_branch2_ops,
  981. },
  982. },
  983. };
  984. static struct clk_branch gcc_blsp1_ahb_clk = {
  985. .halt_reg = 0x05c4,
  986. .halt_check = BRANCH_HALT_VOTED,
  987. .clkr = {
  988. .enable_reg = 0x1484,
  989. .enable_mask = BIT(17),
  990. .hw.init = &(struct clk_init_data){
  991. .name = "gcc_blsp1_ahb_clk",
  992. .parent_names = (const char *[]){
  993. "periph_noc_clk_src",
  994. },
  995. .num_parents = 1,
  996. .ops = &clk_branch2_ops,
  997. },
  998. },
  999. };
  1000. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1001. .halt_reg = 0x0648,
  1002. .clkr = {
  1003. .enable_reg = 0x0648,
  1004. .enable_mask = BIT(0),
  1005. .hw.init = &(struct clk_init_data){
  1006. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1007. .parent_names = (const char *[]){
  1008. "blsp1_qup1_i2c_apps_clk_src",
  1009. },
  1010. .num_parents = 1,
  1011. .flags = CLK_SET_RATE_PARENT,
  1012. .ops = &clk_branch2_ops,
  1013. },
  1014. },
  1015. };
  1016. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1017. .halt_reg = 0x0644,
  1018. .clkr = {
  1019. .enable_reg = 0x0644,
  1020. .enable_mask = BIT(0),
  1021. .hw.init = &(struct clk_init_data){
  1022. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1023. .parent_names = (const char *[]){
  1024. "blsp1_qup1_spi_apps_clk_src",
  1025. },
  1026. .num_parents = 1,
  1027. .flags = CLK_SET_RATE_PARENT,
  1028. .ops = &clk_branch2_ops,
  1029. },
  1030. },
  1031. };
  1032. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1033. .halt_reg = 0x06c8,
  1034. .clkr = {
  1035. .enable_reg = 0x06c8,
  1036. .enable_mask = BIT(0),
  1037. .hw.init = &(struct clk_init_data){
  1038. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1039. .parent_names = (const char *[]){
  1040. "blsp1_qup2_i2c_apps_clk_src",
  1041. },
  1042. .num_parents = 1,
  1043. .flags = CLK_SET_RATE_PARENT,
  1044. .ops = &clk_branch2_ops,
  1045. },
  1046. },
  1047. };
  1048. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1049. .halt_reg = 0x06c4,
  1050. .clkr = {
  1051. .enable_reg = 0x06c4,
  1052. .enable_mask = BIT(0),
  1053. .hw.init = &(struct clk_init_data){
  1054. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1055. .parent_names = (const char *[]){
  1056. "blsp1_qup2_spi_apps_clk_src",
  1057. },
  1058. .num_parents = 1,
  1059. .flags = CLK_SET_RATE_PARENT,
  1060. .ops = &clk_branch2_ops,
  1061. },
  1062. },
  1063. };
  1064. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1065. .halt_reg = 0x0748,
  1066. .clkr = {
  1067. .enable_reg = 0x0748,
  1068. .enable_mask = BIT(0),
  1069. .hw.init = &(struct clk_init_data){
  1070. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1071. .parent_names = (const char *[]){
  1072. "blsp1_qup3_i2c_apps_clk_src",
  1073. },
  1074. .num_parents = 1,
  1075. .flags = CLK_SET_RATE_PARENT,
  1076. .ops = &clk_branch2_ops,
  1077. },
  1078. },
  1079. };
  1080. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1081. .halt_reg = 0x0744,
  1082. .clkr = {
  1083. .enable_reg = 0x0744,
  1084. .enable_mask = BIT(0),
  1085. .hw.init = &(struct clk_init_data){
  1086. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1087. .parent_names = (const char *[]){
  1088. "blsp1_qup3_spi_apps_clk_src",
  1089. },
  1090. .num_parents = 1,
  1091. .flags = CLK_SET_RATE_PARENT,
  1092. .ops = &clk_branch2_ops,
  1093. },
  1094. },
  1095. };
  1096. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1097. .halt_reg = 0x07c8,
  1098. .clkr = {
  1099. .enable_reg = 0x07c8,
  1100. .enable_mask = BIT(0),
  1101. .hw.init = &(struct clk_init_data){
  1102. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1103. .parent_names = (const char *[]){
  1104. "blsp1_qup4_i2c_apps_clk_src",
  1105. },
  1106. .num_parents = 1,
  1107. .flags = CLK_SET_RATE_PARENT,
  1108. .ops = &clk_branch2_ops,
  1109. },
  1110. },
  1111. };
  1112. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1113. .halt_reg = 0x07c4,
  1114. .clkr = {
  1115. .enable_reg = 0x07c4,
  1116. .enable_mask = BIT(0),
  1117. .hw.init = &(struct clk_init_data){
  1118. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1119. .parent_names = (const char *[]){
  1120. "blsp1_qup4_spi_apps_clk_src",
  1121. },
  1122. .num_parents = 1,
  1123. .flags = CLK_SET_RATE_PARENT,
  1124. .ops = &clk_branch2_ops,
  1125. },
  1126. },
  1127. };
  1128. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1129. .halt_reg = 0x0848,
  1130. .clkr = {
  1131. .enable_reg = 0x0848,
  1132. .enable_mask = BIT(0),
  1133. .hw.init = &(struct clk_init_data){
  1134. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1135. .parent_names = (const char *[]){
  1136. "blsp1_qup5_i2c_apps_clk_src",
  1137. },
  1138. .num_parents = 1,
  1139. .flags = CLK_SET_RATE_PARENT,
  1140. .ops = &clk_branch2_ops,
  1141. },
  1142. },
  1143. };
  1144. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1145. .halt_reg = 0x0844,
  1146. .clkr = {
  1147. .enable_reg = 0x0844,
  1148. .enable_mask = BIT(0),
  1149. .hw.init = &(struct clk_init_data){
  1150. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1151. .parent_names = (const char *[]){
  1152. "blsp1_qup5_spi_apps_clk_src",
  1153. },
  1154. .num_parents = 1,
  1155. .flags = CLK_SET_RATE_PARENT,
  1156. .ops = &clk_branch2_ops,
  1157. },
  1158. },
  1159. };
  1160. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1161. .halt_reg = 0x08c8,
  1162. .clkr = {
  1163. .enable_reg = 0x08c8,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(struct clk_init_data){
  1166. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1167. .parent_names = (const char *[]){
  1168. "blsp1_qup6_i2c_apps_clk_src",
  1169. },
  1170. .num_parents = 1,
  1171. .flags = CLK_SET_RATE_PARENT,
  1172. .ops = &clk_branch2_ops,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1177. .halt_reg = 0x08c4,
  1178. .clkr = {
  1179. .enable_reg = 0x08c4,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(struct clk_init_data){
  1182. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1183. .parent_names = (const char *[]){
  1184. "blsp1_qup6_spi_apps_clk_src",
  1185. },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1193. .halt_reg = 0x0684,
  1194. .clkr = {
  1195. .enable_reg = 0x0684,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data){
  1198. .name = "gcc_blsp1_uart1_apps_clk",
  1199. .parent_names = (const char *[]){
  1200. "blsp1_uart1_apps_clk_src",
  1201. },
  1202. .num_parents = 1,
  1203. .flags = CLK_SET_RATE_PARENT,
  1204. .ops = &clk_branch2_ops,
  1205. },
  1206. },
  1207. };
  1208. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1209. .halt_reg = 0x0704,
  1210. .clkr = {
  1211. .enable_reg = 0x0704,
  1212. .enable_mask = BIT(0),
  1213. .hw.init = &(struct clk_init_data){
  1214. .name = "gcc_blsp1_uart2_apps_clk",
  1215. .parent_names = (const char *[]){
  1216. "blsp1_uart2_apps_clk_src",
  1217. },
  1218. .num_parents = 1,
  1219. .flags = CLK_SET_RATE_PARENT,
  1220. .ops = &clk_branch2_ops,
  1221. },
  1222. },
  1223. };
  1224. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1225. .halt_reg = 0x0784,
  1226. .clkr = {
  1227. .enable_reg = 0x0784,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "gcc_blsp1_uart3_apps_clk",
  1231. .parent_names = (const char *[]){
  1232. "blsp1_uart3_apps_clk_src",
  1233. },
  1234. .num_parents = 1,
  1235. .flags = CLK_SET_RATE_PARENT,
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1241. .halt_reg = 0x0804,
  1242. .clkr = {
  1243. .enable_reg = 0x0804,
  1244. .enable_mask = BIT(0),
  1245. .hw.init = &(struct clk_init_data){
  1246. .name = "gcc_blsp1_uart4_apps_clk",
  1247. .parent_names = (const char *[]){
  1248. "blsp1_uart4_apps_clk_src",
  1249. },
  1250. .num_parents = 1,
  1251. .flags = CLK_SET_RATE_PARENT,
  1252. .ops = &clk_branch2_ops,
  1253. },
  1254. },
  1255. };
  1256. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1257. .halt_reg = 0x0884,
  1258. .clkr = {
  1259. .enable_reg = 0x0884,
  1260. .enable_mask = BIT(0),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "gcc_blsp1_uart5_apps_clk",
  1263. .parent_names = (const char *[]){
  1264. "blsp1_uart5_apps_clk_src",
  1265. },
  1266. .num_parents = 1,
  1267. .flags = CLK_SET_RATE_PARENT,
  1268. .ops = &clk_branch2_ops,
  1269. },
  1270. },
  1271. };
  1272. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1273. .halt_reg = 0x0904,
  1274. .clkr = {
  1275. .enable_reg = 0x0904,
  1276. .enable_mask = BIT(0),
  1277. .hw.init = &(struct clk_init_data){
  1278. .name = "gcc_blsp1_uart6_apps_clk",
  1279. .parent_names = (const char *[]){
  1280. "blsp1_uart6_apps_clk_src",
  1281. },
  1282. .num_parents = 1,
  1283. .flags = CLK_SET_RATE_PARENT,
  1284. .ops = &clk_branch2_ops,
  1285. },
  1286. },
  1287. };
  1288. static struct clk_branch gcc_blsp2_ahb_clk = {
  1289. .halt_reg = 0x0944,
  1290. .halt_check = BRANCH_HALT_VOTED,
  1291. .clkr = {
  1292. .enable_reg = 0x1484,
  1293. .enable_mask = BIT(15),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "gcc_blsp2_ahb_clk",
  1296. .parent_names = (const char *[]){
  1297. "periph_noc_clk_src",
  1298. },
  1299. .num_parents = 1,
  1300. .ops = &clk_branch2_ops,
  1301. },
  1302. },
  1303. };
  1304. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1305. .halt_reg = 0x0988,
  1306. .clkr = {
  1307. .enable_reg = 0x0988,
  1308. .enable_mask = BIT(0),
  1309. .hw.init = &(struct clk_init_data){
  1310. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1311. .parent_names = (const char *[]){
  1312. "blsp2_qup1_i2c_apps_clk_src",
  1313. },
  1314. .num_parents = 1,
  1315. .flags = CLK_SET_RATE_PARENT,
  1316. .ops = &clk_branch2_ops,
  1317. },
  1318. },
  1319. };
  1320. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1321. .halt_reg = 0x0984,
  1322. .clkr = {
  1323. .enable_reg = 0x0984,
  1324. .enable_mask = BIT(0),
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1327. .parent_names = (const char *[]){
  1328. "blsp2_qup1_spi_apps_clk_src",
  1329. },
  1330. .num_parents = 1,
  1331. .flags = CLK_SET_RATE_PARENT,
  1332. .ops = &clk_branch2_ops,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1337. .halt_reg = 0x0a08,
  1338. .clkr = {
  1339. .enable_reg = 0x0a08,
  1340. .enable_mask = BIT(0),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1343. .parent_names = (const char *[]){
  1344. "blsp2_qup2_i2c_apps_clk_src",
  1345. },
  1346. .num_parents = 1,
  1347. .flags = CLK_SET_RATE_PARENT,
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1353. .halt_reg = 0x0a04,
  1354. .clkr = {
  1355. .enable_reg = 0x0a04,
  1356. .enable_mask = BIT(0),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1359. .parent_names = (const char *[]){
  1360. "blsp2_qup2_spi_apps_clk_src",
  1361. },
  1362. .num_parents = 1,
  1363. .flags = CLK_SET_RATE_PARENT,
  1364. .ops = &clk_branch2_ops,
  1365. },
  1366. },
  1367. };
  1368. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1369. .halt_reg = 0x0a88,
  1370. .clkr = {
  1371. .enable_reg = 0x0a88,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1375. .parent_names = (const char *[]){
  1376. "blsp2_qup3_i2c_apps_clk_src",
  1377. },
  1378. .num_parents = 1,
  1379. .flags = CLK_SET_RATE_PARENT,
  1380. .ops = &clk_branch2_ops,
  1381. },
  1382. },
  1383. };
  1384. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1385. .halt_reg = 0x0a84,
  1386. .clkr = {
  1387. .enable_reg = 0x0a84,
  1388. .enable_mask = BIT(0),
  1389. .hw.init = &(struct clk_init_data){
  1390. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1391. .parent_names = (const char *[]){
  1392. "blsp2_qup3_spi_apps_clk_src",
  1393. },
  1394. .num_parents = 1,
  1395. .flags = CLK_SET_RATE_PARENT,
  1396. .ops = &clk_branch2_ops,
  1397. },
  1398. },
  1399. };
  1400. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1401. .halt_reg = 0x0b08,
  1402. .clkr = {
  1403. .enable_reg = 0x0b08,
  1404. .enable_mask = BIT(0),
  1405. .hw.init = &(struct clk_init_data){
  1406. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1407. .parent_names = (const char *[]){
  1408. "blsp2_qup4_i2c_apps_clk_src",
  1409. },
  1410. .num_parents = 1,
  1411. .flags = CLK_SET_RATE_PARENT,
  1412. .ops = &clk_branch2_ops,
  1413. },
  1414. },
  1415. };
  1416. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1417. .halt_reg = 0x0b04,
  1418. .clkr = {
  1419. .enable_reg = 0x0b04,
  1420. .enable_mask = BIT(0),
  1421. .hw.init = &(struct clk_init_data){
  1422. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1423. .parent_names = (const char *[]){
  1424. "blsp2_qup4_spi_apps_clk_src",
  1425. },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1433. .halt_reg = 0x0b88,
  1434. .clkr = {
  1435. .enable_reg = 0x0b88,
  1436. .enable_mask = BIT(0),
  1437. .hw.init = &(struct clk_init_data){
  1438. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1439. .parent_names = (const char *[]){
  1440. "blsp2_qup5_i2c_apps_clk_src",
  1441. },
  1442. .num_parents = 1,
  1443. .flags = CLK_SET_RATE_PARENT,
  1444. .ops = &clk_branch2_ops,
  1445. },
  1446. },
  1447. };
  1448. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1449. .halt_reg = 0x0b84,
  1450. .clkr = {
  1451. .enable_reg = 0x0b84,
  1452. .enable_mask = BIT(0),
  1453. .hw.init = &(struct clk_init_data){
  1454. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1455. .parent_names = (const char *[]){
  1456. "blsp2_qup5_spi_apps_clk_src",
  1457. },
  1458. .num_parents = 1,
  1459. .flags = CLK_SET_RATE_PARENT,
  1460. .ops = &clk_branch2_ops,
  1461. },
  1462. },
  1463. };
  1464. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1465. .halt_reg = 0x0c08,
  1466. .clkr = {
  1467. .enable_reg = 0x0c08,
  1468. .enable_mask = BIT(0),
  1469. .hw.init = &(struct clk_init_data){
  1470. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1471. .parent_names = (const char *[]){
  1472. "blsp2_qup6_i2c_apps_clk_src",
  1473. },
  1474. .num_parents = 1,
  1475. .flags = CLK_SET_RATE_PARENT,
  1476. .ops = &clk_branch2_ops,
  1477. },
  1478. },
  1479. };
  1480. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1481. .halt_reg = 0x0c04,
  1482. .clkr = {
  1483. .enable_reg = 0x0c04,
  1484. .enable_mask = BIT(0),
  1485. .hw.init = &(struct clk_init_data){
  1486. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1487. .parent_names = (const char *[]){
  1488. "blsp2_qup6_spi_apps_clk_src",
  1489. },
  1490. .num_parents = 1,
  1491. .flags = CLK_SET_RATE_PARENT,
  1492. .ops = &clk_branch2_ops,
  1493. },
  1494. },
  1495. };
  1496. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1497. .halt_reg = 0x09c4,
  1498. .clkr = {
  1499. .enable_reg = 0x09c4,
  1500. .enable_mask = BIT(0),
  1501. .hw.init = &(struct clk_init_data){
  1502. .name = "gcc_blsp2_uart1_apps_clk",
  1503. .parent_names = (const char *[]){
  1504. "blsp2_uart1_apps_clk_src",
  1505. },
  1506. .num_parents = 1,
  1507. .flags = CLK_SET_RATE_PARENT,
  1508. .ops = &clk_branch2_ops,
  1509. },
  1510. },
  1511. };
  1512. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1513. .halt_reg = 0x0a44,
  1514. .clkr = {
  1515. .enable_reg = 0x0a44,
  1516. .enable_mask = BIT(0),
  1517. .hw.init = &(struct clk_init_data){
  1518. .name = "gcc_blsp2_uart2_apps_clk",
  1519. .parent_names = (const char *[]){
  1520. "blsp2_uart2_apps_clk_src",
  1521. },
  1522. .num_parents = 1,
  1523. .flags = CLK_SET_RATE_PARENT,
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1529. .halt_reg = 0x0ac4,
  1530. .clkr = {
  1531. .enable_reg = 0x0ac4,
  1532. .enable_mask = BIT(0),
  1533. .hw.init = &(struct clk_init_data){
  1534. .name = "gcc_blsp2_uart3_apps_clk",
  1535. .parent_names = (const char *[]){
  1536. "blsp2_uart3_apps_clk_src",
  1537. },
  1538. .num_parents = 1,
  1539. .flags = CLK_SET_RATE_PARENT,
  1540. .ops = &clk_branch2_ops,
  1541. },
  1542. },
  1543. };
  1544. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1545. .halt_reg = 0x0b44,
  1546. .clkr = {
  1547. .enable_reg = 0x0b44,
  1548. .enable_mask = BIT(0),
  1549. .hw.init = &(struct clk_init_data){
  1550. .name = "gcc_blsp2_uart4_apps_clk",
  1551. .parent_names = (const char *[]){
  1552. "blsp2_uart4_apps_clk_src",
  1553. },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1561. .halt_reg = 0x0bc4,
  1562. .clkr = {
  1563. .enable_reg = 0x0bc4,
  1564. .enable_mask = BIT(0),
  1565. .hw.init = &(struct clk_init_data){
  1566. .name = "gcc_blsp2_uart5_apps_clk",
  1567. .parent_names = (const char *[]){
  1568. "blsp2_uart5_apps_clk_src",
  1569. },
  1570. .num_parents = 1,
  1571. .flags = CLK_SET_RATE_PARENT,
  1572. .ops = &clk_branch2_ops,
  1573. },
  1574. },
  1575. };
  1576. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1577. .halt_reg = 0x0c44,
  1578. .clkr = {
  1579. .enable_reg = 0x0c44,
  1580. .enable_mask = BIT(0),
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "gcc_blsp2_uart6_apps_clk",
  1583. .parent_names = (const char *[]){
  1584. "blsp2_uart6_apps_clk_src",
  1585. },
  1586. .num_parents = 1,
  1587. .flags = CLK_SET_RATE_PARENT,
  1588. .ops = &clk_branch2_ops,
  1589. },
  1590. },
  1591. };
  1592. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1593. .halt_reg = 0x0e04,
  1594. .halt_check = BRANCH_HALT_VOTED,
  1595. .clkr = {
  1596. .enable_reg = 0x1484,
  1597. .enable_mask = BIT(10),
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "gcc_boot_rom_ahb_clk",
  1600. .parent_names = (const char *[]){
  1601. "config_noc_clk_src",
  1602. },
  1603. .num_parents = 1,
  1604. .ops = &clk_branch2_ops,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_branch gcc_ce1_ahb_clk = {
  1609. .halt_reg = 0x104c,
  1610. .halt_check = BRANCH_HALT_VOTED,
  1611. .clkr = {
  1612. .enable_reg = 0x1484,
  1613. .enable_mask = BIT(3),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "gcc_ce1_ahb_clk",
  1616. .parent_names = (const char *[]){
  1617. "config_noc_clk_src",
  1618. },
  1619. .num_parents = 1,
  1620. .ops = &clk_branch2_ops,
  1621. },
  1622. },
  1623. };
  1624. static struct clk_branch gcc_ce1_axi_clk = {
  1625. .halt_reg = 0x1048,
  1626. .halt_check = BRANCH_HALT_VOTED,
  1627. .clkr = {
  1628. .enable_reg = 0x1484,
  1629. .enable_mask = BIT(4),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "gcc_ce1_axi_clk",
  1632. .parent_names = (const char *[]){
  1633. "system_noc_clk_src",
  1634. },
  1635. .num_parents = 1,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch gcc_ce1_clk = {
  1641. .halt_reg = 0x1050,
  1642. .halt_check = BRANCH_HALT_VOTED,
  1643. .clkr = {
  1644. .enable_reg = 0x1484,
  1645. .enable_mask = BIT(5),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "gcc_ce1_clk",
  1648. .parent_names = (const char *[]){
  1649. "ce1_clk_src",
  1650. },
  1651. .num_parents = 1,
  1652. .flags = CLK_SET_RATE_PARENT,
  1653. .ops = &clk_branch2_ops,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_branch gcc_ce2_ahb_clk = {
  1658. .halt_reg = 0x108c,
  1659. .halt_check = BRANCH_HALT_VOTED,
  1660. .clkr = {
  1661. .enable_reg = 0x1484,
  1662. .enable_mask = BIT(0),
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "gcc_ce2_ahb_clk",
  1665. .parent_names = (const char *[]){
  1666. "config_noc_clk_src",
  1667. },
  1668. .num_parents = 1,
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch gcc_ce2_axi_clk = {
  1674. .halt_reg = 0x1088,
  1675. .halt_check = BRANCH_HALT_VOTED,
  1676. .clkr = {
  1677. .enable_reg = 0x1484,
  1678. .enable_mask = BIT(1),
  1679. .hw.init = &(struct clk_init_data){
  1680. .name = "gcc_ce2_axi_clk",
  1681. .parent_names = (const char *[]){
  1682. "system_noc_clk_src",
  1683. },
  1684. .num_parents = 1,
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_ce2_clk = {
  1690. .halt_reg = 0x1090,
  1691. .halt_check = BRANCH_HALT_VOTED,
  1692. .clkr = {
  1693. .enable_reg = 0x1484,
  1694. .enable_mask = BIT(2),
  1695. .hw.init = &(struct clk_init_data){
  1696. .name = "gcc_ce2_clk",
  1697. .parent_names = (const char *[]){
  1698. "ce2_clk_src",
  1699. },
  1700. .num_parents = 1,
  1701. .flags = CLK_SET_RATE_PARENT,
  1702. .ops = &clk_branch2_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_branch gcc_gp1_clk = {
  1707. .halt_reg = 0x1900,
  1708. .clkr = {
  1709. .enable_reg = 0x1900,
  1710. .enable_mask = BIT(0),
  1711. .hw.init = &(struct clk_init_data){
  1712. .name = "gcc_gp1_clk",
  1713. .parent_names = (const char *[]){
  1714. "gp1_clk_src",
  1715. },
  1716. .num_parents = 1,
  1717. .flags = CLK_SET_RATE_PARENT,
  1718. .ops = &clk_branch2_ops,
  1719. },
  1720. },
  1721. };
  1722. static struct clk_branch gcc_gp2_clk = {
  1723. .halt_reg = 0x1940,
  1724. .clkr = {
  1725. .enable_reg = 0x1940,
  1726. .enable_mask = BIT(0),
  1727. .hw.init = &(struct clk_init_data){
  1728. .name = "gcc_gp2_clk",
  1729. .parent_names = (const char *[]){
  1730. "gp2_clk_src",
  1731. },
  1732. .num_parents = 1,
  1733. .flags = CLK_SET_RATE_PARENT,
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch gcc_gp3_clk = {
  1739. .halt_reg = 0x1980,
  1740. .clkr = {
  1741. .enable_reg = 0x1980,
  1742. .enable_mask = BIT(0),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "gcc_gp3_clk",
  1745. .parent_names = (const char *[]){
  1746. "gp3_clk_src",
  1747. },
  1748. .num_parents = 1,
  1749. .flags = CLK_SET_RATE_PARENT,
  1750. .ops = &clk_branch2_ops,
  1751. },
  1752. },
  1753. };
  1754. static struct clk_branch gcc_lpass_q6_axi_clk = {
  1755. .halt_reg = 0x11c0,
  1756. .clkr = {
  1757. .enable_reg = 0x11c0,
  1758. .enable_mask = BIT(0),
  1759. .hw.init = &(struct clk_init_data){
  1760. .name = "gcc_lpass_q6_axi_clk",
  1761. .parent_names = (const char *[]){
  1762. "system_noc_clk_src",
  1763. },
  1764. .num_parents = 1,
  1765. .ops = &clk_branch2_ops,
  1766. },
  1767. },
  1768. };
  1769. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1770. .halt_reg = 0x024c,
  1771. .clkr = {
  1772. .enable_reg = 0x024c,
  1773. .enable_mask = BIT(0),
  1774. .hw.init = &(struct clk_init_data){
  1775. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1776. .parent_names = (const char *[]){
  1777. "config_noc_clk_src",
  1778. },
  1779. .num_parents = 1,
  1780. .ops = &clk_branch2_ops,
  1781. .flags = CLK_IGNORE_UNUSED,
  1782. },
  1783. },
  1784. };
  1785. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  1786. .halt_reg = 0x0248,
  1787. .clkr = {
  1788. .enable_reg = 0x0248,
  1789. .enable_mask = BIT(0),
  1790. .hw.init = &(struct clk_init_data){
  1791. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  1792. .parent_names = (const char *[]){
  1793. "config_noc_clk_src",
  1794. },
  1795. .num_parents = 1,
  1796. .ops = &clk_branch2_ops,
  1797. },
  1798. },
  1799. };
  1800. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1801. .halt_reg = 0x0280,
  1802. .clkr = {
  1803. .enable_reg = 0x0280,
  1804. .enable_mask = BIT(0),
  1805. .hw.init = &(struct clk_init_data){
  1806. .name = "gcc_mss_cfg_ahb_clk",
  1807. .parent_names = (const char *[]){
  1808. "config_noc_clk_src",
  1809. },
  1810. .num_parents = 1,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1816. .halt_reg = 0x0284,
  1817. .clkr = {
  1818. .enable_reg = 0x0284,
  1819. .enable_mask = BIT(0),
  1820. .hw.init = &(struct clk_init_data){
  1821. .name = "gcc_mss_q6_bimc_axi_clk",
  1822. .ops = &clk_branch2_ops,
  1823. },
  1824. },
  1825. };
  1826. static struct clk_branch gcc_pdm2_clk = {
  1827. .halt_reg = 0x0ccc,
  1828. .clkr = {
  1829. .enable_reg = 0x0ccc,
  1830. .enable_mask = BIT(0),
  1831. .hw.init = &(struct clk_init_data){
  1832. .name = "gcc_pdm2_clk",
  1833. .parent_names = (const char *[]){
  1834. "pdm2_clk_src",
  1835. },
  1836. .num_parents = 1,
  1837. .flags = CLK_SET_RATE_PARENT,
  1838. .ops = &clk_branch2_ops,
  1839. },
  1840. },
  1841. };
  1842. static struct clk_branch gcc_pdm_ahb_clk = {
  1843. .halt_reg = 0x0cc4,
  1844. .clkr = {
  1845. .enable_reg = 0x0cc4,
  1846. .enable_mask = BIT(0),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "gcc_pdm_ahb_clk",
  1849. .parent_names = (const char *[]){
  1850. "periph_noc_clk_src",
  1851. },
  1852. .num_parents = 1,
  1853. .ops = &clk_branch2_ops,
  1854. },
  1855. },
  1856. };
  1857. static struct clk_branch gcc_prng_ahb_clk = {
  1858. .halt_reg = 0x0d04,
  1859. .halt_check = BRANCH_HALT_VOTED,
  1860. .clkr = {
  1861. .enable_reg = 0x1484,
  1862. .enable_mask = BIT(13),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "gcc_prng_ahb_clk",
  1865. .parent_names = (const char *[]){
  1866. "periph_noc_clk_src",
  1867. },
  1868. .num_parents = 1,
  1869. .ops = &clk_branch2_ops,
  1870. },
  1871. },
  1872. };
  1873. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1874. .halt_reg = 0x04c8,
  1875. .clkr = {
  1876. .enable_reg = 0x04c8,
  1877. .enable_mask = BIT(0),
  1878. .hw.init = &(struct clk_init_data){
  1879. .name = "gcc_sdcc1_ahb_clk",
  1880. .parent_names = (const char *[]){
  1881. "periph_noc_clk_src",
  1882. },
  1883. .num_parents = 1,
  1884. .ops = &clk_branch2_ops,
  1885. },
  1886. },
  1887. };
  1888. static struct clk_branch gcc_sdcc1_apps_clk = {
  1889. .halt_reg = 0x04c4,
  1890. .clkr = {
  1891. .enable_reg = 0x04c4,
  1892. .enable_mask = BIT(0),
  1893. .hw.init = &(struct clk_init_data){
  1894. .name = "gcc_sdcc1_apps_clk",
  1895. .parent_names = (const char *[]){
  1896. "sdcc1_apps_clk_src",
  1897. },
  1898. .num_parents = 1,
  1899. .flags = CLK_SET_RATE_PARENT,
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  1905. .halt_reg = 0x04e8,
  1906. .clkr = {
  1907. .enable_reg = 0x04e8,
  1908. .enable_mask = BIT(0),
  1909. .hw.init = &(struct clk_init_data){
  1910. .name = "gcc_sdcc1_cdccal_ff_clk",
  1911. .parent_names = (const char *[]){
  1912. "xo"
  1913. },
  1914. .num_parents = 1,
  1915. .ops = &clk_branch2_ops,
  1916. },
  1917. },
  1918. };
  1919. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  1920. .halt_reg = 0x04e4,
  1921. .clkr = {
  1922. .enable_reg = 0x04e4,
  1923. .enable_mask = BIT(0),
  1924. .hw.init = &(struct clk_init_data){
  1925. .name = "gcc_sdcc1_cdccal_sleep_clk",
  1926. .parent_names = (const char *[]){
  1927. "sleep_clk_src"
  1928. },
  1929. .num_parents = 1,
  1930. .ops = &clk_branch2_ops,
  1931. },
  1932. },
  1933. };
  1934. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1935. .halt_reg = 0x0508,
  1936. .clkr = {
  1937. .enable_reg = 0x0508,
  1938. .enable_mask = BIT(0),
  1939. .hw.init = &(struct clk_init_data){
  1940. .name = "gcc_sdcc2_ahb_clk",
  1941. .parent_names = (const char *[]){
  1942. "periph_noc_clk_src",
  1943. },
  1944. .num_parents = 1,
  1945. .ops = &clk_branch2_ops,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch gcc_sdcc2_apps_clk = {
  1950. .halt_reg = 0x0504,
  1951. .clkr = {
  1952. .enable_reg = 0x0504,
  1953. .enable_mask = BIT(0),
  1954. .hw.init = &(struct clk_init_data){
  1955. .name = "gcc_sdcc2_apps_clk",
  1956. .parent_names = (const char *[]){
  1957. "sdcc2_apps_clk_src",
  1958. },
  1959. .num_parents = 1,
  1960. .flags = CLK_SET_RATE_PARENT,
  1961. .ops = &clk_branch2_ops,
  1962. },
  1963. },
  1964. };
  1965. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1966. .halt_reg = 0x0548,
  1967. .clkr = {
  1968. .enable_reg = 0x0548,
  1969. .enable_mask = BIT(0),
  1970. .hw.init = &(struct clk_init_data){
  1971. .name = "gcc_sdcc3_ahb_clk",
  1972. .parent_names = (const char *[]){
  1973. "periph_noc_clk_src",
  1974. },
  1975. .num_parents = 1,
  1976. .ops = &clk_branch2_ops,
  1977. },
  1978. },
  1979. };
  1980. static struct clk_branch gcc_sdcc3_apps_clk = {
  1981. .halt_reg = 0x0544,
  1982. .clkr = {
  1983. .enable_reg = 0x0544,
  1984. .enable_mask = BIT(0),
  1985. .hw.init = &(struct clk_init_data){
  1986. .name = "gcc_sdcc3_apps_clk",
  1987. .parent_names = (const char *[]){
  1988. "sdcc3_apps_clk_src",
  1989. },
  1990. .num_parents = 1,
  1991. .flags = CLK_SET_RATE_PARENT,
  1992. .ops = &clk_branch2_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1997. .halt_reg = 0x0588,
  1998. .clkr = {
  1999. .enable_reg = 0x0588,
  2000. .enable_mask = BIT(0),
  2001. .hw.init = &(struct clk_init_data){
  2002. .name = "gcc_sdcc4_ahb_clk",
  2003. .parent_names = (const char *[]){
  2004. "periph_noc_clk_src",
  2005. },
  2006. .num_parents = 1,
  2007. .ops = &clk_branch2_ops,
  2008. },
  2009. },
  2010. };
  2011. static struct clk_branch gcc_sdcc4_apps_clk = {
  2012. .halt_reg = 0x0584,
  2013. .clkr = {
  2014. .enable_reg = 0x0584,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "gcc_sdcc4_apps_clk",
  2018. .parent_names = (const char *[]){
  2019. "sdcc4_apps_clk_src",
  2020. },
  2021. .num_parents = 1,
  2022. .flags = CLK_SET_RATE_PARENT,
  2023. .ops = &clk_branch2_ops,
  2024. },
  2025. },
  2026. };
  2027. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2028. .halt_reg = 0x0108,
  2029. .clkr = {
  2030. .enable_reg = 0x0108,
  2031. .enable_mask = BIT(0),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "gcc_sys_noc_usb3_axi_clk",
  2034. .parent_names = (const char *[]){
  2035. "usb30_master_clk_src",
  2036. },
  2037. .num_parents = 1,
  2038. .flags = CLK_SET_RATE_PARENT,
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_tsif_ahb_clk = {
  2044. .halt_reg = 0x0d84,
  2045. .clkr = {
  2046. .enable_reg = 0x0d84,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(struct clk_init_data){
  2049. .name = "gcc_tsif_ahb_clk",
  2050. .parent_names = (const char *[]){
  2051. "periph_noc_clk_src",
  2052. },
  2053. .num_parents = 1,
  2054. .ops = &clk_branch2_ops,
  2055. },
  2056. },
  2057. };
  2058. static struct clk_branch gcc_tsif_ref_clk = {
  2059. .halt_reg = 0x0d88,
  2060. .clkr = {
  2061. .enable_reg = 0x0d88,
  2062. .enable_mask = BIT(0),
  2063. .hw.init = &(struct clk_init_data){
  2064. .name = "gcc_tsif_ref_clk",
  2065. .parent_names = (const char *[]){
  2066. "tsif_ref_clk_src",
  2067. },
  2068. .num_parents = 1,
  2069. .flags = CLK_SET_RATE_PARENT,
  2070. .ops = &clk_branch2_ops,
  2071. },
  2072. },
  2073. };
  2074. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2075. .halt_reg = 0x04ac,
  2076. .clkr = {
  2077. .enable_reg = 0x04ac,
  2078. .enable_mask = BIT(0),
  2079. .hw.init = &(struct clk_init_data){
  2080. .name = "gcc_usb2a_phy_sleep_clk",
  2081. .parent_names = (const char *[]){
  2082. "sleep_clk_src",
  2083. },
  2084. .num_parents = 1,
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2090. .halt_reg = 0x04b4,
  2091. .clkr = {
  2092. .enable_reg = 0x04b4,
  2093. .enable_mask = BIT(0),
  2094. .hw.init = &(struct clk_init_data){
  2095. .name = "gcc_usb2b_phy_sleep_clk",
  2096. .parent_names = (const char *[]){
  2097. "sleep_clk_src",
  2098. },
  2099. .num_parents = 1,
  2100. .ops = &clk_branch2_ops,
  2101. },
  2102. },
  2103. };
  2104. static struct clk_branch gcc_usb30_master_clk = {
  2105. .halt_reg = 0x03c8,
  2106. .clkr = {
  2107. .enable_reg = 0x03c8,
  2108. .enable_mask = BIT(0),
  2109. .hw.init = &(struct clk_init_data){
  2110. .name = "gcc_usb30_master_clk",
  2111. .parent_names = (const char *[]){
  2112. "usb30_master_clk_src",
  2113. },
  2114. .num_parents = 1,
  2115. .flags = CLK_SET_RATE_PARENT,
  2116. .ops = &clk_branch2_ops,
  2117. },
  2118. },
  2119. };
  2120. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2121. .halt_reg = 0x03d0,
  2122. .clkr = {
  2123. .enable_reg = 0x03d0,
  2124. .enable_mask = BIT(0),
  2125. .hw.init = &(struct clk_init_data){
  2126. .name = "gcc_usb30_mock_utmi_clk",
  2127. .parent_names = (const char *[]){
  2128. "usb30_mock_utmi_clk_src",
  2129. },
  2130. .num_parents = 1,
  2131. .flags = CLK_SET_RATE_PARENT,
  2132. .ops = &clk_branch2_ops,
  2133. },
  2134. },
  2135. };
  2136. static struct clk_branch gcc_usb30_sleep_clk = {
  2137. .halt_reg = 0x03cc,
  2138. .clkr = {
  2139. .enable_reg = 0x03cc,
  2140. .enable_mask = BIT(0),
  2141. .hw.init = &(struct clk_init_data){
  2142. .name = "gcc_usb30_sleep_clk",
  2143. .parent_names = (const char *[]){
  2144. "sleep_clk_src",
  2145. },
  2146. .num_parents = 1,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2152. .halt_reg = 0x0488,
  2153. .clkr = {
  2154. .enable_reg = 0x0488,
  2155. .enable_mask = BIT(0),
  2156. .hw.init = &(struct clk_init_data){
  2157. .name = "gcc_usb_hs_ahb_clk",
  2158. .parent_names = (const char *[]){
  2159. "periph_noc_clk_src",
  2160. },
  2161. .num_parents = 1,
  2162. .ops = &clk_branch2_ops,
  2163. },
  2164. },
  2165. };
  2166. static struct clk_branch gcc_usb_hs_system_clk = {
  2167. .halt_reg = 0x0484,
  2168. .clkr = {
  2169. .enable_reg = 0x0484,
  2170. .enable_mask = BIT(0),
  2171. .hw.init = &(struct clk_init_data){
  2172. .name = "gcc_usb_hs_system_clk",
  2173. .parent_names = (const char *[]){
  2174. "usb_hs_system_clk_src",
  2175. },
  2176. .num_parents = 1,
  2177. .flags = CLK_SET_RATE_PARENT,
  2178. .ops = &clk_branch2_ops,
  2179. },
  2180. },
  2181. };
  2182. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2183. .halt_reg = 0x0408,
  2184. .clkr = {
  2185. .enable_reg = 0x0408,
  2186. .enable_mask = BIT(0),
  2187. .hw.init = &(struct clk_init_data){
  2188. .name = "gcc_usb_hsic_ahb_clk",
  2189. .parent_names = (const char *[]){
  2190. "periph_noc_clk_src",
  2191. },
  2192. .num_parents = 1,
  2193. .ops = &clk_branch2_ops,
  2194. },
  2195. },
  2196. };
  2197. static struct clk_branch gcc_usb_hsic_clk = {
  2198. .halt_reg = 0x0410,
  2199. .clkr = {
  2200. .enable_reg = 0x0410,
  2201. .enable_mask = BIT(0),
  2202. .hw.init = &(struct clk_init_data){
  2203. .name = "gcc_usb_hsic_clk",
  2204. .parent_names = (const char *[]){
  2205. "usb_hsic_clk_src",
  2206. },
  2207. .num_parents = 1,
  2208. .flags = CLK_SET_RATE_PARENT,
  2209. .ops = &clk_branch2_ops,
  2210. },
  2211. },
  2212. };
  2213. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2214. .halt_reg = 0x0414,
  2215. .clkr = {
  2216. .enable_reg = 0x0414,
  2217. .enable_mask = BIT(0),
  2218. .hw.init = &(struct clk_init_data){
  2219. .name = "gcc_usb_hsic_io_cal_clk",
  2220. .parent_names = (const char *[]){
  2221. "usb_hsic_io_cal_clk_src",
  2222. },
  2223. .num_parents = 1,
  2224. .flags = CLK_SET_RATE_PARENT,
  2225. .ops = &clk_branch2_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2230. .halt_reg = 0x0418,
  2231. .clkr = {
  2232. .enable_reg = 0x0418,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(struct clk_init_data){
  2235. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2236. .parent_names = (const char *[]){
  2237. "sleep_clk_src",
  2238. },
  2239. .num_parents = 1,
  2240. .ops = &clk_branch2_ops,
  2241. },
  2242. },
  2243. };
  2244. static struct clk_branch gcc_usb_hsic_system_clk = {
  2245. .halt_reg = 0x040c,
  2246. .clkr = {
  2247. .enable_reg = 0x040c,
  2248. .enable_mask = BIT(0),
  2249. .hw.init = &(struct clk_init_data){
  2250. .name = "gcc_usb_hsic_system_clk",
  2251. .parent_names = (const char *[]){
  2252. "usb_hsic_system_clk_src",
  2253. },
  2254. .num_parents = 1,
  2255. .flags = CLK_SET_RATE_PARENT,
  2256. .ops = &clk_branch2_ops,
  2257. },
  2258. },
  2259. };
  2260. static struct gdsc usb_hs_hsic_gdsc = {
  2261. .gdscr = 0x404,
  2262. .pd = {
  2263. .name = "usb_hs_hsic",
  2264. },
  2265. .pwrsts = PWRSTS_OFF_ON,
  2266. };
  2267. static struct clk_regmap *gcc_msm8974_clocks[] = {
  2268. [GPLL0] = &gpll0.clkr,
  2269. [GPLL0_VOTE] = &gpll0_vote,
  2270. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2271. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2272. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2273. [GPLL1] = &gpll1.clkr,
  2274. [GPLL1_VOTE] = &gpll1_vote,
  2275. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2276. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2277. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2278. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2279. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2280. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2281. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2282. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2283. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2284. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2285. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2286. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2287. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2288. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2289. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2290. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2291. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2292. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2293. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2294. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2295. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2296. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2297. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2298. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2299. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2300. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2301. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2302. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2303. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2304. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2305. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2306. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2307. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2308. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2309. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2310. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2311. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2312. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  2313. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  2314. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2315. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2316. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2317. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2318. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2319. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2320. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2321. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2322. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2323. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2324. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2325. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  2326. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  2327. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  2328. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  2329. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2330. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2331. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2332. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2333. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2334. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2335. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2336. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2337. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2338. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2339. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2340. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2341. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2342. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2343. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2344. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2345. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2346. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2347. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2348. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2349. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2350. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2351. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2352. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2353. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2354. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2355. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2356. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2357. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2358. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2359. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2360. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2361. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2362. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2363. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2364. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2365. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2366. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2367. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2368. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2369. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2370. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2371. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  2372. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  2373. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  2374. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2375. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2376. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2377. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  2378. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2379. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  2380. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2381. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2382. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2383. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2384. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2385. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2386. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2387. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2388. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2389. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2390. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2391. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2392. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2393. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2394. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2395. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2396. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2397. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  2398. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2399. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2400. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2401. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2402. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2403. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  2404. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  2405. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  2406. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  2407. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  2408. [GCC_MMSS_GPLL0_CLK_SRC] = &gcc_mmss_gpll0_clk_src,
  2409. [GPLL4] = NULL,
  2410. [GPLL4_VOTE] = NULL,
  2411. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = NULL,
  2412. [GCC_SDCC1_CDCCAL_FF_CLK] = NULL,
  2413. };
  2414. static const struct qcom_reset_map gcc_msm8974_resets[] = {
  2415. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  2416. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  2417. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  2418. [GCC_IMEM_BCR] = { 0x0200 },
  2419. [GCC_MMSS_BCR] = { 0x0240 },
  2420. [GCC_QDSS_BCR] = { 0x0300 },
  2421. [GCC_USB_30_BCR] = { 0x03c0 },
  2422. [GCC_USB3_PHY_BCR] = { 0x03fc },
  2423. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  2424. [GCC_USB_HS_BCR] = { 0x0480 },
  2425. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  2426. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  2427. [GCC_SDCC1_BCR] = { 0x04c0 },
  2428. [GCC_SDCC2_BCR] = { 0x0500 },
  2429. [GCC_SDCC3_BCR] = { 0x0540 },
  2430. [GCC_SDCC4_BCR] = { 0x0580 },
  2431. [GCC_BLSP1_BCR] = { 0x05c0 },
  2432. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  2433. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  2434. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  2435. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  2436. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  2437. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  2438. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  2439. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  2440. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  2441. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  2442. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  2443. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  2444. [GCC_BLSP2_BCR] = { 0x0940 },
  2445. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  2446. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  2447. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  2448. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  2449. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  2450. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  2451. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  2452. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  2453. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  2454. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  2455. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  2456. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  2457. [GCC_PDM_BCR] = { 0x0cc0 },
  2458. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  2459. [GCC_TSIF_BCR] = { 0x0d80 },
  2460. [GCC_TCSR_BCR] = { 0x0dc0 },
  2461. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  2462. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  2463. [GCC_TLMM_BCR] = { 0x0e80 },
  2464. [GCC_MPM_BCR] = { 0x0ec0 },
  2465. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  2466. [GCC_SPMI_BCR] = { 0x0fc0 },
  2467. [GCC_SPDM_BCR] = { 0x1000 },
  2468. [GCC_CE1_BCR] = { 0x1040 },
  2469. [GCC_CE2_BCR] = { 0x1080 },
  2470. [GCC_BIMC_BCR] = { 0x1100 },
  2471. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  2472. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  2473. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  2474. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  2475. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  2476. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  2477. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  2478. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  2479. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  2480. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  2481. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  2482. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  2483. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  2484. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  2485. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  2486. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  2487. [GCC_DEHR_BCR] = { 0x1300 },
  2488. [GCC_RBCPR_BCR] = { 0x1380 },
  2489. [GCC_MSS_RESTART] = { 0x1680 },
  2490. [GCC_LPASS_RESTART] = { 0x16c0 },
  2491. [GCC_WCSS_RESTART] = { 0x1700 },
  2492. [GCC_VENUS_RESTART] = { 0x1740 },
  2493. };
  2494. static struct gdsc *gcc_msm8974_gdscs[] = {
  2495. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  2496. };
  2497. static const struct regmap_config gcc_msm8974_regmap_config = {
  2498. .reg_bits = 32,
  2499. .reg_stride = 4,
  2500. .val_bits = 32,
  2501. .max_register = 0x1fc0,
  2502. .fast_io = true,
  2503. };
  2504. static const struct qcom_cc_desc gcc_msm8974_desc = {
  2505. .config = &gcc_msm8974_regmap_config,
  2506. .clks = gcc_msm8974_clocks,
  2507. .num_clks = ARRAY_SIZE(gcc_msm8974_clocks),
  2508. .resets = gcc_msm8974_resets,
  2509. .num_resets = ARRAY_SIZE(gcc_msm8974_resets),
  2510. .gdscs = gcc_msm8974_gdscs,
  2511. .num_gdscs = ARRAY_SIZE(gcc_msm8974_gdscs),
  2512. };
  2513. static const struct of_device_id gcc_msm8974_match_table[] = {
  2514. { .compatible = "qcom,gcc-msm8974" },
  2515. { .compatible = "qcom,gcc-msm8974pro" , .data = (void *)1UL },
  2516. { .compatible = "qcom,gcc-msm8974pro-ac", .data = (void *)1UL },
  2517. { }
  2518. };
  2519. MODULE_DEVICE_TABLE(of, gcc_msm8974_match_table);
  2520. static void msm8974_pro_clock_override(void)
  2521. {
  2522. sdcc1_apps_clk_src_init.parent_names = gcc_xo_gpll0_gpll4;
  2523. sdcc1_apps_clk_src_init.num_parents = 3;
  2524. sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc1_apps_clk_pro;
  2525. sdcc1_apps_clk_src.parent_map = gcc_xo_gpll0_gpll4_map;
  2526. gcc_msm8974_clocks[GPLL4] = &gpll4.clkr;
  2527. gcc_msm8974_clocks[GPLL4_VOTE] = &gpll4_vote;
  2528. gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_SLEEP_CLK] =
  2529. &gcc_sdcc1_cdccal_sleep_clk.clkr;
  2530. gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_FF_CLK] =
  2531. &gcc_sdcc1_cdccal_ff_clk.clkr;
  2532. }
  2533. static int gcc_msm8974_probe(struct platform_device *pdev)
  2534. {
  2535. int ret;
  2536. struct device *dev = &pdev->dev;
  2537. bool pro;
  2538. const struct of_device_id *id;
  2539. id = of_match_device(gcc_msm8974_match_table, dev);
  2540. if (!id)
  2541. return -ENODEV;
  2542. pro = !!(id->data);
  2543. if (pro)
  2544. msm8974_pro_clock_override();
  2545. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  2546. if (ret)
  2547. return ret;
  2548. ret = qcom_cc_register_sleep_clk(dev);
  2549. if (ret)
  2550. return ret;
  2551. return qcom_cc_probe(pdev, &gcc_msm8974_desc);
  2552. }
  2553. static struct platform_driver gcc_msm8974_driver = {
  2554. .probe = gcc_msm8974_probe,
  2555. .driver = {
  2556. .name = "gcc-msm8974",
  2557. .of_match_table = gcc_msm8974_match_table,
  2558. },
  2559. };
  2560. static int __init gcc_msm8974_init(void)
  2561. {
  2562. return platform_driver_register(&gcc_msm8974_driver);
  2563. }
  2564. core_initcall(gcc_msm8974_init);
  2565. static void __exit gcc_msm8974_exit(void)
  2566. {
  2567. platform_driver_unregister(&gcc_msm8974_driver);
  2568. }
  2569. module_exit(gcc_msm8974_exit);
  2570. MODULE_DESCRIPTION("QCOM GCC MSM8974 Driver");
  2571. MODULE_LICENSE("GPL v2");
  2572. MODULE_ALIAS("platform:gcc-msm8974");