gcc-msm8960.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694
  1. /*
  2. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8960.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8960.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "clk-hfpll.h"
  31. #include "reset.h"
  32. static struct clk_pll pll3 = {
  33. .l_reg = 0x3164,
  34. .m_reg = 0x3168,
  35. .n_reg = 0x316c,
  36. .config_reg = 0x3174,
  37. .mode_reg = 0x3160,
  38. .status_reg = 0x3178,
  39. .status_bit = 16,
  40. .clkr.hw.init = &(struct clk_init_data){
  41. .name = "pll3",
  42. .parent_names = (const char *[]){ "pxo" },
  43. .num_parents = 1,
  44. .ops = &clk_pll_ops,
  45. },
  46. };
  47. static struct clk_regmap pll4_vote = {
  48. .enable_reg = 0x34c0,
  49. .enable_mask = BIT(4),
  50. .hw.init = &(struct clk_init_data){
  51. .name = "pll4_vote",
  52. .parent_names = (const char *[]){ "pll4" },
  53. .num_parents = 1,
  54. .ops = &clk_pll_vote_ops,
  55. },
  56. };
  57. static struct clk_pll pll8 = {
  58. .l_reg = 0x3144,
  59. .m_reg = 0x3148,
  60. .n_reg = 0x314c,
  61. .config_reg = 0x3154,
  62. .mode_reg = 0x3140,
  63. .status_reg = 0x3158,
  64. .status_bit = 16,
  65. .clkr.hw.init = &(struct clk_init_data){
  66. .name = "pll8",
  67. .parent_names = (const char *[]){ "pxo" },
  68. .num_parents = 1,
  69. .ops = &clk_pll_ops,
  70. },
  71. };
  72. static struct clk_regmap pll8_vote = {
  73. .enable_reg = 0x34c0,
  74. .enable_mask = BIT(8),
  75. .hw.init = &(struct clk_init_data){
  76. .name = "pll8_vote",
  77. .parent_names = (const char *[]){ "pll8" },
  78. .num_parents = 1,
  79. .ops = &clk_pll_vote_ops,
  80. },
  81. };
  82. static struct hfpll_data hfpll0_data = {
  83. .mode_reg = 0x3200,
  84. .l_reg = 0x3208,
  85. .m_reg = 0x320c,
  86. .n_reg = 0x3210,
  87. .config_reg = 0x3204,
  88. .status_reg = 0x321c,
  89. .config_val = 0x7845c665,
  90. .droop_reg = 0x3214,
  91. .droop_val = 0x0108c000,
  92. .min_rate = 600000000UL,
  93. .max_rate = 1800000000UL,
  94. };
  95. static struct clk_hfpll hfpll0 = {
  96. .d = &hfpll0_data,
  97. .clkr.hw.init = &(struct clk_init_data){
  98. .parent_names = (const char *[]){ "pxo" },
  99. .num_parents = 1,
  100. .name = "hfpll0",
  101. .ops = &clk_ops_hfpll,
  102. .flags = CLK_IGNORE_UNUSED,
  103. },
  104. .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
  105. };
  106. static struct hfpll_data hfpll1_8064_data = {
  107. .mode_reg = 0x3240,
  108. .l_reg = 0x3248,
  109. .m_reg = 0x324c,
  110. .n_reg = 0x3250,
  111. .config_reg = 0x3244,
  112. .status_reg = 0x325c,
  113. .config_val = 0x7845c665,
  114. .droop_reg = 0x3254,
  115. .droop_val = 0x0108c000,
  116. .min_rate = 600000000UL,
  117. .max_rate = 1800000000UL,
  118. };
  119. static struct hfpll_data hfpll1_data = {
  120. .mode_reg = 0x3300,
  121. .l_reg = 0x3308,
  122. .m_reg = 0x330c,
  123. .n_reg = 0x3310,
  124. .config_reg = 0x3304,
  125. .status_reg = 0x331c,
  126. .config_val = 0x7845c665,
  127. .droop_reg = 0x3314,
  128. .droop_val = 0x0108c000,
  129. .min_rate = 600000000UL,
  130. .max_rate = 1800000000UL,
  131. };
  132. static struct clk_hfpll hfpll1 = {
  133. .d = &hfpll1_data,
  134. .clkr.hw.init = &(struct clk_init_data){
  135. .parent_names = (const char *[]){ "pxo" },
  136. .num_parents = 1,
  137. .name = "hfpll1",
  138. .ops = &clk_ops_hfpll,
  139. .flags = CLK_IGNORE_UNUSED,
  140. },
  141. .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
  142. };
  143. static struct hfpll_data hfpll2_data = {
  144. .mode_reg = 0x3280,
  145. .l_reg = 0x3288,
  146. .m_reg = 0x328c,
  147. .n_reg = 0x3290,
  148. .config_reg = 0x3284,
  149. .status_reg = 0x329c,
  150. .config_val = 0x7845c665,
  151. .droop_reg = 0x3294,
  152. .droop_val = 0x0108c000,
  153. .min_rate = 600000000UL,
  154. .max_rate = 1800000000UL,
  155. };
  156. static struct clk_hfpll hfpll2 = {
  157. .d = &hfpll2_data,
  158. .clkr.hw.init = &(struct clk_init_data){
  159. .parent_names = (const char *[]){ "pxo" },
  160. .num_parents = 1,
  161. .name = "hfpll2",
  162. .ops = &clk_ops_hfpll,
  163. .flags = CLK_IGNORE_UNUSED,
  164. },
  165. .lock = __SPIN_LOCK_UNLOCKED(hfpll2.lock),
  166. };
  167. static struct hfpll_data hfpll3_data = {
  168. .mode_reg = 0x32c0,
  169. .l_reg = 0x32c8,
  170. .m_reg = 0x32cc,
  171. .n_reg = 0x32d0,
  172. .config_reg = 0x32c4,
  173. .status_reg = 0x32dc,
  174. .config_val = 0x7845c665,
  175. .droop_reg = 0x32d4,
  176. .droop_val = 0x0108c000,
  177. .min_rate = 600000000UL,
  178. .max_rate = 1800000000UL,
  179. };
  180. static struct clk_hfpll hfpll3 = {
  181. .d = &hfpll3_data,
  182. .clkr.hw.init = &(struct clk_init_data){
  183. .parent_names = (const char *[]){ "pxo" },
  184. .num_parents = 1,
  185. .name = "hfpll3",
  186. .ops = &clk_ops_hfpll,
  187. .flags = CLK_IGNORE_UNUSED,
  188. },
  189. .lock = __SPIN_LOCK_UNLOCKED(hfpll3.lock),
  190. };
  191. static struct hfpll_data hfpll_l2_8064_data = {
  192. .mode_reg = 0x3300,
  193. .l_reg = 0x3308,
  194. .m_reg = 0x330c,
  195. .n_reg = 0x3310,
  196. .config_reg = 0x3304,
  197. .status_reg = 0x331c,
  198. .config_val = 0x7845c665,
  199. .droop_reg = 0x3314,
  200. .droop_val = 0x0108c000,
  201. .min_rate = 600000000UL,
  202. .max_rate = 1800000000UL,
  203. };
  204. static struct hfpll_data hfpll_l2_data = {
  205. .mode_reg = 0x3400,
  206. .l_reg = 0x3408,
  207. .m_reg = 0x340c,
  208. .n_reg = 0x3410,
  209. .config_reg = 0x3404,
  210. .status_reg = 0x341c,
  211. .config_val = 0x7845c665,
  212. .droop_reg = 0x3414,
  213. .droop_val = 0x0108c000,
  214. .min_rate = 600000000UL,
  215. .max_rate = 1800000000UL,
  216. };
  217. static struct clk_hfpll hfpll_l2 = {
  218. .d = &hfpll_l2_data,
  219. .clkr.hw.init = &(struct clk_init_data){
  220. .parent_names = (const char *[]){ "pxo" },
  221. .num_parents = 1,
  222. .name = "hfpll_l2",
  223. .ops = &clk_ops_hfpll,
  224. .flags = CLK_IGNORE_UNUSED,
  225. },
  226. .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
  227. };
  228. static struct clk_pll pll14 = {
  229. .l_reg = 0x31c4,
  230. .m_reg = 0x31c8,
  231. .n_reg = 0x31cc,
  232. .config_reg = 0x31d4,
  233. .mode_reg = 0x31c0,
  234. .status_reg = 0x31d8,
  235. .status_bit = 16,
  236. .clkr.hw.init = &(struct clk_init_data){
  237. .name = "pll14",
  238. .parent_names = (const char *[]){ "pxo" },
  239. .num_parents = 1,
  240. .ops = &clk_pll_ops,
  241. },
  242. };
  243. static struct clk_regmap pll14_vote = {
  244. .enable_reg = 0x34c0,
  245. .enable_mask = BIT(14),
  246. .hw.init = &(struct clk_init_data){
  247. .name = "pll14_vote",
  248. .parent_names = (const char *[]){ "pll14" },
  249. .num_parents = 1,
  250. .ops = &clk_pll_vote_ops,
  251. },
  252. };
  253. enum {
  254. P_PXO,
  255. P_PLL8,
  256. P_PLL3,
  257. P_CXO,
  258. };
  259. static const struct parent_map gcc_pxo_pll8_map[] = {
  260. { P_PXO, 0 },
  261. { P_PLL8, 3 }
  262. };
  263. static const char * const gcc_pxo_pll8[] = {
  264. "pxo",
  265. "pll8_vote",
  266. };
  267. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  268. { P_PXO, 0 },
  269. { P_PLL8, 3 },
  270. { P_CXO, 5 }
  271. };
  272. static const char * const gcc_pxo_pll8_cxo[] = {
  273. "pxo",
  274. "pll8_vote",
  275. "cxo",
  276. };
  277. static const struct parent_map gcc_pxo_pll8_pll3_map[] = {
  278. { P_PXO, 0 },
  279. { P_PLL8, 3 },
  280. { P_PLL3, 6 }
  281. };
  282. static const char * const gcc_pxo_pll8_pll3[] = {
  283. "pxo",
  284. "pll8_vote",
  285. "pll3",
  286. };
  287. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  288. { 1843200, P_PLL8, 2, 6, 625 },
  289. { 3686400, P_PLL8, 2, 12, 625 },
  290. { 7372800, P_PLL8, 2, 24, 625 },
  291. { 14745600, P_PLL8, 2, 48, 625 },
  292. { 16000000, P_PLL8, 4, 1, 6 },
  293. { 24000000, P_PLL8, 4, 1, 4 },
  294. { 32000000, P_PLL8, 4, 1, 3 },
  295. { 40000000, P_PLL8, 1, 5, 48 },
  296. { 46400000, P_PLL8, 1, 29, 240 },
  297. { 48000000, P_PLL8, 4, 1, 2 },
  298. { 51200000, P_PLL8, 1, 2, 15 },
  299. { 56000000, P_PLL8, 1, 7, 48 },
  300. { 58982400, P_PLL8, 1, 96, 625 },
  301. { 64000000, P_PLL8, 2, 1, 3 },
  302. { }
  303. };
  304. static struct clk_rcg gsbi1_uart_src = {
  305. .ns_reg = 0x29d4,
  306. .md_reg = 0x29d0,
  307. .mn = {
  308. .mnctr_en_bit = 8,
  309. .mnctr_reset_bit = 7,
  310. .mnctr_mode_shift = 5,
  311. .n_val_shift = 16,
  312. .m_val_shift = 16,
  313. .width = 16,
  314. },
  315. .p = {
  316. .pre_div_shift = 3,
  317. .pre_div_width = 2,
  318. },
  319. .s = {
  320. .src_sel_shift = 0,
  321. .parent_map = gcc_pxo_pll8_map,
  322. },
  323. .freq_tbl = clk_tbl_gsbi_uart,
  324. .clkr = {
  325. .enable_reg = 0x29d4,
  326. .enable_mask = BIT(11),
  327. .hw.init = &(struct clk_init_data){
  328. .name = "gsbi1_uart_src",
  329. .parent_names = gcc_pxo_pll8,
  330. .num_parents = 2,
  331. .ops = &clk_rcg_ops,
  332. .flags = CLK_SET_PARENT_GATE,
  333. },
  334. },
  335. };
  336. static struct clk_branch gsbi1_uart_clk = {
  337. .halt_reg = 0x2fcc,
  338. .halt_bit = 10,
  339. .clkr = {
  340. .enable_reg = 0x29d4,
  341. .enable_mask = BIT(9),
  342. .hw.init = &(struct clk_init_data){
  343. .name = "gsbi1_uart_clk",
  344. .parent_names = (const char *[]){
  345. "gsbi1_uart_src",
  346. },
  347. .num_parents = 1,
  348. .ops = &clk_branch_ops,
  349. .flags = CLK_SET_RATE_PARENT,
  350. },
  351. },
  352. };
  353. static struct clk_rcg gsbi2_uart_src = {
  354. .ns_reg = 0x29f4,
  355. .md_reg = 0x29f0,
  356. .mn = {
  357. .mnctr_en_bit = 8,
  358. .mnctr_reset_bit = 7,
  359. .mnctr_mode_shift = 5,
  360. .n_val_shift = 16,
  361. .m_val_shift = 16,
  362. .width = 16,
  363. },
  364. .p = {
  365. .pre_div_shift = 3,
  366. .pre_div_width = 2,
  367. },
  368. .s = {
  369. .src_sel_shift = 0,
  370. .parent_map = gcc_pxo_pll8_map,
  371. },
  372. .freq_tbl = clk_tbl_gsbi_uart,
  373. .clkr = {
  374. .enable_reg = 0x29f4,
  375. .enable_mask = BIT(11),
  376. .hw.init = &(struct clk_init_data){
  377. .name = "gsbi2_uart_src",
  378. .parent_names = gcc_pxo_pll8,
  379. .num_parents = 2,
  380. .ops = &clk_rcg_ops,
  381. .flags = CLK_SET_PARENT_GATE,
  382. },
  383. },
  384. };
  385. static struct clk_branch gsbi2_uart_clk = {
  386. .halt_reg = 0x2fcc,
  387. .halt_bit = 6,
  388. .clkr = {
  389. .enable_reg = 0x29f4,
  390. .enable_mask = BIT(9),
  391. .hw.init = &(struct clk_init_data){
  392. .name = "gsbi2_uart_clk",
  393. .parent_names = (const char *[]){
  394. "gsbi2_uart_src",
  395. },
  396. .num_parents = 1,
  397. .ops = &clk_branch_ops,
  398. .flags = CLK_SET_RATE_PARENT,
  399. },
  400. },
  401. };
  402. static struct clk_rcg gsbi3_uart_src = {
  403. .ns_reg = 0x2a14,
  404. .md_reg = 0x2a10,
  405. .mn = {
  406. .mnctr_en_bit = 8,
  407. .mnctr_reset_bit = 7,
  408. .mnctr_mode_shift = 5,
  409. .n_val_shift = 16,
  410. .m_val_shift = 16,
  411. .width = 16,
  412. },
  413. .p = {
  414. .pre_div_shift = 3,
  415. .pre_div_width = 2,
  416. },
  417. .s = {
  418. .src_sel_shift = 0,
  419. .parent_map = gcc_pxo_pll8_map,
  420. },
  421. .freq_tbl = clk_tbl_gsbi_uart,
  422. .clkr = {
  423. .enable_reg = 0x2a14,
  424. .enable_mask = BIT(11),
  425. .hw.init = &(struct clk_init_data){
  426. .name = "gsbi3_uart_src",
  427. .parent_names = gcc_pxo_pll8,
  428. .num_parents = 2,
  429. .ops = &clk_rcg_ops,
  430. .flags = CLK_SET_PARENT_GATE,
  431. },
  432. },
  433. };
  434. static struct clk_branch gsbi3_uart_clk = {
  435. .halt_reg = 0x2fcc,
  436. .halt_bit = 2,
  437. .clkr = {
  438. .enable_reg = 0x2a14,
  439. .enable_mask = BIT(9),
  440. .hw.init = &(struct clk_init_data){
  441. .name = "gsbi3_uart_clk",
  442. .parent_names = (const char *[]){
  443. "gsbi3_uart_src",
  444. },
  445. .num_parents = 1,
  446. .ops = &clk_branch_ops,
  447. .flags = CLK_SET_RATE_PARENT,
  448. },
  449. },
  450. };
  451. static struct clk_rcg gsbi4_uart_src = {
  452. .ns_reg = 0x2a34,
  453. .md_reg = 0x2a30,
  454. .mn = {
  455. .mnctr_en_bit = 8,
  456. .mnctr_reset_bit = 7,
  457. .mnctr_mode_shift = 5,
  458. .n_val_shift = 16,
  459. .m_val_shift = 16,
  460. .width = 16,
  461. },
  462. .p = {
  463. .pre_div_shift = 3,
  464. .pre_div_width = 2,
  465. },
  466. .s = {
  467. .src_sel_shift = 0,
  468. .parent_map = gcc_pxo_pll8_map,
  469. },
  470. .freq_tbl = clk_tbl_gsbi_uart,
  471. .clkr = {
  472. .enable_reg = 0x2a34,
  473. .enable_mask = BIT(11),
  474. .hw.init = &(struct clk_init_data){
  475. .name = "gsbi4_uart_src",
  476. .parent_names = gcc_pxo_pll8,
  477. .num_parents = 2,
  478. .ops = &clk_rcg_ops,
  479. .flags = CLK_SET_PARENT_GATE,
  480. },
  481. },
  482. };
  483. static struct clk_branch gsbi4_uart_clk = {
  484. .halt_reg = 0x2fd0,
  485. .halt_bit = 26,
  486. .clkr = {
  487. .enable_reg = 0x2a34,
  488. .enable_mask = BIT(9),
  489. .hw.init = &(struct clk_init_data){
  490. .name = "gsbi4_uart_clk",
  491. .parent_names = (const char *[]){
  492. "gsbi4_uart_src",
  493. },
  494. .num_parents = 1,
  495. .ops = &clk_branch_ops,
  496. .flags = CLK_SET_RATE_PARENT,
  497. },
  498. },
  499. };
  500. static struct clk_rcg gsbi5_uart_src = {
  501. .ns_reg = 0x2a54,
  502. .md_reg = 0x2a50,
  503. .mn = {
  504. .mnctr_en_bit = 8,
  505. .mnctr_reset_bit = 7,
  506. .mnctr_mode_shift = 5,
  507. .n_val_shift = 16,
  508. .m_val_shift = 16,
  509. .width = 16,
  510. },
  511. .p = {
  512. .pre_div_shift = 3,
  513. .pre_div_width = 2,
  514. },
  515. .s = {
  516. .src_sel_shift = 0,
  517. .parent_map = gcc_pxo_pll8_map,
  518. },
  519. .freq_tbl = clk_tbl_gsbi_uart,
  520. .clkr = {
  521. .enable_reg = 0x2a54,
  522. .enable_mask = BIT(11),
  523. .hw.init = &(struct clk_init_data){
  524. .name = "gsbi5_uart_src",
  525. .parent_names = gcc_pxo_pll8,
  526. .num_parents = 2,
  527. .ops = &clk_rcg_ops,
  528. .flags = CLK_SET_PARENT_GATE,
  529. },
  530. },
  531. };
  532. static struct clk_branch gsbi5_uart_clk = {
  533. .halt_reg = 0x2fd0,
  534. .halt_bit = 22,
  535. .clkr = {
  536. .enable_reg = 0x2a54,
  537. .enable_mask = BIT(9),
  538. .hw.init = &(struct clk_init_data){
  539. .name = "gsbi5_uart_clk",
  540. .parent_names = (const char *[]){
  541. "gsbi5_uart_src",
  542. },
  543. .num_parents = 1,
  544. .ops = &clk_branch_ops,
  545. .flags = CLK_SET_RATE_PARENT,
  546. },
  547. },
  548. };
  549. static struct clk_rcg gsbi6_uart_src = {
  550. .ns_reg = 0x2a74,
  551. .md_reg = 0x2a70,
  552. .mn = {
  553. .mnctr_en_bit = 8,
  554. .mnctr_reset_bit = 7,
  555. .mnctr_mode_shift = 5,
  556. .n_val_shift = 16,
  557. .m_val_shift = 16,
  558. .width = 16,
  559. },
  560. .p = {
  561. .pre_div_shift = 3,
  562. .pre_div_width = 2,
  563. },
  564. .s = {
  565. .src_sel_shift = 0,
  566. .parent_map = gcc_pxo_pll8_map,
  567. },
  568. .freq_tbl = clk_tbl_gsbi_uart,
  569. .clkr = {
  570. .enable_reg = 0x2a74,
  571. .enable_mask = BIT(11),
  572. .hw.init = &(struct clk_init_data){
  573. .name = "gsbi6_uart_src",
  574. .parent_names = gcc_pxo_pll8,
  575. .num_parents = 2,
  576. .ops = &clk_rcg_ops,
  577. .flags = CLK_SET_PARENT_GATE,
  578. },
  579. },
  580. };
  581. static struct clk_branch gsbi6_uart_clk = {
  582. .halt_reg = 0x2fd0,
  583. .halt_bit = 18,
  584. .clkr = {
  585. .enable_reg = 0x2a74,
  586. .enable_mask = BIT(9),
  587. .hw.init = &(struct clk_init_data){
  588. .name = "gsbi6_uart_clk",
  589. .parent_names = (const char *[]){
  590. "gsbi6_uart_src",
  591. },
  592. .num_parents = 1,
  593. .ops = &clk_branch_ops,
  594. .flags = CLK_SET_RATE_PARENT,
  595. },
  596. },
  597. };
  598. static struct clk_rcg gsbi7_uart_src = {
  599. .ns_reg = 0x2a94,
  600. .md_reg = 0x2a90,
  601. .mn = {
  602. .mnctr_en_bit = 8,
  603. .mnctr_reset_bit = 7,
  604. .mnctr_mode_shift = 5,
  605. .n_val_shift = 16,
  606. .m_val_shift = 16,
  607. .width = 16,
  608. },
  609. .p = {
  610. .pre_div_shift = 3,
  611. .pre_div_width = 2,
  612. },
  613. .s = {
  614. .src_sel_shift = 0,
  615. .parent_map = gcc_pxo_pll8_map,
  616. },
  617. .freq_tbl = clk_tbl_gsbi_uart,
  618. .clkr = {
  619. .enable_reg = 0x2a94,
  620. .enable_mask = BIT(11),
  621. .hw.init = &(struct clk_init_data){
  622. .name = "gsbi7_uart_src",
  623. .parent_names = gcc_pxo_pll8,
  624. .num_parents = 2,
  625. .ops = &clk_rcg_ops,
  626. .flags = CLK_SET_PARENT_GATE,
  627. },
  628. },
  629. };
  630. static struct clk_branch gsbi7_uart_clk = {
  631. .halt_reg = 0x2fd0,
  632. .halt_bit = 14,
  633. .clkr = {
  634. .enable_reg = 0x2a94,
  635. .enable_mask = BIT(9),
  636. .hw.init = &(struct clk_init_data){
  637. .name = "gsbi7_uart_clk",
  638. .parent_names = (const char *[]){
  639. "gsbi7_uart_src",
  640. },
  641. .num_parents = 1,
  642. .ops = &clk_branch_ops,
  643. .flags = CLK_SET_RATE_PARENT,
  644. },
  645. },
  646. };
  647. static struct clk_rcg gsbi8_uart_src = {
  648. .ns_reg = 0x2ab4,
  649. .md_reg = 0x2ab0,
  650. .mn = {
  651. .mnctr_en_bit = 8,
  652. .mnctr_reset_bit = 7,
  653. .mnctr_mode_shift = 5,
  654. .n_val_shift = 16,
  655. .m_val_shift = 16,
  656. .width = 16,
  657. },
  658. .p = {
  659. .pre_div_shift = 3,
  660. .pre_div_width = 2,
  661. },
  662. .s = {
  663. .src_sel_shift = 0,
  664. .parent_map = gcc_pxo_pll8_map,
  665. },
  666. .freq_tbl = clk_tbl_gsbi_uart,
  667. .clkr = {
  668. .enable_reg = 0x2ab4,
  669. .enable_mask = BIT(11),
  670. .hw.init = &(struct clk_init_data){
  671. .name = "gsbi8_uart_src",
  672. .parent_names = gcc_pxo_pll8,
  673. .num_parents = 2,
  674. .ops = &clk_rcg_ops,
  675. .flags = CLK_SET_PARENT_GATE,
  676. },
  677. },
  678. };
  679. static struct clk_branch gsbi8_uart_clk = {
  680. .halt_reg = 0x2fd0,
  681. .halt_bit = 10,
  682. .clkr = {
  683. .enable_reg = 0x2ab4,
  684. .enable_mask = BIT(9),
  685. .hw.init = &(struct clk_init_data){
  686. .name = "gsbi8_uart_clk",
  687. .parent_names = (const char *[]){ "gsbi8_uart_src" },
  688. .num_parents = 1,
  689. .ops = &clk_branch_ops,
  690. .flags = CLK_SET_RATE_PARENT,
  691. },
  692. },
  693. };
  694. static struct clk_rcg gsbi9_uart_src = {
  695. .ns_reg = 0x2ad4,
  696. .md_reg = 0x2ad0,
  697. .mn = {
  698. .mnctr_en_bit = 8,
  699. .mnctr_reset_bit = 7,
  700. .mnctr_mode_shift = 5,
  701. .n_val_shift = 16,
  702. .m_val_shift = 16,
  703. .width = 16,
  704. },
  705. .p = {
  706. .pre_div_shift = 3,
  707. .pre_div_width = 2,
  708. },
  709. .s = {
  710. .src_sel_shift = 0,
  711. .parent_map = gcc_pxo_pll8_map,
  712. },
  713. .freq_tbl = clk_tbl_gsbi_uart,
  714. .clkr = {
  715. .enable_reg = 0x2ad4,
  716. .enable_mask = BIT(11),
  717. .hw.init = &(struct clk_init_data){
  718. .name = "gsbi9_uart_src",
  719. .parent_names = gcc_pxo_pll8,
  720. .num_parents = 2,
  721. .ops = &clk_rcg_ops,
  722. .flags = CLK_SET_PARENT_GATE,
  723. },
  724. },
  725. };
  726. static struct clk_branch gsbi9_uart_clk = {
  727. .halt_reg = 0x2fd0,
  728. .halt_bit = 6,
  729. .clkr = {
  730. .enable_reg = 0x2ad4,
  731. .enable_mask = BIT(9),
  732. .hw.init = &(struct clk_init_data){
  733. .name = "gsbi9_uart_clk",
  734. .parent_names = (const char *[]){ "gsbi9_uart_src" },
  735. .num_parents = 1,
  736. .ops = &clk_branch_ops,
  737. .flags = CLK_SET_RATE_PARENT,
  738. },
  739. },
  740. };
  741. static struct clk_rcg gsbi10_uart_src = {
  742. .ns_reg = 0x2af4,
  743. .md_reg = 0x2af0,
  744. .mn = {
  745. .mnctr_en_bit = 8,
  746. .mnctr_reset_bit = 7,
  747. .mnctr_mode_shift = 5,
  748. .n_val_shift = 16,
  749. .m_val_shift = 16,
  750. .width = 16,
  751. },
  752. .p = {
  753. .pre_div_shift = 3,
  754. .pre_div_width = 2,
  755. },
  756. .s = {
  757. .src_sel_shift = 0,
  758. .parent_map = gcc_pxo_pll8_map,
  759. },
  760. .freq_tbl = clk_tbl_gsbi_uart,
  761. .clkr = {
  762. .enable_reg = 0x2af4,
  763. .enable_mask = BIT(11),
  764. .hw.init = &(struct clk_init_data){
  765. .name = "gsbi10_uart_src",
  766. .parent_names = gcc_pxo_pll8,
  767. .num_parents = 2,
  768. .ops = &clk_rcg_ops,
  769. .flags = CLK_SET_PARENT_GATE,
  770. },
  771. },
  772. };
  773. static struct clk_branch gsbi10_uart_clk = {
  774. .halt_reg = 0x2fd0,
  775. .halt_bit = 2,
  776. .clkr = {
  777. .enable_reg = 0x2af4,
  778. .enable_mask = BIT(9),
  779. .hw.init = &(struct clk_init_data){
  780. .name = "gsbi10_uart_clk",
  781. .parent_names = (const char *[]){ "gsbi10_uart_src" },
  782. .num_parents = 1,
  783. .ops = &clk_branch_ops,
  784. .flags = CLK_SET_RATE_PARENT,
  785. },
  786. },
  787. };
  788. static struct clk_rcg gsbi11_uart_src = {
  789. .ns_reg = 0x2b14,
  790. .md_reg = 0x2b10,
  791. .mn = {
  792. .mnctr_en_bit = 8,
  793. .mnctr_reset_bit = 7,
  794. .mnctr_mode_shift = 5,
  795. .n_val_shift = 16,
  796. .m_val_shift = 16,
  797. .width = 16,
  798. },
  799. .p = {
  800. .pre_div_shift = 3,
  801. .pre_div_width = 2,
  802. },
  803. .s = {
  804. .src_sel_shift = 0,
  805. .parent_map = gcc_pxo_pll8_map,
  806. },
  807. .freq_tbl = clk_tbl_gsbi_uart,
  808. .clkr = {
  809. .enable_reg = 0x2b14,
  810. .enable_mask = BIT(11),
  811. .hw.init = &(struct clk_init_data){
  812. .name = "gsbi11_uart_src",
  813. .parent_names = gcc_pxo_pll8,
  814. .num_parents = 2,
  815. .ops = &clk_rcg_ops,
  816. .flags = CLK_SET_PARENT_GATE,
  817. },
  818. },
  819. };
  820. static struct clk_branch gsbi11_uart_clk = {
  821. .halt_reg = 0x2fd4,
  822. .halt_bit = 17,
  823. .clkr = {
  824. .enable_reg = 0x2b14,
  825. .enable_mask = BIT(9),
  826. .hw.init = &(struct clk_init_data){
  827. .name = "gsbi11_uart_clk",
  828. .parent_names = (const char *[]){ "gsbi11_uart_src" },
  829. .num_parents = 1,
  830. .ops = &clk_branch_ops,
  831. .flags = CLK_SET_RATE_PARENT,
  832. },
  833. },
  834. };
  835. static struct clk_rcg gsbi12_uart_src = {
  836. .ns_reg = 0x2b34,
  837. .md_reg = 0x2b30,
  838. .mn = {
  839. .mnctr_en_bit = 8,
  840. .mnctr_reset_bit = 7,
  841. .mnctr_mode_shift = 5,
  842. .n_val_shift = 16,
  843. .m_val_shift = 16,
  844. .width = 16,
  845. },
  846. .p = {
  847. .pre_div_shift = 3,
  848. .pre_div_width = 2,
  849. },
  850. .s = {
  851. .src_sel_shift = 0,
  852. .parent_map = gcc_pxo_pll8_map,
  853. },
  854. .freq_tbl = clk_tbl_gsbi_uart,
  855. .clkr = {
  856. .enable_reg = 0x2b34,
  857. .enable_mask = BIT(11),
  858. .hw.init = &(struct clk_init_data){
  859. .name = "gsbi12_uart_src",
  860. .parent_names = gcc_pxo_pll8,
  861. .num_parents = 2,
  862. .ops = &clk_rcg_ops,
  863. .flags = CLK_SET_PARENT_GATE,
  864. },
  865. },
  866. };
  867. static struct clk_branch gsbi12_uart_clk = {
  868. .halt_reg = 0x2fd4,
  869. .halt_bit = 13,
  870. .clkr = {
  871. .enable_reg = 0x2b34,
  872. .enable_mask = BIT(9),
  873. .hw.init = &(struct clk_init_data){
  874. .name = "gsbi12_uart_clk",
  875. .parent_names = (const char *[]){ "gsbi12_uart_src" },
  876. .num_parents = 1,
  877. .ops = &clk_branch_ops,
  878. .flags = CLK_SET_RATE_PARENT,
  879. },
  880. },
  881. };
  882. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  883. { 1100000, P_PXO, 1, 2, 49 },
  884. { 5400000, P_PXO, 1, 1, 5 },
  885. { 10800000, P_PXO, 1, 2, 5 },
  886. { 15060000, P_PLL8, 1, 2, 51 },
  887. { 24000000, P_PLL8, 4, 1, 4 },
  888. { 25600000, P_PLL8, 1, 1, 15 },
  889. { 27000000, P_PXO, 1, 0, 0 },
  890. { 48000000, P_PLL8, 4, 1, 2 },
  891. { 51200000, P_PLL8, 1, 2, 15 },
  892. { }
  893. };
  894. static struct clk_rcg gsbi1_qup_src = {
  895. .ns_reg = 0x29cc,
  896. .md_reg = 0x29c8,
  897. .mn = {
  898. .mnctr_en_bit = 8,
  899. .mnctr_reset_bit = 7,
  900. .mnctr_mode_shift = 5,
  901. .n_val_shift = 16,
  902. .m_val_shift = 16,
  903. .width = 8,
  904. },
  905. .p = {
  906. .pre_div_shift = 3,
  907. .pre_div_width = 2,
  908. },
  909. .s = {
  910. .src_sel_shift = 0,
  911. .parent_map = gcc_pxo_pll8_map,
  912. },
  913. .freq_tbl = clk_tbl_gsbi_qup,
  914. .clkr = {
  915. .enable_reg = 0x29cc,
  916. .enable_mask = BIT(11),
  917. .hw.init = &(struct clk_init_data){
  918. .name = "gsbi1_qup_src",
  919. .parent_names = gcc_pxo_pll8,
  920. .num_parents = 2,
  921. .ops = &clk_rcg_ops,
  922. .flags = CLK_SET_PARENT_GATE,
  923. },
  924. },
  925. };
  926. static struct clk_branch gsbi1_qup_clk = {
  927. .halt_reg = 0x2fcc,
  928. .halt_bit = 9,
  929. .clkr = {
  930. .enable_reg = 0x29cc,
  931. .enable_mask = BIT(9),
  932. .hw.init = &(struct clk_init_data){
  933. .name = "gsbi1_qup_clk",
  934. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  935. .num_parents = 1,
  936. .ops = &clk_branch_ops,
  937. .flags = CLK_SET_RATE_PARENT,
  938. },
  939. },
  940. };
  941. static struct clk_rcg gsbi2_qup_src = {
  942. .ns_reg = 0x29ec,
  943. .md_reg = 0x29e8,
  944. .mn = {
  945. .mnctr_en_bit = 8,
  946. .mnctr_reset_bit = 7,
  947. .mnctr_mode_shift = 5,
  948. .n_val_shift = 16,
  949. .m_val_shift = 16,
  950. .width = 8,
  951. },
  952. .p = {
  953. .pre_div_shift = 3,
  954. .pre_div_width = 2,
  955. },
  956. .s = {
  957. .src_sel_shift = 0,
  958. .parent_map = gcc_pxo_pll8_map,
  959. },
  960. .freq_tbl = clk_tbl_gsbi_qup,
  961. .clkr = {
  962. .enable_reg = 0x29ec,
  963. .enable_mask = BIT(11),
  964. .hw.init = &(struct clk_init_data){
  965. .name = "gsbi2_qup_src",
  966. .parent_names = gcc_pxo_pll8,
  967. .num_parents = 2,
  968. .ops = &clk_rcg_ops,
  969. .flags = CLK_SET_PARENT_GATE,
  970. },
  971. },
  972. };
  973. static struct clk_branch gsbi2_qup_clk = {
  974. .halt_reg = 0x2fcc,
  975. .halt_bit = 4,
  976. .clkr = {
  977. .enable_reg = 0x29ec,
  978. .enable_mask = BIT(9),
  979. .hw.init = &(struct clk_init_data){
  980. .name = "gsbi2_qup_clk",
  981. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  982. .num_parents = 1,
  983. .ops = &clk_branch_ops,
  984. .flags = CLK_SET_RATE_PARENT,
  985. },
  986. },
  987. };
  988. static struct clk_rcg gsbi3_qup_src = {
  989. .ns_reg = 0x2a0c,
  990. .md_reg = 0x2a08,
  991. .mn = {
  992. .mnctr_en_bit = 8,
  993. .mnctr_reset_bit = 7,
  994. .mnctr_mode_shift = 5,
  995. .n_val_shift = 16,
  996. .m_val_shift = 16,
  997. .width = 8,
  998. },
  999. .p = {
  1000. .pre_div_shift = 3,
  1001. .pre_div_width = 2,
  1002. },
  1003. .s = {
  1004. .src_sel_shift = 0,
  1005. .parent_map = gcc_pxo_pll8_map,
  1006. },
  1007. .freq_tbl = clk_tbl_gsbi_qup,
  1008. .clkr = {
  1009. .enable_reg = 0x2a0c,
  1010. .enable_mask = BIT(11),
  1011. .hw.init = &(struct clk_init_data){
  1012. .name = "gsbi3_qup_src",
  1013. .parent_names = gcc_pxo_pll8,
  1014. .num_parents = 2,
  1015. .ops = &clk_rcg_ops,
  1016. .flags = CLK_SET_PARENT_GATE,
  1017. },
  1018. },
  1019. };
  1020. static struct clk_branch gsbi3_qup_clk = {
  1021. .halt_reg = 0x2fcc,
  1022. .halt_bit = 0,
  1023. .clkr = {
  1024. .enable_reg = 0x2a0c,
  1025. .enable_mask = BIT(9),
  1026. .hw.init = &(struct clk_init_data){
  1027. .name = "gsbi3_qup_clk",
  1028. .parent_names = (const char *[]){ "gsbi3_qup_src" },
  1029. .num_parents = 1,
  1030. .ops = &clk_branch_ops,
  1031. .flags = CLK_SET_RATE_PARENT,
  1032. },
  1033. },
  1034. };
  1035. static struct clk_rcg gsbi4_qup_src = {
  1036. .ns_reg = 0x2a2c,
  1037. .md_reg = 0x2a28,
  1038. .mn = {
  1039. .mnctr_en_bit = 8,
  1040. .mnctr_reset_bit = 7,
  1041. .mnctr_mode_shift = 5,
  1042. .n_val_shift = 16,
  1043. .m_val_shift = 16,
  1044. .width = 8,
  1045. },
  1046. .p = {
  1047. .pre_div_shift = 3,
  1048. .pre_div_width = 2,
  1049. },
  1050. .s = {
  1051. .src_sel_shift = 0,
  1052. .parent_map = gcc_pxo_pll8_map,
  1053. },
  1054. .freq_tbl = clk_tbl_gsbi_qup,
  1055. .clkr = {
  1056. .enable_reg = 0x2a2c,
  1057. .enable_mask = BIT(11),
  1058. .hw.init = &(struct clk_init_data){
  1059. .name = "gsbi4_qup_src",
  1060. .parent_names = gcc_pxo_pll8,
  1061. .num_parents = 2,
  1062. .ops = &clk_rcg_ops,
  1063. .flags = CLK_SET_PARENT_GATE,
  1064. },
  1065. },
  1066. };
  1067. static struct clk_branch gsbi4_qup_clk = {
  1068. .halt_reg = 0x2fd0,
  1069. .halt_bit = 24,
  1070. .clkr = {
  1071. .enable_reg = 0x2a2c,
  1072. .enable_mask = BIT(9),
  1073. .hw.init = &(struct clk_init_data){
  1074. .name = "gsbi4_qup_clk",
  1075. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  1076. .num_parents = 1,
  1077. .ops = &clk_branch_ops,
  1078. .flags = CLK_SET_RATE_PARENT,
  1079. },
  1080. },
  1081. };
  1082. static struct clk_rcg gsbi5_qup_src = {
  1083. .ns_reg = 0x2a4c,
  1084. .md_reg = 0x2a48,
  1085. .mn = {
  1086. .mnctr_en_bit = 8,
  1087. .mnctr_reset_bit = 7,
  1088. .mnctr_mode_shift = 5,
  1089. .n_val_shift = 16,
  1090. .m_val_shift = 16,
  1091. .width = 8,
  1092. },
  1093. .p = {
  1094. .pre_div_shift = 3,
  1095. .pre_div_width = 2,
  1096. },
  1097. .s = {
  1098. .src_sel_shift = 0,
  1099. .parent_map = gcc_pxo_pll8_map,
  1100. },
  1101. .freq_tbl = clk_tbl_gsbi_qup,
  1102. .clkr = {
  1103. .enable_reg = 0x2a4c,
  1104. .enable_mask = BIT(11),
  1105. .hw.init = &(struct clk_init_data){
  1106. .name = "gsbi5_qup_src",
  1107. .parent_names = gcc_pxo_pll8,
  1108. .num_parents = 2,
  1109. .ops = &clk_rcg_ops,
  1110. .flags = CLK_SET_PARENT_GATE,
  1111. },
  1112. },
  1113. };
  1114. static struct clk_branch gsbi5_qup_clk = {
  1115. .halt_reg = 0x2fd0,
  1116. .halt_bit = 20,
  1117. .clkr = {
  1118. .enable_reg = 0x2a4c,
  1119. .enable_mask = BIT(9),
  1120. .hw.init = &(struct clk_init_data){
  1121. .name = "gsbi5_qup_clk",
  1122. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  1123. .num_parents = 1,
  1124. .ops = &clk_branch_ops,
  1125. .flags = CLK_SET_RATE_PARENT,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_rcg gsbi6_qup_src = {
  1130. .ns_reg = 0x2a6c,
  1131. .md_reg = 0x2a68,
  1132. .mn = {
  1133. .mnctr_en_bit = 8,
  1134. .mnctr_reset_bit = 7,
  1135. .mnctr_mode_shift = 5,
  1136. .n_val_shift = 16,
  1137. .m_val_shift = 16,
  1138. .width = 8,
  1139. },
  1140. .p = {
  1141. .pre_div_shift = 3,
  1142. .pre_div_width = 2,
  1143. },
  1144. .s = {
  1145. .src_sel_shift = 0,
  1146. .parent_map = gcc_pxo_pll8_map,
  1147. },
  1148. .freq_tbl = clk_tbl_gsbi_qup,
  1149. .clkr = {
  1150. .enable_reg = 0x2a6c,
  1151. .enable_mask = BIT(11),
  1152. .hw.init = &(struct clk_init_data){
  1153. .name = "gsbi6_qup_src",
  1154. .parent_names = gcc_pxo_pll8,
  1155. .num_parents = 2,
  1156. .ops = &clk_rcg_ops,
  1157. .flags = CLK_SET_PARENT_GATE,
  1158. },
  1159. },
  1160. };
  1161. static struct clk_branch gsbi6_qup_clk = {
  1162. .halt_reg = 0x2fd0,
  1163. .halt_bit = 16,
  1164. .clkr = {
  1165. .enable_reg = 0x2a6c,
  1166. .enable_mask = BIT(9),
  1167. .hw.init = &(struct clk_init_data){
  1168. .name = "gsbi6_qup_clk",
  1169. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  1170. .num_parents = 1,
  1171. .ops = &clk_branch_ops,
  1172. .flags = CLK_SET_RATE_PARENT,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_rcg gsbi7_qup_src = {
  1177. .ns_reg = 0x2a8c,
  1178. .md_reg = 0x2a88,
  1179. .mn = {
  1180. .mnctr_en_bit = 8,
  1181. .mnctr_reset_bit = 7,
  1182. .mnctr_mode_shift = 5,
  1183. .n_val_shift = 16,
  1184. .m_val_shift = 16,
  1185. .width = 8,
  1186. },
  1187. .p = {
  1188. .pre_div_shift = 3,
  1189. .pre_div_width = 2,
  1190. },
  1191. .s = {
  1192. .src_sel_shift = 0,
  1193. .parent_map = gcc_pxo_pll8_map,
  1194. },
  1195. .freq_tbl = clk_tbl_gsbi_qup,
  1196. .clkr = {
  1197. .enable_reg = 0x2a8c,
  1198. .enable_mask = BIT(11),
  1199. .hw.init = &(struct clk_init_data){
  1200. .name = "gsbi7_qup_src",
  1201. .parent_names = gcc_pxo_pll8,
  1202. .num_parents = 2,
  1203. .ops = &clk_rcg_ops,
  1204. .flags = CLK_SET_PARENT_GATE,
  1205. },
  1206. },
  1207. };
  1208. static struct clk_branch gsbi7_qup_clk = {
  1209. .halt_reg = 0x2fd0,
  1210. .halt_bit = 12,
  1211. .clkr = {
  1212. .enable_reg = 0x2a8c,
  1213. .enable_mask = BIT(9),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gsbi7_qup_clk",
  1216. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  1217. .num_parents = 1,
  1218. .ops = &clk_branch_ops,
  1219. .flags = CLK_SET_RATE_PARENT,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_rcg gsbi8_qup_src = {
  1224. .ns_reg = 0x2aac,
  1225. .md_reg = 0x2aa8,
  1226. .mn = {
  1227. .mnctr_en_bit = 8,
  1228. .mnctr_reset_bit = 7,
  1229. .mnctr_mode_shift = 5,
  1230. .n_val_shift = 16,
  1231. .m_val_shift = 16,
  1232. .width = 8,
  1233. },
  1234. .p = {
  1235. .pre_div_shift = 3,
  1236. .pre_div_width = 2,
  1237. },
  1238. .s = {
  1239. .src_sel_shift = 0,
  1240. .parent_map = gcc_pxo_pll8_map,
  1241. },
  1242. .freq_tbl = clk_tbl_gsbi_qup,
  1243. .clkr = {
  1244. .enable_reg = 0x2aac,
  1245. .enable_mask = BIT(11),
  1246. .hw.init = &(struct clk_init_data){
  1247. .name = "gsbi8_qup_src",
  1248. .parent_names = gcc_pxo_pll8,
  1249. .num_parents = 2,
  1250. .ops = &clk_rcg_ops,
  1251. .flags = CLK_SET_PARENT_GATE,
  1252. },
  1253. },
  1254. };
  1255. static struct clk_branch gsbi8_qup_clk = {
  1256. .halt_reg = 0x2fd0,
  1257. .halt_bit = 8,
  1258. .clkr = {
  1259. .enable_reg = 0x2aac,
  1260. .enable_mask = BIT(9),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "gsbi8_qup_clk",
  1263. .parent_names = (const char *[]){ "gsbi8_qup_src" },
  1264. .num_parents = 1,
  1265. .ops = &clk_branch_ops,
  1266. .flags = CLK_SET_RATE_PARENT,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_rcg gsbi9_qup_src = {
  1271. .ns_reg = 0x2acc,
  1272. .md_reg = 0x2ac8,
  1273. .mn = {
  1274. .mnctr_en_bit = 8,
  1275. .mnctr_reset_bit = 7,
  1276. .mnctr_mode_shift = 5,
  1277. .n_val_shift = 16,
  1278. .m_val_shift = 16,
  1279. .width = 8,
  1280. },
  1281. .p = {
  1282. .pre_div_shift = 3,
  1283. .pre_div_width = 2,
  1284. },
  1285. .s = {
  1286. .src_sel_shift = 0,
  1287. .parent_map = gcc_pxo_pll8_map,
  1288. },
  1289. .freq_tbl = clk_tbl_gsbi_qup,
  1290. .clkr = {
  1291. .enable_reg = 0x2acc,
  1292. .enable_mask = BIT(11),
  1293. .hw.init = &(struct clk_init_data){
  1294. .name = "gsbi9_qup_src",
  1295. .parent_names = gcc_pxo_pll8,
  1296. .num_parents = 2,
  1297. .ops = &clk_rcg_ops,
  1298. .flags = CLK_SET_PARENT_GATE,
  1299. },
  1300. },
  1301. };
  1302. static struct clk_branch gsbi9_qup_clk = {
  1303. .halt_reg = 0x2fd0,
  1304. .halt_bit = 4,
  1305. .clkr = {
  1306. .enable_reg = 0x2acc,
  1307. .enable_mask = BIT(9),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "gsbi9_qup_clk",
  1310. .parent_names = (const char *[]){ "gsbi9_qup_src" },
  1311. .num_parents = 1,
  1312. .ops = &clk_branch_ops,
  1313. .flags = CLK_SET_RATE_PARENT,
  1314. },
  1315. },
  1316. };
  1317. static struct clk_rcg gsbi10_qup_src = {
  1318. .ns_reg = 0x2aec,
  1319. .md_reg = 0x2ae8,
  1320. .mn = {
  1321. .mnctr_en_bit = 8,
  1322. .mnctr_reset_bit = 7,
  1323. .mnctr_mode_shift = 5,
  1324. .n_val_shift = 16,
  1325. .m_val_shift = 16,
  1326. .width = 8,
  1327. },
  1328. .p = {
  1329. .pre_div_shift = 3,
  1330. .pre_div_width = 2,
  1331. },
  1332. .s = {
  1333. .src_sel_shift = 0,
  1334. .parent_map = gcc_pxo_pll8_map,
  1335. },
  1336. .freq_tbl = clk_tbl_gsbi_qup,
  1337. .clkr = {
  1338. .enable_reg = 0x2aec,
  1339. .enable_mask = BIT(11),
  1340. .hw.init = &(struct clk_init_data){
  1341. .name = "gsbi10_qup_src",
  1342. .parent_names = gcc_pxo_pll8,
  1343. .num_parents = 2,
  1344. .ops = &clk_rcg_ops,
  1345. .flags = CLK_SET_PARENT_GATE,
  1346. },
  1347. },
  1348. };
  1349. static struct clk_branch gsbi10_qup_clk = {
  1350. .halt_reg = 0x2fd0,
  1351. .halt_bit = 0,
  1352. .clkr = {
  1353. .enable_reg = 0x2aec,
  1354. .enable_mask = BIT(9),
  1355. .hw.init = &(struct clk_init_data){
  1356. .name = "gsbi10_qup_clk",
  1357. .parent_names = (const char *[]){ "gsbi10_qup_src" },
  1358. .num_parents = 1,
  1359. .ops = &clk_branch_ops,
  1360. .flags = CLK_SET_RATE_PARENT,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_rcg gsbi11_qup_src = {
  1365. .ns_reg = 0x2b0c,
  1366. .md_reg = 0x2b08,
  1367. .mn = {
  1368. .mnctr_en_bit = 8,
  1369. .mnctr_reset_bit = 7,
  1370. .mnctr_mode_shift = 5,
  1371. .n_val_shift = 16,
  1372. .m_val_shift = 16,
  1373. .width = 8,
  1374. },
  1375. .p = {
  1376. .pre_div_shift = 3,
  1377. .pre_div_width = 2,
  1378. },
  1379. .s = {
  1380. .src_sel_shift = 0,
  1381. .parent_map = gcc_pxo_pll8_map,
  1382. },
  1383. .freq_tbl = clk_tbl_gsbi_qup,
  1384. .clkr = {
  1385. .enable_reg = 0x2b0c,
  1386. .enable_mask = BIT(11),
  1387. .hw.init = &(struct clk_init_data){
  1388. .name = "gsbi11_qup_src",
  1389. .parent_names = gcc_pxo_pll8,
  1390. .num_parents = 2,
  1391. .ops = &clk_rcg_ops,
  1392. .flags = CLK_SET_PARENT_GATE,
  1393. },
  1394. },
  1395. };
  1396. static struct clk_branch gsbi11_qup_clk = {
  1397. .halt_reg = 0x2fd4,
  1398. .halt_bit = 15,
  1399. .clkr = {
  1400. .enable_reg = 0x2b0c,
  1401. .enable_mask = BIT(9),
  1402. .hw.init = &(struct clk_init_data){
  1403. .name = "gsbi11_qup_clk",
  1404. .parent_names = (const char *[]){ "gsbi11_qup_src" },
  1405. .num_parents = 1,
  1406. .ops = &clk_branch_ops,
  1407. .flags = CLK_SET_RATE_PARENT,
  1408. },
  1409. },
  1410. };
  1411. static struct clk_rcg gsbi12_qup_src = {
  1412. .ns_reg = 0x2b2c,
  1413. .md_reg = 0x2b28,
  1414. .mn = {
  1415. .mnctr_en_bit = 8,
  1416. .mnctr_reset_bit = 7,
  1417. .mnctr_mode_shift = 5,
  1418. .n_val_shift = 16,
  1419. .m_val_shift = 16,
  1420. .width = 8,
  1421. },
  1422. .p = {
  1423. .pre_div_shift = 3,
  1424. .pre_div_width = 2,
  1425. },
  1426. .s = {
  1427. .src_sel_shift = 0,
  1428. .parent_map = gcc_pxo_pll8_map,
  1429. },
  1430. .freq_tbl = clk_tbl_gsbi_qup,
  1431. .clkr = {
  1432. .enable_reg = 0x2b2c,
  1433. .enable_mask = BIT(11),
  1434. .hw.init = &(struct clk_init_data){
  1435. .name = "gsbi12_qup_src",
  1436. .parent_names = gcc_pxo_pll8,
  1437. .num_parents = 2,
  1438. .ops = &clk_rcg_ops,
  1439. .flags = CLK_SET_PARENT_GATE,
  1440. },
  1441. },
  1442. };
  1443. static struct clk_branch gsbi12_qup_clk = {
  1444. .halt_reg = 0x2fd4,
  1445. .halt_bit = 11,
  1446. .clkr = {
  1447. .enable_reg = 0x2b2c,
  1448. .enable_mask = BIT(9),
  1449. .hw.init = &(struct clk_init_data){
  1450. .name = "gsbi12_qup_clk",
  1451. .parent_names = (const char *[]){ "gsbi12_qup_src" },
  1452. .num_parents = 1,
  1453. .ops = &clk_branch_ops,
  1454. .flags = CLK_SET_RATE_PARENT,
  1455. },
  1456. },
  1457. };
  1458. static const struct freq_tbl clk_tbl_gp[] = {
  1459. { 9600000, P_CXO, 2, 0, 0 },
  1460. { 13500000, P_PXO, 2, 0, 0 },
  1461. { 19200000, P_CXO, 1, 0, 0 },
  1462. { 27000000, P_PXO, 1, 0, 0 },
  1463. { 64000000, P_PLL8, 2, 1, 3 },
  1464. { 76800000, P_PLL8, 1, 1, 5 },
  1465. { 96000000, P_PLL8, 4, 0, 0 },
  1466. { 128000000, P_PLL8, 3, 0, 0 },
  1467. { 192000000, P_PLL8, 2, 0, 0 },
  1468. { }
  1469. };
  1470. static struct clk_rcg gp0_src = {
  1471. .ns_reg = 0x2d24,
  1472. .md_reg = 0x2d00,
  1473. .mn = {
  1474. .mnctr_en_bit = 8,
  1475. .mnctr_reset_bit = 7,
  1476. .mnctr_mode_shift = 5,
  1477. .n_val_shift = 16,
  1478. .m_val_shift = 16,
  1479. .width = 8,
  1480. },
  1481. .p = {
  1482. .pre_div_shift = 3,
  1483. .pre_div_width = 2,
  1484. },
  1485. .s = {
  1486. .src_sel_shift = 0,
  1487. .parent_map = gcc_pxo_pll8_cxo_map,
  1488. },
  1489. .freq_tbl = clk_tbl_gp,
  1490. .clkr = {
  1491. .enable_reg = 0x2d24,
  1492. .enable_mask = BIT(11),
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "gp0_src",
  1495. .parent_names = gcc_pxo_pll8_cxo,
  1496. .num_parents = 3,
  1497. .ops = &clk_rcg_ops,
  1498. .flags = CLK_SET_PARENT_GATE,
  1499. },
  1500. }
  1501. };
  1502. static struct clk_branch gp0_clk = {
  1503. .halt_reg = 0x2fd8,
  1504. .halt_bit = 7,
  1505. .clkr = {
  1506. .enable_reg = 0x2d24,
  1507. .enable_mask = BIT(9),
  1508. .hw.init = &(struct clk_init_data){
  1509. .name = "gp0_clk",
  1510. .parent_names = (const char *[]){ "gp0_src" },
  1511. .num_parents = 1,
  1512. .ops = &clk_branch_ops,
  1513. .flags = CLK_SET_RATE_PARENT,
  1514. },
  1515. },
  1516. };
  1517. static struct clk_rcg gp1_src = {
  1518. .ns_reg = 0x2d44,
  1519. .md_reg = 0x2d40,
  1520. .mn = {
  1521. .mnctr_en_bit = 8,
  1522. .mnctr_reset_bit = 7,
  1523. .mnctr_mode_shift = 5,
  1524. .n_val_shift = 16,
  1525. .m_val_shift = 16,
  1526. .width = 8,
  1527. },
  1528. .p = {
  1529. .pre_div_shift = 3,
  1530. .pre_div_width = 2,
  1531. },
  1532. .s = {
  1533. .src_sel_shift = 0,
  1534. .parent_map = gcc_pxo_pll8_cxo_map,
  1535. },
  1536. .freq_tbl = clk_tbl_gp,
  1537. .clkr = {
  1538. .enable_reg = 0x2d44,
  1539. .enable_mask = BIT(11),
  1540. .hw.init = &(struct clk_init_data){
  1541. .name = "gp1_src",
  1542. .parent_names = gcc_pxo_pll8_cxo,
  1543. .num_parents = 3,
  1544. .ops = &clk_rcg_ops,
  1545. .flags = CLK_SET_RATE_GATE,
  1546. },
  1547. }
  1548. };
  1549. static struct clk_branch gp1_clk = {
  1550. .halt_reg = 0x2fd8,
  1551. .halt_bit = 6,
  1552. .clkr = {
  1553. .enable_reg = 0x2d44,
  1554. .enable_mask = BIT(9),
  1555. .hw.init = &(struct clk_init_data){
  1556. .name = "gp1_clk",
  1557. .parent_names = (const char *[]){ "gp1_src" },
  1558. .num_parents = 1,
  1559. .ops = &clk_branch_ops,
  1560. .flags = CLK_SET_RATE_PARENT,
  1561. },
  1562. },
  1563. };
  1564. static struct clk_rcg gp2_src = {
  1565. .ns_reg = 0x2d64,
  1566. .md_reg = 0x2d60,
  1567. .mn = {
  1568. .mnctr_en_bit = 8,
  1569. .mnctr_reset_bit = 7,
  1570. .mnctr_mode_shift = 5,
  1571. .n_val_shift = 16,
  1572. .m_val_shift = 16,
  1573. .width = 8,
  1574. },
  1575. .p = {
  1576. .pre_div_shift = 3,
  1577. .pre_div_width = 2,
  1578. },
  1579. .s = {
  1580. .src_sel_shift = 0,
  1581. .parent_map = gcc_pxo_pll8_cxo_map,
  1582. },
  1583. .freq_tbl = clk_tbl_gp,
  1584. .clkr = {
  1585. .enable_reg = 0x2d64,
  1586. .enable_mask = BIT(11),
  1587. .hw.init = &(struct clk_init_data){
  1588. .name = "gp2_src",
  1589. .parent_names = gcc_pxo_pll8_cxo,
  1590. .num_parents = 3,
  1591. .ops = &clk_rcg_ops,
  1592. .flags = CLK_SET_RATE_GATE,
  1593. },
  1594. }
  1595. };
  1596. static struct clk_branch gp2_clk = {
  1597. .halt_reg = 0x2fd8,
  1598. .halt_bit = 5,
  1599. .clkr = {
  1600. .enable_reg = 0x2d64,
  1601. .enable_mask = BIT(9),
  1602. .hw.init = &(struct clk_init_data){
  1603. .name = "gp2_clk",
  1604. .parent_names = (const char *[]){ "gp2_src" },
  1605. .num_parents = 1,
  1606. .ops = &clk_branch_ops,
  1607. .flags = CLK_SET_RATE_PARENT,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch pmem_clk = {
  1612. .hwcg_reg = 0x25a0,
  1613. .hwcg_bit = 6,
  1614. .halt_reg = 0x2fc8,
  1615. .halt_bit = 20,
  1616. .clkr = {
  1617. .enable_reg = 0x25a0,
  1618. .enable_mask = BIT(4),
  1619. .hw.init = &(struct clk_init_data){
  1620. .name = "pmem_clk",
  1621. .ops = &clk_branch_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_rcg prng_src = {
  1626. .ns_reg = 0x2e80,
  1627. .p = {
  1628. .pre_div_shift = 3,
  1629. .pre_div_width = 4,
  1630. },
  1631. .s = {
  1632. .src_sel_shift = 0,
  1633. .parent_map = gcc_pxo_pll8_map,
  1634. },
  1635. .clkr = {
  1636. .hw.init = &(struct clk_init_data){
  1637. .name = "prng_src",
  1638. .parent_names = gcc_pxo_pll8,
  1639. .num_parents = 2,
  1640. .ops = &clk_rcg_ops,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_branch prng_clk = {
  1645. .halt_reg = 0x2fd8,
  1646. .halt_check = BRANCH_HALT_VOTED,
  1647. .halt_bit = 10,
  1648. .clkr = {
  1649. .enable_reg = 0x3080,
  1650. .enable_mask = BIT(10),
  1651. .hw.init = &(struct clk_init_data){
  1652. .name = "prng_clk",
  1653. .parent_names = (const char *[]){ "prng_src" },
  1654. .num_parents = 1,
  1655. .ops = &clk_branch_ops,
  1656. },
  1657. },
  1658. };
  1659. static const struct freq_tbl clk_tbl_sdc[] = {
  1660. { 144000, P_PXO, 3, 2, 125 },
  1661. { 400000, P_PLL8, 4, 1, 240 },
  1662. { 16000000, P_PLL8, 4, 1, 6 },
  1663. { 17070000, P_PLL8, 1, 2, 45 },
  1664. { 20210000, P_PLL8, 1, 1, 19 },
  1665. { 24000000, P_PLL8, 4, 1, 4 },
  1666. { 48000000, P_PLL8, 4, 1, 2 },
  1667. { 64000000, P_PLL8, 3, 1, 2 },
  1668. { 96000000, P_PLL8, 4, 0, 0 },
  1669. { 192000000, P_PLL8, 2, 0, 0 },
  1670. { }
  1671. };
  1672. static struct clk_rcg sdc1_src = {
  1673. .ns_reg = 0x282c,
  1674. .md_reg = 0x2828,
  1675. .mn = {
  1676. .mnctr_en_bit = 8,
  1677. .mnctr_reset_bit = 7,
  1678. .mnctr_mode_shift = 5,
  1679. .n_val_shift = 16,
  1680. .m_val_shift = 16,
  1681. .width = 8,
  1682. },
  1683. .p = {
  1684. .pre_div_shift = 3,
  1685. .pre_div_width = 2,
  1686. },
  1687. .s = {
  1688. .src_sel_shift = 0,
  1689. .parent_map = gcc_pxo_pll8_map,
  1690. },
  1691. .freq_tbl = clk_tbl_sdc,
  1692. .clkr = {
  1693. .enable_reg = 0x282c,
  1694. .enable_mask = BIT(11),
  1695. .hw.init = &(struct clk_init_data){
  1696. .name = "sdc1_src",
  1697. .parent_names = gcc_pxo_pll8,
  1698. .num_parents = 2,
  1699. .ops = &clk_rcg_ops,
  1700. },
  1701. }
  1702. };
  1703. static struct clk_branch sdc1_clk = {
  1704. .halt_reg = 0x2fc8,
  1705. .halt_bit = 6,
  1706. .clkr = {
  1707. .enable_reg = 0x282c,
  1708. .enable_mask = BIT(9),
  1709. .hw.init = &(struct clk_init_data){
  1710. .name = "sdc1_clk",
  1711. .parent_names = (const char *[]){ "sdc1_src" },
  1712. .num_parents = 1,
  1713. .ops = &clk_branch_ops,
  1714. .flags = CLK_SET_RATE_PARENT,
  1715. },
  1716. },
  1717. };
  1718. static struct clk_rcg sdc2_src = {
  1719. .ns_reg = 0x284c,
  1720. .md_reg = 0x2848,
  1721. .mn = {
  1722. .mnctr_en_bit = 8,
  1723. .mnctr_reset_bit = 7,
  1724. .mnctr_mode_shift = 5,
  1725. .n_val_shift = 16,
  1726. .m_val_shift = 16,
  1727. .width = 8,
  1728. },
  1729. .p = {
  1730. .pre_div_shift = 3,
  1731. .pre_div_width = 2,
  1732. },
  1733. .s = {
  1734. .src_sel_shift = 0,
  1735. .parent_map = gcc_pxo_pll8_map,
  1736. },
  1737. .freq_tbl = clk_tbl_sdc,
  1738. .clkr = {
  1739. .enable_reg = 0x284c,
  1740. .enable_mask = BIT(11),
  1741. .hw.init = &(struct clk_init_data){
  1742. .name = "sdc2_src",
  1743. .parent_names = gcc_pxo_pll8,
  1744. .num_parents = 2,
  1745. .ops = &clk_rcg_ops,
  1746. },
  1747. }
  1748. };
  1749. static struct clk_branch sdc2_clk = {
  1750. .halt_reg = 0x2fc8,
  1751. .halt_bit = 5,
  1752. .clkr = {
  1753. .enable_reg = 0x284c,
  1754. .enable_mask = BIT(9),
  1755. .hw.init = &(struct clk_init_data){
  1756. .name = "sdc2_clk",
  1757. .parent_names = (const char *[]){ "sdc2_src" },
  1758. .num_parents = 1,
  1759. .ops = &clk_branch_ops,
  1760. .flags = CLK_SET_RATE_PARENT,
  1761. },
  1762. },
  1763. };
  1764. static struct clk_rcg sdc3_src = {
  1765. .ns_reg = 0x286c,
  1766. .md_reg = 0x2868,
  1767. .mn = {
  1768. .mnctr_en_bit = 8,
  1769. .mnctr_reset_bit = 7,
  1770. .mnctr_mode_shift = 5,
  1771. .n_val_shift = 16,
  1772. .m_val_shift = 16,
  1773. .width = 8,
  1774. },
  1775. .p = {
  1776. .pre_div_shift = 3,
  1777. .pre_div_width = 2,
  1778. },
  1779. .s = {
  1780. .src_sel_shift = 0,
  1781. .parent_map = gcc_pxo_pll8_map,
  1782. },
  1783. .freq_tbl = clk_tbl_sdc,
  1784. .clkr = {
  1785. .enable_reg = 0x286c,
  1786. .enable_mask = BIT(11),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "sdc3_src",
  1789. .parent_names = gcc_pxo_pll8,
  1790. .num_parents = 2,
  1791. .ops = &clk_rcg_ops,
  1792. },
  1793. }
  1794. };
  1795. static struct clk_branch sdc3_clk = {
  1796. .halt_reg = 0x2fc8,
  1797. .halt_bit = 4,
  1798. .clkr = {
  1799. .enable_reg = 0x286c,
  1800. .enable_mask = BIT(9),
  1801. .hw.init = &(struct clk_init_data){
  1802. .name = "sdc3_clk",
  1803. .parent_names = (const char *[]){ "sdc3_src" },
  1804. .num_parents = 1,
  1805. .ops = &clk_branch_ops,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_rcg sdc4_src = {
  1811. .ns_reg = 0x288c,
  1812. .md_reg = 0x2888,
  1813. .mn = {
  1814. .mnctr_en_bit = 8,
  1815. .mnctr_reset_bit = 7,
  1816. .mnctr_mode_shift = 5,
  1817. .n_val_shift = 16,
  1818. .m_val_shift = 16,
  1819. .width = 8,
  1820. },
  1821. .p = {
  1822. .pre_div_shift = 3,
  1823. .pre_div_width = 2,
  1824. },
  1825. .s = {
  1826. .src_sel_shift = 0,
  1827. .parent_map = gcc_pxo_pll8_map,
  1828. },
  1829. .freq_tbl = clk_tbl_sdc,
  1830. .clkr = {
  1831. .enable_reg = 0x288c,
  1832. .enable_mask = BIT(11),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "sdc4_src",
  1835. .parent_names = gcc_pxo_pll8,
  1836. .num_parents = 2,
  1837. .ops = &clk_rcg_ops,
  1838. },
  1839. }
  1840. };
  1841. static struct clk_branch sdc4_clk = {
  1842. .halt_reg = 0x2fc8,
  1843. .halt_bit = 3,
  1844. .clkr = {
  1845. .enable_reg = 0x288c,
  1846. .enable_mask = BIT(9),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "sdc4_clk",
  1849. .parent_names = (const char *[]){ "sdc4_src" },
  1850. .num_parents = 1,
  1851. .ops = &clk_branch_ops,
  1852. .flags = CLK_SET_RATE_PARENT,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_rcg sdc5_src = {
  1857. .ns_reg = 0x28ac,
  1858. .md_reg = 0x28a8,
  1859. .mn = {
  1860. .mnctr_en_bit = 8,
  1861. .mnctr_reset_bit = 7,
  1862. .mnctr_mode_shift = 5,
  1863. .n_val_shift = 16,
  1864. .m_val_shift = 16,
  1865. .width = 8,
  1866. },
  1867. .p = {
  1868. .pre_div_shift = 3,
  1869. .pre_div_width = 2,
  1870. },
  1871. .s = {
  1872. .src_sel_shift = 0,
  1873. .parent_map = gcc_pxo_pll8_map,
  1874. },
  1875. .freq_tbl = clk_tbl_sdc,
  1876. .clkr = {
  1877. .enable_reg = 0x28ac,
  1878. .enable_mask = BIT(11),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "sdc5_src",
  1881. .parent_names = gcc_pxo_pll8,
  1882. .num_parents = 2,
  1883. .ops = &clk_rcg_ops,
  1884. },
  1885. }
  1886. };
  1887. static struct clk_branch sdc5_clk = {
  1888. .halt_reg = 0x2fc8,
  1889. .halt_bit = 2,
  1890. .clkr = {
  1891. .enable_reg = 0x28ac,
  1892. .enable_mask = BIT(9),
  1893. .hw.init = &(struct clk_init_data){
  1894. .name = "sdc5_clk",
  1895. .parent_names = (const char *[]){ "sdc5_src" },
  1896. .num_parents = 1,
  1897. .ops = &clk_branch_ops,
  1898. .flags = CLK_SET_RATE_PARENT,
  1899. },
  1900. },
  1901. };
  1902. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1903. { 105000, P_PXO, 1, 1, 256 },
  1904. { }
  1905. };
  1906. static struct clk_rcg tsif_ref_src = {
  1907. .ns_reg = 0x2710,
  1908. .md_reg = 0x270c,
  1909. .mn = {
  1910. .mnctr_en_bit = 8,
  1911. .mnctr_reset_bit = 7,
  1912. .mnctr_mode_shift = 5,
  1913. .n_val_shift = 16,
  1914. .m_val_shift = 16,
  1915. .width = 16,
  1916. },
  1917. .p = {
  1918. .pre_div_shift = 3,
  1919. .pre_div_width = 2,
  1920. },
  1921. .s = {
  1922. .src_sel_shift = 0,
  1923. .parent_map = gcc_pxo_pll8_map,
  1924. },
  1925. .freq_tbl = clk_tbl_tsif_ref,
  1926. .clkr = {
  1927. .enable_reg = 0x2710,
  1928. .enable_mask = BIT(11),
  1929. .hw.init = &(struct clk_init_data){
  1930. .name = "tsif_ref_src",
  1931. .parent_names = gcc_pxo_pll8,
  1932. .num_parents = 2,
  1933. .ops = &clk_rcg_ops,
  1934. .flags = CLK_SET_RATE_GATE,
  1935. },
  1936. }
  1937. };
  1938. static struct clk_branch tsif_ref_clk = {
  1939. .halt_reg = 0x2fd4,
  1940. .halt_bit = 5,
  1941. .clkr = {
  1942. .enable_reg = 0x2710,
  1943. .enable_mask = BIT(9),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "tsif_ref_clk",
  1946. .parent_names = (const char *[]){ "tsif_ref_src" },
  1947. .num_parents = 1,
  1948. .ops = &clk_branch_ops,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. },
  1951. },
  1952. };
  1953. static const struct freq_tbl clk_tbl_usb[] = {
  1954. { 60000000, P_PLL8, 1, 5, 32 },
  1955. { }
  1956. };
  1957. static struct clk_rcg usb_hs1_xcvr_src = {
  1958. .ns_reg = 0x290c,
  1959. .md_reg = 0x2908,
  1960. .mn = {
  1961. .mnctr_en_bit = 8,
  1962. .mnctr_reset_bit = 7,
  1963. .mnctr_mode_shift = 5,
  1964. .n_val_shift = 16,
  1965. .m_val_shift = 16,
  1966. .width = 8,
  1967. },
  1968. .p = {
  1969. .pre_div_shift = 3,
  1970. .pre_div_width = 2,
  1971. },
  1972. .s = {
  1973. .src_sel_shift = 0,
  1974. .parent_map = gcc_pxo_pll8_map,
  1975. },
  1976. .freq_tbl = clk_tbl_usb,
  1977. .clkr = {
  1978. .enable_reg = 0x290c,
  1979. .enable_mask = BIT(11),
  1980. .hw.init = &(struct clk_init_data){
  1981. .name = "usb_hs1_xcvr_src",
  1982. .parent_names = gcc_pxo_pll8,
  1983. .num_parents = 2,
  1984. .ops = &clk_rcg_ops,
  1985. .flags = CLK_SET_RATE_GATE,
  1986. },
  1987. }
  1988. };
  1989. static struct clk_branch usb_hs1_xcvr_clk = {
  1990. .halt_reg = 0x2fc8,
  1991. .halt_bit = 0,
  1992. .clkr = {
  1993. .enable_reg = 0x290c,
  1994. .enable_mask = BIT(9),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "usb_hs1_xcvr_clk",
  1997. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1998. .num_parents = 1,
  1999. .ops = &clk_branch_ops,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. },
  2002. },
  2003. };
  2004. static struct clk_rcg usb_hs3_xcvr_src = {
  2005. .ns_reg = 0x370c,
  2006. .md_reg = 0x3708,
  2007. .mn = {
  2008. .mnctr_en_bit = 8,
  2009. .mnctr_reset_bit = 7,
  2010. .mnctr_mode_shift = 5,
  2011. .n_val_shift = 16,
  2012. .m_val_shift = 16,
  2013. .width = 8,
  2014. },
  2015. .p = {
  2016. .pre_div_shift = 3,
  2017. .pre_div_width = 2,
  2018. },
  2019. .s = {
  2020. .src_sel_shift = 0,
  2021. .parent_map = gcc_pxo_pll8_map,
  2022. },
  2023. .freq_tbl = clk_tbl_usb,
  2024. .clkr = {
  2025. .enable_reg = 0x370c,
  2026. .enable_mask = BIT(11),
  2027. .hw.init = &(struct clk_init_data){
  2028. .name = "usb_hs3_xcvr_src",
  2029. .parent_names = gcc_pxo_pll8,
  2030. .num_parents = 2,
  2031. .ops = &clk_rcg_ops,
  2032. .flags = CLK_SET_RATE_GATE,
  2033. },
  2034. }
  2035. };
  2036. static struct clk_branch usb_hs3_xcvr_clk = {
  2037. .halt_reg = 0x2fc8,
  2038. .halt_bit = 30,
  2039. .clkr = {
  2040. .enable_reg = 0x370c,
  2041. .enable_mask = BIT(9),
  2042. .hw.init = &(struct clk_init_data){
  2043. .name = "usb_hs3_xcvr_clk",
  2044. .parent_names = (const char *[]){ "usb_hs3_xcvr_src" },
  2045. .num_parents = 1,
  2046. .ops = &clk_branch_ops,
  2047. .flags = CLK_SET_RATE_PARENT,
  2048. },
  2049. },
  2050. };
  2051. static struct clk_rcg usb_hs4_xcvr_src = {
  2052. .ns_reg = 0x372c,
  2053. .md_reg = 0x3728,
  2054. .mn = {
  2055. .mnctr_en_bit = 8,
  2056. .mnctr_reset_bit = 7,
  2057. .mnctr_mode_shift = 5,
  2058. .n_val_shift = 16,
  2059. .m_val_shift = 16,
  2060. .width = 8,
  2061. },
  2062. .p = {
  2063. .pre_div_shift = 3,
  2064. .pre_div_width = 2,
  2065. },
  2066. .s = {
  2067. .src_sel_shift = 0,
  2068. .parent_map = gcc_pxo_pll8_map,
  2069. },
  2070. .freq_tbl = clk_tbl_usb,
  2071. .clkr = {
  2072. .enable_reg = 0x372c,
  2073. .enable_mask = BIT(11),
  2074. .hw.init = &(struct clk_init_data){
  2075. .name = "usb_hs4_xcvr_src",
  2076. .parent_names = gcc_pxo_pll8,
  2077. .num_parents = 2,
  2078. .ops = &clk_rcg_ops,
  2079. .flags = CLK_SET_RATE_GATE,
  2080. },
  2081. }
  2082. };
  2083. static struct clk_branch usb_hs4_xcvr_clk = {
  2084. .halt_reg = 0x2fc8,
  2085. .halt_bit = 2,
  2086. .clkr = {
  2087. .enable_reg = 0x372c,
  2088. .enable_mask = BIT(9),
  2089. .hw.init = &(struct clk_init_data){
  2090. .name = "usb_hs4_xcvr_clk",
  2091. .parent_names = (const char *[]){ "usb_hs4_xcvr_src" },
  2092. .num_parents = 1,
  2093. .ops = &clk_branch_ops,
  2094. .flags = CLK_SET_RATE_PARENT,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_rcg usb_hsic_xcvr_fs_src = {
  2099. .ns_reg = 0x2928,
  2100. .md_reg = 0x2924,
  2101. .mn = {
  2102. .mnctr_en_bit = 8,
  2103. .mnctr_reset_bit = 7,
  2104. .mnctr_mode_shift = 5,
  2105. .n_val_shift = 16,
  2106. .m_val_shift = 16,
  2107. .width = 8,
  2108. },
  2109. .p = {
  2110. .pre_div_shift = 3,
  2111. .pre_div_width = 2,
  2112. },
  2113. .s = {
  2114. .src_sel_shift = 0,
  2115. .parent_map = gcc_pxo_pll8_map,
  2116. },
  2117. .freq_tbl = clk_tbl_usb,
  2118. .clkr = {
  2119. .enable_reg = 0x2928,
  2120. .enable_mask = BIT(11),
  2121. .hw.init = &(struct clk_init_data){
  2122. .name = "usb_hsic_xcvr_fs_src",
  2123. .parent_names = gcc_pxo_pll8,
  2124. .num_parents = 2,
  2125. .ops = &clk_rcg_ops,
  2126. .flags = CLK_SET_RATE_GATE,
  2127. },
  2128. }
  2129. };
  2130. static const char * const usb_hsic_xcvr_fs_src_p[] = { "usb_hsic_xcvr_fs_src" };
  2131. static struct clk_branch usb_hsic_xcvr_fs_clk = {
  2132. .halt_reg = 0x2fc8,
  2133. .halt_bit = 2,
  2134. .clkr = {
  2135. .enable_reg = 0x2928,
  2136. .enable_mask = BIT(9),
  2137. .hw.init = &(struct clk_init_data){
  2138. .name = "usb_hsic_xcvr_fs_clk",
  2139. .parent_names = usb_hsic_xcvr_fs_src_p,
  2140. .num_parents = 1,
  2141. .ops = &clk_branch_ops,
  2142. .flags = CLK_SET_RATE_PARENT,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch usb_hsic_system_clk = {
  2147. .halt_reg = 0x2fcc,
  2148. .halt_bit = 24,
  2149. .clkr = {
  2150. .enable_reg = 0x292c,
  2151. .enable_mask = BIT(4),
  2152. .hw.init = &(struct clk_init_data){
  2153. .parent_names = usb_hsic_xcvr_fs_src_p,
  2154. .num_parents = 1,
  2155. .name = "usb_hsic_system_clk",
  2156. .ops = &clk_branch_ops,
  2157. .flags = CLK_SET_RATE_PARENT,
  2158. },
  2159. },
  2160. };
  2161. static struct clk_branch usb_hsic_hsic_clk = {
  2162. .halt_reg = 0x2fcc,
  2163. .halt_bit = 19,
  2164. .clkr = {
  2165. .enable_reg = 0x2b44,
  2166. .enable_mask = BIT(0),
  2167. .hw.init = &(struct clk_init_data){
  2168. .parent_names = (const char *[]){ "pll14_vote" },
  2169. .num_parents = 1,
  2170. .name = "usb_hsic_hsic_clk",
  2171. .ops = &clk_branch_ops,
  2172. },
  2173. },
  2174. };
  2175. static struct clk_branch usb_hsic_hsio_cal_clk = {
  2176. .halt_reg = 0x2fcc,
  2177. .halt_bit = 23,
  2178. .clkr = {
  2179. .enable_reg = 0x2b48,
  2180. .enable_mask = BIT(0),
  2181. .hw.init = &(struct clk_init_data){
  2182. .name = "usb_hsic_hsio_cal_clk",
  2183. .ops = &clk_branch_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  2188. .ns_reg = 0x2968,
  2189. .md_reg = 0x2964,
  2190. .mn = {
  2191. .mnctr_en_bit = 8,
  2192. .mnctr_reset_bit = 7,
  2193. .mnctr_mode_shift = 5,
  2194. .n_val_shift = 16,
  2195. .m_val_shift = 16,
  2196. .width = 8,
  2197. },
  2198. .p = {
  2199. .pre_div_shift = 3,
  2200. .pre_div_width = 2,
  2201. },
  2202. .s = {
  2203. .src_sel_shift = 0,
  2204. .parent_map = gcc_pxo_pll8_map,
  2205. },
  2206. .freq_tbl = clk_tbl_usb,
  2207. .clkr = {
  2208. .enable_reg = 0x2968,
  2209. .enable_mask = BIT(11),
  2210. .hw.init = &(struct clk_init_data){
  2211. .name = "usb_fs1_xcvr_fs_src",
  2212. .parent_names = gcc_pxo_pll8,
  2213. .num_parents = 2,
  2214. .ops = &clk_rcg_ops,
  2215. .flags = CLK_SET_RATE_GATE,
  2216. },
  2217. }
  2218. };
  2219. static const char * const usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
  2220. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  2221. .halt_reg = 0x2fcc,
  2222. .halt_bit = 15,
  2223. .clkr = {
  2224. .enable_reg = 0x2968,
  2225. .enable_mask = BIT(9),
  2226. .hw.init = &(struct clk_init_data){
  2227. .name = "usb_fs1_xcvr_fs_clk",
  2228. .parent_names = usb_fs1_xcvr_fs_src_p,
  2229. .num_parents = 1,
  2230. .ops = &clk_branch_ops,
  2231. .flags = CLK_SET_RATE_PARENT,
  2232. },
  2233. },
  2234. };
  2235. static struct clk_branch usb_fs1_system_clk = {
  2236. .halt_reg = 0x2fcc,
  2237. .halt_bit = 16,
  2238. .clkr = {
  2239. .enable_reg = 0x296c,
  2240. .enable_mask = BIT(4),
  2241. .hw.init = &(struct clk_init_data){
  2242. .parent_names = usb_fs1_xcvr_fs_src_p,
  2243. .num_parents = 1,
  2244. .name = "usb_fs1_system_clk",
  2245. .ops = &clk_branch_ops,
  2246. .flags = CLK_SET_RATE_PARENT,
  2247. },
  2248. },
  2249. };
  2250. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  2251. .ns_reg = 0x2988,
  2252. .md_reg = 0x2984,
  2253. .mn = {
  2254. .mnctr_en_bit = 8,
  2255. .mnctr_reset_bit = 7,
  2256. .mnctr_mode_shift = 5,
  2257. .n_val_shift = 16,
  2258. .m_val_shift = 16,
  2259. .width = 8,
  2260. },
  2261. .p = {
  2262. .pre_div_shift = 3,
  2263. .pre_div_width = 2,
  2264. },
  2265. .s = {
  2266. .src_sel_shift = 0,
  2267. .parent_map = gcc_pxo_pll8_map,
  2268. },
  2269. .freq_tbl = clk_tbl_usb,
  2270. .clkr = {
  2271. .enable_reg = 0x2988,
  2272. .enable_mask = BIT(11),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "usb_fs2_xcvr_fs_src",
  2275. .parent_names = gcc_pxo_pll8,
  2276. .num_parents = 2,
  2277. .ops = &clk_rcg_ops,
  2278. .flags = CLK_SET_RATE_GATE,
  2279. },
  2280. }
  2281. };
  2282. static const char * const usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
  2283. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  2284. .halt_reg = 0x2fcc,
  2285. .halt_bit = 12,
  2286. .clkr = {
  2287. .enable_reg = 0x2988,
  2288. .enable_mask = BIT(9),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "usb_fs2_xcvr_fs_clk",
  2291. .parent_names = usb_fs2_xcvr_fs_src_p,
  2292. .num_parents = 1,
  2293. .ops = &clk_branch_ops,
  2294. .flags = CLK_SET_RATE_PARENT,
  2295. },
  2296. },
  2297. };
  2298. static struct clk_branch usb_fs2_system_clk = {
  2299. .halt_reg = 0x2fcc,
  2300. .halt_bit = 13,
  2301. .clkr = {
  2302. .enable_reg = 0x298c,
  2303. .enable_mask = BIT(4),
  2304. .hw.init = &(struct clk_init_data){
  2305. .name = "usb_fs2_system_clk",
  2306. .parent_names = usb_fs2_xcvr_fs_src_p,
  2307. .num_parents = 1,
  2308. .ops = &clk_branch_ops,
  2309. .flags = CLK_SET_RATE_PARENT,
  2310. },
  2311. },
  2312. };
  2313. static struct clk_branch ce1_core_clk = {
  2314. .hwcg_reg = 0x2724,
  2315. .hwcg_bit = 6,
  2316. .halt_reg = 0x2fd4,
  2317. .halt_bit = 27,
  2318. .clkr = {
  2319. .enable_reg = 0x2724,
  2320. .enable_mask = BIT(4),
  2321. .hw.init = &(struct clk_init_data){
  2322. .name = "ce1_core_clk",
  2323. .ops = &clk_branch_ops,
  2324. },
  2325. },
  2326. };
  2327. static struct clk_branch ce1_h_clk = {
  2328. .halt_reg = 0x2fd4,
  2329. .halt_bit = 1,
  2330. .clkr = {
  2331. .enable_reg = 0x2720,
  2332. .enable_mask = BIT(4),
  2333. .hw.init = &(struct clk_init_data){
  2334. .name = "ce1_h_clk",
  2335. .ops = &clk_branch_ops,
  2336. },
  2337. },
  2338. };
  2339. static struct clk_branch dma_bam_h_clk = {
  2340. .hwcg_reg = 0x25c0,
  2341. .hwcg_bit = 6,
  2342. .halt_reg = 0x2fc8,
  2343. .halt_bit = 12,
  2344. .clkr = {
  2345. .enable_reg = 0x25c0,
  2346. .enable_mask = BIT(4),
  2347. .hw.init = &(struct clk_init_data){
  2348. .name = "dma_bam_h_clk",
  2349. .ops = &clk_branch_ops,
  2350. },
  2351. },
  2352. };
  2353. static struct clk_branch gsbi1_h_clk = {
  2354. .hwcg_reg = 0x29c0,
  2355. .hwcg_bit = 6,
  2356. .halt_reg = 0x2fcc,
  2357. .halt_bit = 11,
  2358. .clkr = {
  2359. .enable_reg = 0x29c0,
  2360. .enable_mask = BIT(4),
  2361. .hw.init = &(struct clk_init_data){
  2362. .name = "gsbi1_h_clk",
  2363. .ops = &clk_branch_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct clk_branch gsbi2_h_clk = {
  2368. .hwcg_reg = 0x29e0,
  2369. .hwcg_bit = 6,
  2370. .halt_reg = 0x2fcc,
  2371. .halt_bit = 7,
  2372. .clkr = {
  2373. .enable_reg = 0x29e0,
  2374. .enable_mask = BIT(4),
  2375. .hw.init = &(struct clk_init_data){
  2376. .name = "gsbi2_h_clk",
  2377. .ops = &clk_branch_ops,
  2378. },
  2379. },
  2380. };
  2381. static struct clk_branch gsbi3_h_clk = {
  2382. .hwcg_reg = 0x2a00,
  2383. .hwcg_bit = 6,
  2384. .halt_reg = 0x2fcc,
  2385. .halt_bit = 3,
  2386. .clkr = {
  2387. .enable_reg = 0x2a00,
  2388. .enable_mask = BIT(4),
  2389. .hw.init = &(struct clk_init_data){
  2390. .name = "gsbi3_h_clk",
  2391. .ops = &clk_branch_ops,
  2392. },
  2393. },
  2394. };
  2395. static struct clk_branch gsbi4_h_clk = {
  2396. .hwcg_reg = 0x2a20,
  2397. .hwcg_bit = 6,
  2398. .halt_reg = 0x2fd0,
  2399. .halt_bit = 27,
  2400. .clkr = {
  2401. .enable_reg = 0x2a20,
  2402. .enable_mask = BIT(4),
  2403. .hw.init = &(struct clk_init_data){
  2404. .name = "gsbi4_h_clk",
  2405. .ops = &clk_branch_ops,
  2406. },
  2407. },
  2408. };
  2409. static struct clk_branch gsbi5_h_clk = {
  2410. .hwcg_reg = 0x2a40,
  2411. .hwcg_bit = 6,
  2412. .halt_reg = 0x2fd0,
  2413. .halt_bit = 23,
  2414. .clkr = {
  2415. .enable_reg = 0x2a40,
  2416. .enable_mask = BIT(4),
  2417. .hw.init = &(struct clk_init_data){
  2418. .name = "gsbi5_h_clk",
  2419. .ops = &clk_branch_ops,
  2420. },
  2421. },
  2422. };
  2423. static struct clk_branch gsbi6_h_clk = {
  2424. .hwcg_reg = 0x2a60,
  2425. .hwcg_bit = 6,
  2426. .halt_reg = 0x2fd0,
  2427. .halt_bit = 19,
  2428. .clkr = {
  2429. .enable_reg = 0x2a60,
  2430. .enable_mask = BIT(4),
  2431. .hw.init = &(struct clk_init_data){
  2432. .name = "gsbi6_h_clk",
  2433. .ops = &clk_branch_ops,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch gsbi7_h_clk = {
  2438. .hwcg_reg = 0x2a80,
  2439. .hwcg_bit = 6,
  2440. .halt_reg = 0x2fd0,
  2441. .halt_bit = 15,
  2442. .clkr = {
  2443. .enable_reg = 0x2a80,
  2444. .enable_mask = BIT(4),
  2445. .hw.init = &(struct clk_init_data){
  2446. .name = "gsbi7_h_clk",
  2447. .ops = &clk_branch_ops,
  2448. },
  2449. },
  2450. };
  2451. static struct clk_branch gsbi8_h_clk = {
  2452. .hwcg_reg = 0x2aa0,
  2453. .hwcg_bit = 6,
  2454. .halt_reg = 0x2fd0,
  2455. .halt_bit = 11,
  2456. .clkr = {
  2457. .enable_reg = 0x2aa0,
  2458. .enable_mask = BIT(4),
  2459. .hw.init = &(struct clk_init_data){
  2460. .name = "gsbi8_h_clk",
  2461. .ops = &clk_branch_ops,
  2462. },
  2463. },
  2464. };
  2465. static struct clk_branch gsbi9_h_clk = {
  2466. .hwcg_reg = 0x2ac0,
  2467. .hwcg_bit = 6,
  2468. .halt_reg = 0x2fd0,
  2469. .halt_bit = 7,
  2470. .clkr = {
  2471. .enable_reg = 0x2ac0,
  2472. .enable_mask = BIT(4),
  2473. .hw.init = &(struct clk_init_data){
  2474. .name = "gsbi9_h_clk",
  2475. .ops = &clk_branch_ops,
  2476. },
  2477. },
  2478. };
  2479. static struct clk_branch gsbi10_h_clk = {
  2480. .hwcg_reg = 0x2ae0,
  2481. .hwcg_bit = 6,
  2482. .halt_reg = 0x2fd0,
  2483. .halt_bit = 3,
  2484. .clkr = {
  2485. .enable_reg = 0x2ae0,
  2486. .enable_mask = BIT(4),
  2487. .hw.init = &(struct clk_init_data){
  2488. .name = "gsbi10_h_clk",
  2489. .ops = &clk_branch_ops,
  2490. },
  2491. },
  2492. };
  2493. static struct clk_branch gsbi11_h_clk = {
  2494. .hwcg_reg = 0x2b00,
  2495. .hwcg_bit = 6,
  2496. .halt_reg = 0x2fd4,
  2497. .halt_bit = 18,
  2498. .clkr = {
  2499. .enable_reg = 0x2b00,
  2500. .enable_mask = BIT(4),
  2501. .hw.init = &(struct clk_init_data){
  2502. .name = "gsbi11_h_clk",
  2503. .ops = &clk_branch_ops,
  2504. },
  2505. },
  2506. };
  2507. static struct clk_branch gsbi12_h_clk = {
  2508. .hwcg_reg = 0x2b20,
  2509. .hwcg_bit = 6,
  2510. .halt_reg = 0x2fd4,
  2511. .halt_bit = 14,
  2512. .clkr = {
  2513. .enable_reg = 0x2b20,
  2514. .enable_mask = BIT(4),
  2515. .hw.init = &(struct clk_init_data){
  2516. .name = "gsbi12_h_clk",
  2517. .ops = &clk_branch_ops,
  2518. },
  2519. },
  2520. };
  2521. static struct clk_branch tsif_h_clk = {
  2522. .hwcg_reg = 0x2700,
  2523. .hwcg_bit = 6,
  2524. .halt_reg = 0x2fd4,
  2525. .halt_bit = 7,
  2526. .clkr = {
  2527. .enable_reg = 0x2700,
  2528. .enable_mask = BIT(4),
  2529. .hw.init = &(struct clk_init_data){
  2530. .name = "tsif_h_clk",
  2531. .ops = &clk_branch_ops,
  2532. },
  2533. },
  2534. };
  2535. static struct clk_branch usb_fs1_h_clk = {
  2536. .halt_reg = 0x2fcc,
  2537. .halt_bit = 17,
  2538. .clkr = {
  2539. .enable_reg = 0x2960,
  2540. .enable_mask = BIT(4),
  2541. .hw.init = &(struct clk_init_data){
  2542. .name = "usb_fs1_h_clk",
  2543. .ops = &clk_branch_ops,
  2544. },
  2545. },
  2546. };
  2547. static struct clk_branch usb_fs2_h_clk = {
  2548. .halt_reg = 0x2fcc,
  2549. .halt_bit = 14,
  2550. .clkr = {
  2551. .enable_reg = 0x2980,
  2552. .enable_mask = BIT(4),
  2553. .hw.init = &(struct clk_init_data){
  2554. .name = "usb_fs2_h_clk",
  2555. .ops = &clk_branch_ops,
  2556. },
  2557. },
  2558. };
  2559. static struct clk_branch usb_hs1_h_clk = {
  2560. .hwcg_reg = 0x2900,
  2561. .hwcg_bit = 6,
  2562. .halt_reg = 0x2fc8,
  2563. .halt_bit = 1,
  2564. .clkr = {
  2565. .enable_reg = 0x2900,
  2566. .enable_mask = BIT(4),
  2567. .hw.init = &(struct clk_init_data){
  2568. .name = "usb_hs1_h_clk",
  2569. .ops = &clk_branch_ops,
  2570. },
  2571. },
  2572. };
  2573. static struct clk_branch usb_hs3_h_clk = {
  2574. .halt_reg = 0x2fc8,
  2575. .halt_bit = 31,
  2576. .clkr = {
  2577. .enable_reg = 0x3700,
  2578. .enable_mask = BIT(4),
  2579. .hw.init = &(struct clk_init_data){
  2580. .name = "usb_hs3_h_clk",
  2581. .ops = &clk_branch_ops,
  2582. },
  2583. },
  2584. };
  2585. static struct clk_branch usb_hs4_h_clk = {
  2586. .halt_reg = 0x2fc8,
  2587. .halt_bit = 7,
  2588. .clkr = {
  2589. .enable_reg = 0x3720,
  2590. .enable_mask = BIT(4),
  2591. .hw.init = &(struct clk_init_data){
  2592. .name = "usb_hs4_h_clk",
  2593. .ops = &clk_branch_ops,
  2594. },
  2595. },
  2596. };
  2597. static struct clk_branch usb_hsic_h_clk = {
  2598. .halt_reg = 0x2fcc,
  2599. .halt_bit = 28,
  2600. .clkr = {
  2601. .enable_reg = 0x2920,
  2602. .enable_mask = BIT(4),
  2603. .hw.init = &(struct clk_init_data){
  2604. .name = "usb_hsic_h_clk",
  2605. .ops = &clk_branch_ops,
  2606. },
  2607. },
  2608. };
  2609. static struct clk_branch sdc1_h_clk = {
  2610. .hwcg_reg = 0x2820,
  2611. .hwcg_bit = 6,
  2612. .halt_reg = 0x2fc8,
  2613. .halt_bit = 11,
  2614. .clkr = {
  2615. .enable_reg = 0x2820,
  2616. .enable_mask = BIT(4),
  2617. .hw.init = &(struct clk_init_data){
  2618. .name = "sdc1_h_clk",
  2619. .ops = &clk_branch_ops,
  2620. },
  2621. },
  2622. };
  2623. static struct clk_branch sdc2_h_clk = {
  2624. .hwcg_reg = 0x2840,
  2625. .hwcg_bit = 6,
  2626. .halt_reg = 0x2fc8,
  2627. .halt_bit = 10,
  2628. .clkr = {
  2629. .enable_reg = 0x2840,
  2630. .enable_mask = BIT(4),
  2631. .hw.init = &(struct clk_init_data){
  2632. .name = "sdc2_h_clk",
  2633. .ops = &clk_branch_ops,
  2634. },
  2635. },
  2636. };
  2637. static struct clk_branch sdc3_h_clk = {
  2638. .hwcg_reg = 0x2860,
  2639. .hwcg_bit = 6,
  2640. .halt_reg = 0x2fc8,
  2641. .halt_bit = 9,
  2642. .clkr = {
  2643. .enable_reg = 0x2860,
  2644. .enable_mask = BIT(4),
  2645. .hw.init = &(struct clk_init_data){
  2646. .name = "sdc3_h_clk",
  2647. .ops = &clk_branch_ops,
  2648. },
  2649. },
  2650. };
  2651. static struct clk_branch sdc4_h_clk = {
  2652. .hwcg_reg = 0x2880,
  2653. .hwcg_bit = 6,
  2654. .halt_reg = 0x2fc8,
  2655. .halt_bit = 8,
  2656. .clkr = {
  2657. .enable_reg = 0x2880,
  2658. .enable_mask = BIT(4),
  2659. .hw.init = &(struct clk_init_data){
  2660. .name = "sdc4_h_clk",
  2661. .ops = &clk_branch_ops,
  2662. },
  2663. },
  2664. };
  2665. static struct clk_branch sdc5_h_clk = {
  2666. .hwcg_reg = 0x28a0,
  2667. .hwcg_bit = 6,
  2668. .halt_reg = 0x2fc8,
  2669. .halt_bit = 7,
  2670. .clkr = {
  2671. .enable_reg = 0x28a0,
  2672. .enable_mask = BIT(4),
  2673. .hw.init = &(struct clk_init_data){
  2674. .name = "sdc5_h_clk",
  2675. .ops = &clk_branch_ops,
  2676. },
  2677. },
  2678. };
  2679. static struct clk_branch adm0_clk = {
  2680. .halt_reg = 0x2fdc,
  2681. .halt_check = BRANCH_HALT_VOTED,
  2682. .halt_bit = 14,
  2683. .clkr = {
  2684. .enable_reg = 0x3080,
  2685. .enable_mask = BIT(2),
  2686. .hw.init = &(struct clk_init_data){
  2687. .name = "adm0_clk",
  2688. .ops = &clk_branch_ops,
  2689. },
  2690. },
  2691. };
  2692. static struct clk_branch adm0_pbus_clk = {
  2693. .hwcg_reg = 0x2208,
  2694. .hwcg_bit = 6,
  2695. .halt_reg = 0x2fdc,
  2696. .halt_check = BRANCH_HALT_VOTED,
  2697. .halt_bit = 13,
  2698. .clkr = {
  2699. .enable_reg = 0x3080,
  2700. .enable_mask = BIT(3),
  2701. .hw.init = &(struct clk_init_data){
  2702. .name = "adm0_pbus_clk",
  2703. .ops = &clk_branch_ops,
  2704. },
  2705. },
  2706. };
  2707. static struct freq_tbl clk_tbl_ce3[] = {
  2708. { 48000000, P_PLL8, 8 },
  2709. { 100000000, P_PLL3, 12 },
  2710. { 120000000, P_PLL3, 10 },
  2711. { }
  2712. };
  2713. static struct clk_rcg ce3_src = {
  2714. .ns_reg = 0x36c0,
  2715. .p = {
  2716. .pre_div_shift = 3,
  2717. .pre_div_width = 4,
  2718. },
  2719. .s = {
  2720. .src_sel_shift = 0,
  2721. .parent_map = gcc_pxo_pll8_pll3_map,
  2722. },
  2723. .freq_tbl = clk_tbl_ce3,
  2724. .clkr = {
  2725. .enable_reg = 0x36c0,
  2726. .enable_mask = BIT(7),
  2727. .hw.init = &(struct clk_init_data){
  2728. .name = "ce3_src",
  2729. .parent_names = gcc_pxo_pll8_pll3,
  2730. .num_parents = 3,
  2731. .ops = &clk_rcg_ops,
  2732. .flags = CLK_SET_RATE_GATE,
  2733. },
  2734. },
  2735. };
  2736. static struct clk_branch ce3_core_clk = {
  2737. .halt_reg = 0x2fdc,
  2738. .halt_bit = 5,
  2739. .clkr = {
  2740. .enable_reg = 0x36cc,
  2741. .enable_mask = BIT(4),
  2742. .hw.init = &(struct clk_init_data){
  2743. .name = "ce3_core_clk",
  2744. .parent_names = (const char *[]){ "ce3_src" },
  2745. .num_parents = 1,
  2746. .ops = &clk_branch_ops,
  2747. .flags = CLK_SET_RATE_PARENT,
  2748. },
  2749. },
  2750. };
  2751. static struct clk_branch ce3_h_clk = {
  2752. .halt_reg = 0x2fc4,
  2753. .halt_bit = 16,
  2754. .clkr = {
  2755. .enable_reg = 0x36c4,
  2756. .enable_mask = BIT(4),
  2757. .hw.init = &(struct clk_init_data){
  2758. .name = "ce3_h_clk",
  2759. .parent_names = (const char *[]){ "ce3_src" },
  2760. .num_parents = 1,
  2761. .ops = &clk_branch_ops,
  2762. .flags = CLK_SET_RATE_PARENT,
  2763. },
  2764. },
  2765. };
  2766. static const struct freq_tbl clk_tbl_sata_ref[] = {
  2767. { 48000000, P_PLL8, 8, 0, 0 },
  2768. { 100000000, P_PLL3, 12, 0, 0 },
  2769. { }
  2770. };
  2771. static struct clk_rcg sata_clk_src = {
  2772. .ns_reg = 0x2c08,
  2773. .p = {
  2774. .pre_div_shift = 3,
  2775. .pre_div_width = 4,
  2776. },
  2777. .s = {
  2778. .src_sel_shift = 0,
  2779. .parent_map = gcc_pxo_pll8_pll3_map,
  2780. },
  2781. .freq_tbl = clk_tbl_sata_ref,
  2782. .clkr = {
  2783. .enable_reg = 0x2c08,
  2784. .enable_mask = BIT(7),
  2785. .hw.init = &(struct clk_init_data){
  2786. .name = "sata_clk_src",
  2787. .parent_names = gcc_pxo_pll8_pll3,
  2788. .num_parents = 3,
  2789. .ops = &clk_rcg_ops,
  2790. .flags = CLK_SET_RATE_GATE,
  2791. },
  2792. },
  2793. };
  2794. static struct clk_branch sata_rxoob_clk = {
  2795. .halt_reg = 0x2fdc,
  2796. .halt_bit = 26,
  2797. .clkr = {
  2798. .enable_reg = 0x2c0c,
  2799. .enable_mask = BIT(4),
  2800. .hw.init = &(struct clk_init_data){
  2801. .name = "sata_rxoob_clk",
  2802. .parent_names = (const char *[]){ "sata_clk_src" },
  2803. .num_parents = 1,
  2804. .ops = &clk_branch_ops,
  2805. .flags = CLK_SET_RATE_PARENT,
  2806. },
  2807. },
  2808. };
  2809. static struct clk_branch sata_pmalive_clk = {
  2810. .halt_reg = 0x2fdc,
  2811. .halt_bit = 25,
  2812. .clkr = {
  2813. .enable_reg = 0x2c10,
  2814. .enable_mask = BIT(4),
  2815. .hw.init = &(struct clk_init_data){
  2816. .name = "sata_pmalive_clk",
  2817. .parent_names = (const char *[]){ "sata_clk_src" },
  2818. .num_parents = 1,
  2819. .ops = &clk_branch_ops,
  2820. .flags = CLK_SET_RATE_PARENT,
  2821. },
  2822. },
  2823. };
  2824. static struct clk_branch sata_phy_ref_clk = {
  2825. .halt_reg = 0x2fdc,
  2826. .halt_bit = 24,
  2827. .clkr = {
  2828. .enable_reg = 0x2c14,
  2829. .enable_mask = BIT(4),
  2830. .hw.init = &(struct clk_init_data){
  2831. .name = "sata_phy_ref_clk",
  2832. .parent_names = (const char *[]){ "pxo" },
  2833. .num_parents = 1,
  2834. .ops = &clk_branch_ops,
  2835. },
  2836. },
  2837. };
  2838. static struct clk_branch sata_a_clk = {
  2839. .halt_reg = 0x2fc0,
  2840. .halt_bit = 12,
  2841. .clkr = {
  2842. .enable_reg = 0x2c20,
  2843. .enable_mask = BIT(4),
  2844. .hw.init = &(struct clk_init_data){
  2845. .name = "sata_a_clk",
  2846. .ops = &clk_branch_ops,
  2847. },
  2848. },
  2849. };
  2850. static struct clk_branch sata_h_clk = {
  2851. .halt_reg = 0x2fdc,
  2852. .halt_bit = 27,
  2853. .clkr = {
  2854. .enable_reg = 0x2c00,
  2855. .enable_mask = BIT(4),
  2856. .hw.init = &(struct clk_init_data){
  2857. .name = "sata_h_clk",
  2858. .ops = &clk_branch_ops,
  2859. },
  2860. },
  2861. };
  2862. static struct clk_branch sfab_sata_s_h_clk = {
  2863. .halt_reg = 0x2fc4,
  2864. .halt_bit = 14,
  2865. .clkr = {
  2866. .enable_reg = 0x2480,
  2867. .enable_mask = BIT(4),
  2868. .hw.init = &(struct clk_init_data){
  2869. .name = "sfab_sata_s_h_clk",
  2870. .ops = &clk_branch_ops,
  2871. },
  2872. },
  2873. };
  2874. static struct clk_branch sata_phy_cfg_clk = {
  2875. .halt_reg = 0x2fcc,
  2876. .halt_bit = 12,
  2877. .clkr = {
  2878. .enable_reg = 0x2c40,
  2879. .enable_mask = BIT(4),
  2880. .hw.init = &(struct clk_init_data){
  2881. .name = "sata_phy_cfg_clk",
  2882. .ops = &clk_branch_ops,
  2883. },
  2884. },
  2885. };
  2886. static struct clk_branch pcie_phy_ref_clk = {
  2887. .halt_reg = 0x2fdc,
  2888. .halt_bit = 29,
  2889. .clkr = {
  2890. .enable_reg = 0x22d0,
  2891. .enable_mask = BIT(4),
  2892. .hw.init = &(struct clk_init_data){
  2893. .name = "pcie_phy_ref_clk",
  2894. .ops = &clk_branch_ops,
  2895. },
  2896. },
  2897. };
  2898. static struct clk_branch pcie_h_clk = {
  2899. .halt_reg = 0x2fd4,
  2900. .halt_bit = 8,
  2901. .clkr = {
  2902. .enable_reg = 0x22cc,
  2903. .enable_mask = BIT(4),
  2904. .hw.init = &(struct clk_init_data){
  2905. .name = "pcie_h_clk",
  2906. .ops = &clk_branch_ops,
  2907. },
  2908. },
  2909. };
  2910. static struct clk_branch pcie_a_clk = {
  2911. .halt_reg = 0x2fc0,
  2912. .halt_bit = 13,
  2913. .clkr = {
  2914. .enable_reg = 0x22c0,
  2915. .enable_mask = BIT(4),
  2916. .hw.init = &(struct clk_init_data){
  2917. .name = "pcie_a_clk",
  2918. .ops = &clk_branch_ops,
  2919. },
  2920. },
  2921. };
  2922. static struct clk_branch pmic_arb0_h_clk = {
  2923. .halt_reg = 0x2fd8,
  2924. .halt_check = BRANCH_HALT_VOTED,
  2925. .halt_bit = 22,
  2926. .clkr = {
  2927. .enable_reg = 0x3080,
  2928. .enable_mask = BIT(8),
  2929. .hw.init = &(struct clk_init_data){
  2930. .name = "pmic_arb0_h_clk",
  2931. .ops = &clk_branch_ops,
  2932. },
  2933. },
  2934. };
  2935. static struct clk_branch pmic_arb1_h_clk = {
  2936. .halt_reg = 0x2fd8,
  2937. .halt_check = BRANCH_HALT_VOTED,
  2938. .halt_bit = 21,
  2939. .clkr = {
  2940. .enable_reg = 0x3080,
  2941. .enable_mask = BIT(9),
  2942. .hw.init = &(struct clk_init_data){
  2943. .name = "pmic_arb1_h_clk",
  2944. .ops = &clk_branch_ops,
  2945. },
  2946. },
  2947. };
  2948. static struct clk_branch pmic_ssbi2_clk = {
  2949. .halt_reg = 0x2fd8,
  2950. .halt_check = BRANCH_HALT_VOTED,
  2951. .halt_bit = 23,
  2952. .clkr = {
  2953. .enable_reg = 0x3080,
  2954. .enable_mask = BIT(7),
  2955. .hw.init = &(struct clk_init_data){
  2956. .name = "pmic_ssbi2_clk",
  2957. .ops = &clk_branch_ops,
  2958. },
  2959. },
  2960. };
  2961. static struct clk_branch rpm_msg_ram_h_clk = {
  2962. .hwcg_reg = 0x27e0,
  2963. .hwcg_bit = 6,
  2964. .halt_reg = 0x2fd8,
  2965. .halt_check = BRANCH_HALT_VOTED,
  2966. .halt_bit = 12,
  2967. .clkr = {
  2968. .enable_reg = 0x3080,
  2969. .enable_mask = BIT(6),
  2970. .hw.init = &(struct clk_init_data){
  2971. .name = "rpm_msg_ram_h_clk",
  2972. .ops = &clk_branch_ops,
  2973. },
  2974. },
  2975. };
  2976. static struct clk_regmap *gcc_msm8960_clks[] = {
  2977. [PLL3] = &pll3.clkr,
  2978. [PLL4_VOTE] = &pll4_vote,
  2979. [PLL8] = &pll8.clkr,
  2980. [PLL8_VOTE] = &pll8_vote,
  2981. [PLL14] = &pll14.clkr,
  2982. [PLL14_VOTE] = &pll14_vote,
  2983. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2984. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2985. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2986. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2987. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2988. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2989. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2990. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2991. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2992. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2993. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2994. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2995. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2996. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2997. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2998. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2999. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  3000. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  3001. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  3002. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  3003. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  3004. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  3005. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  3006. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  3007. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3008. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3009. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3010. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3011. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3012. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3013. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3014. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3015. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3016. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3017. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3018. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3019. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3020. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3021. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  3022. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  3023. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  3024. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  3025. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  3026. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  3027. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  3028. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  3029. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  3030. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  3031. [GP0_SRC] = &gp0_src.clkr,
  3032. [GP0_CLK] = &gp0_clk.clkr,
  3033. [GP1_SRC] = &gp1_src.clkr,
  3034. [GP1_CLK] = &gp1_clk.clkr,
  3035. [GP2_SRC] = &gp2_src.clkr,
  3036. [GP2_CLK] = &gp2_clk.clkr,
  3037. [PMEM_A_CLK] = &pmem_clk.clkr,
  3038. [PRNG_SRC] = &prng_src.clkr,
  3039. [PRNG_CLK] = &prng_clk.clkr,
  3040. [SDC1_SRC] = &sdc1_src.clkr,
  3041. [SDC1_CLK] = &sdc1_clk.clkr,
  3042. [SDC2_SRC] = &sdc2_src.clkr,
  3043. [SDC2_CLK] = &sdc2_clk.clkr,
  3044. [SDC3_SRC] = &sdc3_src.clkr,
  3045. [SDC3_CLK] = &sdc3_clk.clkr,
  3046. [SDC4_SRC] = &sdc4_src.clkr,
  3047. [SDC4_CLK] = &sdc4_clk.clkr,
  3048. [SDC5_SRC] = &sdc5_src.clkr,
  3049. [SDC5_CLK] = &sdc5_clk.clkr,
  3050. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3051. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3052. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3053. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3054. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3055. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3056. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3057. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3058. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3059. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3060. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3061. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3062. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  3063. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  3064. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  3065. [CE1_CORE_CLK] = &ce1_core_clk.clkr,
  3066. [CE1_H_CLK] = &ce1_h_clk.clkr,
  3067. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3068. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3069. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3070. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3071. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3072. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3073. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3074. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3075. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  3076. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  3077. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  3078. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  3079. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  3080. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3081. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3082. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  3083. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3084. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3085. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3086. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3087. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3088. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3089. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  3090. [ADM0_CLK] = &adm0_clk.clkr,
  3091. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3092. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3093. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3094. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3095. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3096. [PLL9] = &hfpll0.clkr,
  3097. [PLL10] = &hfpll1.clkr,
  3098. [PLL12] = &hfpll_l2.clkr,
  3099. };
  3100. static const struct qcom_reset_map gcc_msm8960_resets[] = {
  3101. [SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 },
  3102. [SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 },
  3103. [QDSS_STM_RESET] = { 0x2060, 6 },
  3104. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3105. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3106. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3107. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3108. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3109. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3110. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3111. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3112. [ADM0_C2_RESET] = { 0x220c, 4},
  3113. [ADM0_C1_RESET] = { 0x220c, 3},
  3114. [ADM0_C0_RESET] = { 0x220c, 2},
  3115. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3116. [ADM0_RESET] = { 0x220c },
  3117. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3118. [QDSS_POR_RESET] = { 0x2260, 4 },
  3119. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3120. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3121. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3122. [QDSS_DBG_RESET] = { 0x2260 },
  3123. [PCIE_A_RESET] = { 0x22c0, 7 },
  3124. [PCIE_AUX_RESET] = { 0x22c8, 7 },
  3125. [PCIE_H_RESET] = { 0x22d0, 7 },
  3126. [SFAB_PCIE_M_RESET] = { 0x22d4, 1 },
  3127. [SFAB_PCIE_S_RESET] = { 0x22d4 },
  3128. [SFAB_MSS_M_RESET] = { 0x2340, 7 },
  3129. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3130. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3131. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3132. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3133. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3134. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3135. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3136. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3137. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3138. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3139. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3140. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3141. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3142. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3143. [PPSS_RESET] = { 0x2594},
  3144. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3145. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3146. [SLIMBUS_H_RESET] = { 0x2620, 7 },
  3147. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3148. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3149. [TSIF_H_RESET] = { 0x2700, 7 },
  3150. [CE1_H_RESET] = { 0x2720, 7 },
  3151. [CE1_CORE_RESET] = { 0x2724, 7 },
  3152. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3153. [CE2_H_RESET] = { 0x2740, 7 },
  3154. [CE2_CORE_RESET] = { 0x2744, 7 },
  3155. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3156. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3157. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3158. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3159. [SDC1_RESET] = { 0x2830 },
  3160. [SDC2_RESET] = { 0x2850 },
  3161. [SDC3_RESET] = { 0x2870 },
  3162. [SDC4_RESET] = { 0x2890 },
  3163. [SDC5_RESET] = { 0x28b0 },
  3164. [DFAB_A2_RESET] = { 0x28c0, 7 },
  3165. [USB_HS1_RESET] = { 0x2910 },
  3166. [USB_HSIC_RESET] = { 0x2934 },
  3167. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3168. [USB_FS1_RESET] = { 0x2974 },
  3169. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  3170. [USB_FS2_RESET] = { 0x2994 },
  3171. [GSBI1_RESET] = { 0x29dc },
  3172. [GSBI2_RESET] = { 0x29fc },
  3173. [GSBI3_RESET] = { 0x2a1c },
  3174. [GSBI4_RESET] = { 0x2a3c },
  3175. [GSBI5_RESET] = { 0x2a5c },
  3176. [GSBI6_RESET] = { 0x2a7c },
  3177. [GSBI7_RESET] = { 0x2a9c },
  3178. [GSBI8_RESET] = { 0x2abc },
  3179. [GSBI9_RESET] = { 0x2adc },
  3180. [GSBI10_RESET] = { 0x2afc },
  3181. [GSBI11_RESET] = { 0x2b1c },
  3182. [GSBI12_RESET] = { 0x2b3c },
  3183. [SPDM_RESET] = { 0x2b6c },
  3184. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3185. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  3186. [MSS_SLP_RESET] = { 0x2c60, 7 },
  3187. [MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 },
  3188. [MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 },
  3189. [MSS_RESET] = { 0x2c64 },
  3190. [SATA_H_RESET] = { 0x2c80, 7 },
  3191. [SATA_RXOOB_RESE] = { 0x2c8c, 7 },
  3192. [SATA_PMALIVE_RESET] = { 0x2c90, 7 },
  3193. [SATA_SFAB_M_RESET] = { 0x2c98, 7 },
  3194. [TSSC_RESET] = { 0x2ca0, 7 },
  3195. [PDM_RESET] = { 0x2cc0, 12 },
  3196. [MPM_H_RESET] = { 0x2da0, 7 },
  3197. [MPM_RESET] = { 0x2da4 },
  3198. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3199. [PRNG_RESET] = { 0x2e80, 12 },
  3200. [RIVA_RESET] = { 0x35e0 },
  3201. };
  3202. static struct clk_regmap *gcc_apq8064_clks[] = {
  3203. [PLL3] = &pll3.clkr,
  3204. [PLL4_VOTE] = &pll4_vote,
  3205. [PLL8] = &pll8.clkr,
  3206. [PLL8_VOTE] = &pll8_vote,
  3207. [PLL14] = &pll14.clkr,
  3208. [PLL14_VOTE] = &pll14_vote,
  3209. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  3210. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  3211. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  3212. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  3213. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  3214. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  3215. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  3216. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  3217. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  3218. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  3219. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  3220. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  3221. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  3222. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  3223. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3224. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3225. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3226. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3227. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3228. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3229. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3230. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3231. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3232. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3233. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3234. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3235. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3236. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3237. [GP0_SRC] = &gp0_src.clkr,
  3238. [GP0_CLK] = &gp0_clk.clkr,
  3239. [GP1_SRC] = &gp1_src.clkr,
  3240. [GP1_CLK] = &gp1_clk.clkr,
  3241. [GP2_SRC] = &gp2_src.clkr,
  3242. [GP2_CLK] = &gp2_clk.clkr,
  3243. [PMEM_A_CLK] = &pmem_clk.clkr,
  3244. [PRNG_SRC] = &prng_src.clkr,
  3245. [PRNG_CLK] = &prng_clk.clkr,
  3246. [SDC1_SRC] = &sdc1_src.clkr,
  3247. [SDC1_CLK] = &sdc1_clk.clkr,
  3248. [SDC2_SRC] = &sdc2_src.clkr,
  3249. [SDC2_CLK] = &sdc2_clk.clkr,
  3250. [SDC3_SRC] = &sdc3_src.clkr,
  3251. [SDC3_CLK] = &sdc3_clk.clkr,
  3252. [SDC4_SRC] = &sdc4_src.clkr,
  3253. [SDC4_CLK] = &sdc4_clk.clkr,
  3254. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3255. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3256. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3257. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3258. [USB_HS3_XCVR_SRC] = &usb_hs3_xcvr_src.clkr,
  3259. [USB_HS3_XCVR_CLK] = &usb_hs3_xcvr_clk.clkr,
  3260. [USB_HS4_XCVR_SRC] = &usb_hs4_xcvr_src.clkr,
  3261. [USB_HS4_XCVR_CLK] = &usb_hs4_xcvr_clk.clkr,
  3262. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3263. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3264. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3265. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3266. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3267. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3268. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3269. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3270. [SATA_H_CLK] = &sata_h_clk.clkr,
  3271. [SATA_CLK_SRC] = &sata_clk_src.clkr,
  3272. [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
  3273. [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
  3274. [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
  3275. [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
  3276. [SATA_A_CLK] = &sata_a_clk.clkr,
  3277. [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
  3278. [CE3_SRC] = &ce3_src.clkr,
  3279. [CE3_CORE_CLK] = &ce3_core_clk.clkr,
  3280. [CE3_H_CLK] = &ce3_h_clk.clkr,
  3281. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3282. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3283. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3284. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3285. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3286. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3287. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3288. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3289. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3290. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3291. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3292. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3293. [USB_HS3_H_CLK] = &usb_hs3_h_clk.clkr,
  3294. [USB_HS4_H_CLK] = &usb_hs4_h_clk.clkr,
  3295. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3296. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3297. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3298. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3299. [ADM0_CLK] = &adm0_clk.clkr,
  3300. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3301. [PCIE_A_CLK] = &pcie_a_clk.clkr,
  3302. [PCIE_PHY_REF_CLK] = &pcie_phy_ref_clk.clkr,
  3303. [PCIE_H_CLK] = &pcie_h_clk.clkr,
  3304. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3305. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3306. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3307. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3308. [PLL9] = &hfpll0.clkr,
  3309. [PLL10] = &hfpll1.clkr,
  3310. [PLL12] = &hfpll_l2.clkr,
  3311. [PLL16] = &hfpll2.clkr,
  3312. [PLL17] = &hfpll3.clkr,
  3313. };
  3314. static const struct qcom_reset_map gcc_apq8064_resets[] = {
  3315. [QDSS_STM_RESET] = { 0x2060, 6 },
  3316. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3317. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3318. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3319. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3320. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3321. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3322. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3323. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3324. [ADM0_C2_RESET] = { 0x220c, 4},
  3325. [ADM0_C1_RESET] = { 0x220c, 3},
  3326. [ADM0_C0_RESET] = { 0x220c, 2},
  3327. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3328. [ADM0_RESET] = { 0x220c },
  3329. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3330. [QDSS_POR_RESET] = { 0x2260, 4 },
  3331. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3332. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3333. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3334. [QDSS_DBG_RESET] = { 0x2260 },
  3335. [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
  3336. [SFAB_PCIE_S_RESET] = { 0x22d8 },
  3337. [PCIE_EXT_PCI_RESET] = { 0x22dc, 6 },
  3338. [PCIE_PHY_RESET] = { 0x22dc, 5 },
  3339. [PCIE_PCI_RESET] = { 0x22dc, 4 },
  3340. [PCIE_POR_RESET] = { 0x22dc, 3 },
  3341. [PCIE_HCLK_RESET] = { 0x22dc, 2 },
  3342. [PCIE_ACLK_RESET] = { 0x22dc },
  3343. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3344. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3345. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3346. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3347. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3348. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3349. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3350. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3351. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3352. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3353. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3354. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3355. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3356. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3357. [PPSS_RESET] = { 0x2594},
  3358. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3359. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3360. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3361. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3362. [TSIF_H_RESET] = { 0x2700, 7 },
  3363. [CE1_H_RESET] = { 0x2720, 7 },
  3364. [CE1_CORE_RESET] = { 0x2724, 7 },
  3365. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3366. [CE2_H_RESET] = { 0x2740, 7 },
  3367. [CE2_CORE_RESET] = { 0x2744, 7 },
  3368. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3369. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3370. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3371. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3372. [SDC1_RESET] = { 0x2830 },
  3373. [SDC2_RESET] = { 0x2850 },
  3374. [SDC3_RESET] = { 0x2870 },
  3375. [SDC4_RESET] = { 0x2890 },
  3376. [USB_HS1_RESET] = { 0x2910 },
  3377. [USB_HSIC_RESET] = { 0x2934 },
  3378. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3379. [USB_FS1_RESET] = { 0x2974 },
  3380. [GSBI1_RESET] = { 0x29dc },
  3381. [GSBI2_RESET] = { 0x29fc },
  3382. [GSBI3_RESET] = { 0x2a1c },
  3383. [GSBI4_RESET] = { 0x2a3c },
  3384. [GSBI5_RESET] = { 0x2a5c },
  3385. [GSBI6_RESET] = { 0x2a7c },
  3386. [GSBI7_RESET] = { 0x2a9c },
  3387. [SPDM_RESET] = { 0x2b6c },
  3388. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3389. [SATA_SFAB_M_RESET] = { 0x2c18 },
  3390. [SATA_RESET] = { 0x2c1c },
  3391. [GSS_SLP_RESET] = { 0x2c60, 7 },
  3392. [GSS_RESET] = { 0x2c64 },
  3393. [TSSC_RESET] = { 0x2ca0, 7 },
  3394. [PDM_RESET] = { 0x2cc0, 12 },
  3395. [MPM_H_RESET] = { 0x2da0, 7 },
  3396. [MPM_RESET] = { 0x2da4 },
  3397. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3398. [PRNG_RESET] = { 0x2e80, 12 },
  3399. [RIVA_RESET] = { 0x35e0 },
  3400. [CE3_H_RESET] = { 0x36c4, 7 },
  3401. [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
  3402. [SFAB_CE3_S_RESET] = { 0x36c8 },
  3403. [CE3_RESET] = { 0x36cc, 7 },
  3404. [CE3_SLEEP_RESET] = { 0x36d0, 7 },
  3405. [USB_HS3_RESET] = { 0x3710 },
  3406. [USB_HS4_RESET] = { 0x3730 },
  3407. };
  3408. static const struct regmap_config gcc_msm8960_regmap_config = {
  3409. .reg_bits = 32,
  3410. .reg_stride = 4,
  3411. .val_bits = 32,
  3412. .max_register = 0x3660,
  3413. .fast_io = true,
  3414. };
  3415. static const struct regmap_config gcc_apq8064_regmap_config = {
  3416. .reg_bits = 32,
  3417. .reg_stride = 4,
  3418. .val_bits = 32,
  3419. .max_register = 0x3880,
  3420. .fast_io = true,
  3421. };
  3422. static const struct qcom_cc_desc gcc_msm8960_desc = {
  3423. .config = &gcc_msm8960_regmap_config,
  3424. .clks = gcc_msm8960_clks,
  3425. .num_clks = ARRAY_SIZE(gcc_msm8960_clks),
  3426. .resets = gcc_msm8960_resets,
  3427. .num_resets = ARRAY_SIZE(gcc_msm8960_resets),
  3428. };
  3429. static const struct qcom_cc_desc gcc_apq8064_desc = {
  3430. .config = &gcc_apq8064_regmap_config,
  3431. .clks = gcc_apq8064_clks,
  3432. .num_clks = ARRAY_SIZE(gcc_apq8064_clks),
  3433. .resets = gcc_apq8064_resets,
  3434. .num_resets = ARRAY_SIZE(gcc_apq8064_resets),
  3435. };
  3436. static const struct of_device_id gcc_msm8960_match_table[] = {
  3437. { .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc },
  3438. { .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc },
  3439. { }
  3440. };
  3441. MODULE_DEVICE_TABLE(of, gcc_msm8960_match_table);
  3442. static int gcc_msm8960_probe(struct platform_device *pdev)
  3443. {
  3444. struct device *dev = &pdev->dev;
  3445. const struct of_device_id *match;
  3446. struct platform_device *tsens;
  3447. int ret;
  3448. match = of_match_device(gcc_msm8960_match_table, &pdev->dev);
  3449. if (!match)
  3450. return -EINVAL;
  3451. ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 19200000);
  3452. if (ret)
  3453. return ret;
  3454. ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 27000000);
  3455. if (ret)
  3456. return ret;
  3457. ret = qcom_cc_probe(pdev, match->data);
  3458. if (ret)
  3459. return ret;
  3460. if (match->data == &gcc_apq8064_desc) {
  3461. hfpll1.d = &hfpll1_8064_data;
  3462. hfpll_l2.d = &hfpll_l2_8064_data;
  3463. }
  3464. tsens = platform_device_register_data(&pdev->dev, "qcom-tsens", -1,
  3465. NULL, 0);
  3466. if (IS_ERR(tsens))
  3467. return PTR_ERR(tsens);
  3468. platform_set_drvdata(pdev, tsens);
  3469. return 0;
  3470. }
  3471. static int gcc_msm8960_remove(struct platform_device *pdev)
  3472. {
  3473. struct platform_device *tsens = platform_get_drvdata(pdev);
  3474. platform_device_unregister(tsens);
  3475. return 0;
  3476. }
  3477. static struct platform_driver gcc_msm8960_driver = {
  3478. .probe = gcc_msm8960_probe,
  3479. .remove = gcc_msm8960_remove,
  3480. .driver = {
  3481. .name = "gcc-msm8960",
  3482. .of_match_table = gcc_msm8960_match_table,
  3483. },
  3484. };
  3485. static int __init gcc_msm8960_init(void)
  3486. {
  3487. return platform_driver_register(&gcc_msm8960_driver);
  3488. }
  3489. core_initcall(gcc_msm8960_init);
  3490. static void __exit gcc_msm8960_exit(void)
  3491. {
  3492. platform_driver_unregister(&gcc_msm8960_driver);
  3493. }
  3494. module_exit(gcc_msm8960_exit);
  3495. MODULE_DESCRIPTION("QCOM GCC MSM8960 Driver");
  3496. MODULE_LICENSE("GPL v2");
  3497. MODULE_ALIAS("platform:gcc-msm8960");