gcc-msm8916.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421
  1. /*
  2. * Copyright 2015 Linaro Limited
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8916.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8916.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #include "gdsc.h"
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL0_AUX,
  36. P_BIMC,
  37. P_GPLL1,
  38. P_GPLL1_AUX,
  39. P_GPLL2,
  40. P_GPLL2_AUX,
  41. P_SLEEP_CLK,
  42. P_DSI0_PHYPLL_BYTE,
  43. P_DSI0_PHYPLL_DSI,
  44. P_EXT_PRI_I2S,
  45. P_EXT_SEC_I2S,
  46. P_EXT_MCLK,
  47. };
  48. static const struct parent_map gcc_xo_gpll0_map[] = {
  49. { P_XO, 0 },
  50. { P_GPLL0, 1 },
  51. };
  52. static const char * const gcc_xo_gpll0[] = {
  53. "xo",
  54. "gpll0_vote",
  55. };
  56. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  57. { P_XO, 0 },
  58. { P_GPLL0, 1 },
  59. { P_BIMC, 2 },
  60. };
  61. static const char * const gcc_xo_gpll0_bimc[] = {
  62. "xo",
  63. "gpll0_vote",
  64. "bimc_pll_vote",
  65. };
  66. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
  67. { P_XO, 0 },
  68. { P_GPLL0_AUX, 3 },
  69. { P_GPLL1, 1 },
  70. { P_GPLL2_AUX, 2 },
  71. };
  72. static const char * const gcc_xo_gpll0a_gpll1_gpll2a[] = {
  73. "xo",
  74. "gpll0_vote",
  75. "gpll1_vote",
  76. "gpll2_vote",
  77. };
  78. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  79. { P_XO, 0 },
  80. { P_GPLL0, 1 },
  81. { P_GPLL2, 2 },
  82. };
  83. static const char * const gcc_xo_gpll0_gpll2[] = {
  84. "xo",
  85. "gpll0_vote",
  86. "gpll2_vote",
  87. };
  88. static const struct parent_map gcc_xo_gpll0a_map[] = {
  89. { P_XO, 0 },
  90. { P_GPLL0_AUX, 2 },
  91. };
  92. static const char * const gcc_xo_gpll0a[] = {
  93. "xo",
  94. "gpll0_vote",
  95. };
  96. static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
  97. { P_XO, 0 },
  98. { P_GPLL0, 1 },
  99. { P_GPLL1_AUX, 2 },
  100. { P_SLEEP_CLK, 6 },
  101. };
  102. static const char * const gcc_xo_gpll0_gpll1a_sleep[] = {
  103. "xo",
  104. "gpll0_vote",
  105. "gpll1_vote",
  106. "sleep_clk",
  107. };
  108. static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
  109. { P_XO, 0 },
  110. { P_GPLL0, 1 },
  111. { P_GPLL1_AUX, 2 },
  112. };
  113. static const char * const gcc_xo_gpll0_gpll1a[] = {
  114. "xo",
  115. "gpll0_vote",
  116. "gpll1_vote",
  117. };
  118. static const struct parent_map gcc_xo_dsibyte_map[] = {
  119. { P_XO, 0, },
  120. { P_DSI0_PHYPLL_BYTE, 2 },
  121. };
  122. static const char * const gcc_xo_dsibyte[] = {
  123. "xo",
  124. "dsi0pllbyte",
  125. };
  126. static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
  127. { P_XO, 0 },
  128. { P_GPLL0_AUX, 2 },
  129. { P_DSI0_PHYPLL_BYTE, 1 },
  130. };
  131. static const char * const gcc_xo_gpll0a_dsibyte[] = {
  132. "xo",
  133. "gpll0_vote",
  134. "dsi0pllbyte",
  135. };
  136. static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
  137. { P_XO, 0 },
  138. { P_GPLL0, 1 },
  139. { P_DSI0_PHYPLL_DSI, 2 },
  140. };
  141. static const char * const gcc_xo_gpll0_dsiphy[] = {
  142. "xo",
  143. "gpll0_vote",
  144. "dsi0pll",
  145. };
  146. static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
  147. { P_XO, 0 },
  148. { P_GPLL0_AUX, 2 },
  149. { P_DSI0_PHYPLL_DSI, 1 },
  150. };
  151. static const char * const gcc_xo_gpll0a_dsiphy[] = {
  152. "xo",
  153. "gpll0_vote",
  154. "dsi0pll",
  155. };
  156. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
  157. { P_XO, 0 },
  158. { P_GPLL0_AUX, 1 },
  159. { P_GPLL1, 3 },
  160. { P_GPLL2, 2 },
  161. };
  162. static const char * const gcc_xo_gpll0a_gpll1_gpll2[] = {
  163. "xo",
  164. "gpll0_vote",
  165. "gpll1_vote",
  166. "gpll2_vote",
  167. };
  168. static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
  169. { P_XO, 0 },
  170. { P_GPLL0, 1 },
  171. { P_GPLL1, 2 },
  172. { P_SLEEP_CLK, 6 }
  173. };
  174. static const char * const gcc_xo_gpll0_gpll1_sleep[] = {
  175. "xo",
  176. "gpll0_vote",
  177. "gpll1_vote",
  178. "sleep_clk",
  179. };
  180. static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
  181. { P_XO, 0 },
  182. { P_GPLL1, 1 },
  183. { P_EXT_PRI_I2S, 2 },
  184. { P_EXT_MCLK, 3 },
  185. { P_SLEEP_CLK, 6 }
  186. };
  187. static const char * const gcc_xo_gpll1_epi2s_emclk_sleep[] = {
  188. "xo",
  189. "gpll1_vote",
  190. "ext_pri_i2s",
  191. "ext_mclk",
  192. "sleep_clk",
  193. };
  194. static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
  195. { P_XO, 0 },
  196. { P_GPLL1, 1 },
  197. { P_EXT_SEC_I2S, 2 },
  198. { P_EXT_MCLK, 3 },
  199. { P_SLEEP_CLK, 6 }
  200. };
  201. static const char * const gcc_xo_gpll1_esi2s_emclk_sleep[] = {
  202. "xo",
  203. "gpll1_vote",
  204. "ext_sec_i2s",
  205. "ext_mclk",
  206. "sleep_clk",
  207. };
  208. static const struct parent_map gcc_xo_sleep_map[] = {
  209. { P_XO, 0 },
  210. { P_SLEEP_CLK, 6 }
  211. };
  212. static const char * const gcc_xo_sleep[] = {
  213. "xo",
  214. "sleep_clk",
  215. };
  216. static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
  217. { P_XO, 0 },
  218. { P_GPLL1, 1 },
  219. { P_EXT_MCLK, 2 },
  220. { P_SLEEP_CLK, 6 }
  221. };
  222. static const char * const gcc_xo_gpll1_emclk_sleep[] = {
  223. "xo",
  224. "gpll1_vote",
  225. "ext_mclk",
  226. "sleep_clk",
  227. };
  228. static struct clk_pll gpll0 = {
  229. .l_reg = 0x21004,
  230. .m_reg = 0x21008,
  231. .n_reg = 0x2100c,
  232. .config_reg = 0x21014,
  233. .mode_reg = 0x21000,
  234. .status_reg = 0x2101c,
  235. .status_bit = 17,
  236. .clkr.hw.init = &(struct clk_init_data){
  237. .name = "gpll0",
  238. .parent_names = (const char *[]){ "xo" },
  239. .num_parents = 1,
  240. .ops = &clk_pll_ops,
  241. },
  242. };
  243. static struct clk_regmap gpll0_vote = {
  244. .enable_reg = 0x45000,
  245. .enable_mask = BIT(0),
  246. .hw.init = &(struct clk_init_data){
  247. .name = "gpll0_vote",
  248. .parent_names = (const char *[]){ "gpll0" },
  249. .num_parents = 1,
  250. .ops = &clk_pll_vote_ops,
  251. },
  252. };
  253. static struct clk_pll gpll1 = {
  254. .l_reg = 0x20004,
  255. .m_reg = 0x20008,
  256. .n_reg = 0x2000c,
  257. .config_reg = 0x20014,
  258. .mode_reg = 0x20000,
  259. .status_reg = 0x2001c,
  260. .status_bit = 17,
  261. .clkr.hw.init = &(struct clk_init_data){
  262. .name = "gpll1",
  263. .parent_names = (const char *[]){ "xo" },
  264. .num_parents = 1,
  265. .ops = &clk_pll_ops,
  266. },
  267. };
  268. static struct clk_regmap gpll1_vote = {
  269. .enable_reg = 0x45000,
  270. .enable_mask = BIT(1),
  271. .hw.init = &(struct clk_init_data){
  272. .name = "gpll1_vote",
  273. .parent_names = (const char *[]){ "gpll1" },
  274. .num_parents = 1,
  275. .ops = &clk_pll_vote_ops,
  276. },
  277. };
  278. static struct clk_pll gpll2 = {
  279. .l_reg = 0x4a004,
  280. .m_reg = 0x4a008,
  281. .n_reg = 0x4a00c,
  282. .config_reg = 0x4a014,
  283. .mode_reg = 0x4a000,
  284. .status_reg = 0x4a01c,
  285. .status_bit = 17,
  286. .clkr.hw.init = &(struct clk_init_data){
  287. .name = "gpll2",
  288. .parent_names = (const char *[]){ "xo" },
  289. .num_parents = 1,
  290. .ops = &clk_pll_ops,
  291. },
  292. };
  293. static struct clk_regmap gpll2_vote = {
  294. .enable_reg = 0x45000,
  295. .enable_mask = BIT(2),
  296. .hw.init = &(struct clk_init_data){
  297. .name = "gpll2_vote",
  298. .parent_names = (const char *[]){ "gpll2" },
  299. .num_parents = 1,
  300. .ops = &clk_pll_vote_ops,
  301. },
  302. };
  303. static struct clk_pll bimc_pll = {
  304. .l_reg = 0x23004,
  305. .m_reg = 0x23008,
  306. .n_reg = 0x2300c,
  307. .config_reg = 0x23014,
  308. .mode_reg = 0x23000,
  309. .status_reg = 0x2301c,
  310. .status_bit = 17,
  311. .clkr.hw.init = &(struct clk_init_data){
  312. .name = "bimc_pll",
  313. .parent_names = (const char *[]){ "xo" },
  314. .num_parents = 1,
  315. .ops = &clk_pll_ops,
  316. },
  317. };
  318. static struct clk_regmap bimc_pll_vote = {
  319. .enable_reg = 0x45000,
  320. .enable_mask = BIT(3),
  321. .hw.init = &(struct clk_init_data){
  322. .name = "bimc_pll_vote",
  323. .parent_names = (const char *[]){ "bimc_pll" },
  324. .num_parents = 1,
  325. .ops = &clk_pll_vote_ops,
  326. },
  327. };
  328. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  329. .cmd_rcgr = 0x27000,
  330. .hid_width = 5,
  331. .parent_map = gcc_xo_gpll0_bimc_map,
  332. .clkr.hw.init = &(struct clk_init_data){
  333. .name = "pcnoc_bfdcd_clk_src",
  334. .parent_names = gcc_xo_gpll0_bimc,
  335. .num_parents = 3,
  336. .ops = &clk_rcg2_ops,
  337. },
  338. };
  339. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  340. .cmd_rcgr = 0x26004,
  341. .hid_width = 5,
  342. .parent_map = gcc_xo_gpll0_bimc_map,
  343. .clkr.hw.init = &(struct clk_init_data){
  344. .name = "system_noc_bfdcd_clk_src",
  345. .parent_names = gcc_xo_gpll0_bimc,
  346. .num_parents = 3,
  347. .ops = &clk_rcg2_ops,
  348. },
  349. };
  350. static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
  351. F(40000000, P_GPLL0, 10, 1, 2),
  352. F(80000000, P_GPLL0, 10, 0, 0),
  353. { }
  354. };
  355. static struct clk_rcg2 camss_ahb_clk_src = {
  356. .cmd_rcgr = 0x5a000,
  357. .mnd_width = 8,
  358. .hid_width = 5,
  359. .parent_map = gcc_xo_gpll0_map,
  360. .freq_tbl = ftbl_gcc_camss_ahb_clk,
  361. .clkr.hw.init = &(struct clk_init_data){
  362. .name = "camss_ahb_clk_src",
  363. .parent_names = gcc_xo_gpll0,
  364. .num_parents = 2,
  365. .ops = &clk_rcg2_ops,
  366. },
  367. };
  368. static const struct freq_tbl ftbl_apss_ahb_clk[] = {
  369. F(19200000, P_XO, 1, 0, 0),
  370. F(50000000, P_GPLL0, 16, 0, 0),
  371. F(100000000, P_GPLL0, 8, 0, 0),
  372. F(133330000, P_GPLL0, 6, 0, 0),
  373. { }
  374. };
  375. static struct clk_rcg2 apss_ahb_clk_src = {
  376. .cmd_rcgr = 0x46000,
  377. .hid_width = 5,
  378. .parent_map = gcc_xo_gpll0_map,
  379. .freq_tbl = ftbl_apss_ahb_clk,
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "apss_ahb_clk_src",
  382. .parent_names = gcc_xo_gpll0,
  383. .num_parents = 2,
  384. .ops = &clk_rcg2_ops,
  385. },
  386. };
  387. static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
  388. F(100000000, P_GPLL0, 8, 0, 0),
  389. F(200000000, P_GPLL0, 4, 0, 0),
  390. { }
  391. };
  392. static struct clk_rcg2 csi0_clk_src = {
  393. .cmd_rcgr = 0x4e020,
  394. .hid_width = 5,
  395. .parent_map = gcc_xo_gpll0_map,
  396. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  397. .clkr.hw.init = &(struct clk_init_data){
  398. .name = "csi0_clk_src",
  399. .parent_names = gcc_xo_gpll0,
  400. .num_parents = 2,
  401. .ops = &clk_rcg2_ops,
  402. },
  403. };
  404. static struct clk_rcg2 csi1_clk_src = {
  405. .cmd_rcgr = 0x4f020,
  406. .hid_width = 5,
  407. .parent_map = gcc_xo_gpll0_map,
  408. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  409. .clkr.hw.init = &(struct clk_init_data){
  410. .name = "csi1_clk_src",
  411. .parent_names = gcc_xo_gpll0,
  412. .num_parents = 2,
  413. .ops = &clk_rcg2_ops,
  414. },
  415. };
  416. static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
  417. F(19200000, P_XO, 1, 0, 0),
  418. F(50000000, P_GPLL0_AUX, 16, 0, 0),
  419. F(80000000, P_GPLL0_AUX, 10, 0, 0),
  420. F(100000000, P_GPLL0_AUX, 8, 0, 0),
  421. F(160000000, P_GPLL0_AUX, 5, 0, 0),
  422. F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
  423. F(200000000, P_GPLL0_AUX, 4, 0, 0),
  424. F(266670000, P_GPLL0_AUX, 3, 0, 0),
  425. F(294912000, P_GPLL1, 3, 0, 0),
  426. F(310000000, P_GPLL2, 3, 0, 0),
  427. F(400000000, P_GPLL0_AUX, 2, 0, 0),
  428. { }
  429. };
  430. static struct clk_rcg2 gfx3d_clk_src = {
  431. .cmd_rcgr = 0x59000,
  432. .hid_width = 5,
  433. .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
  434. .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
  435. .clkr.hw.init = &(struct clk_init_data){
  436. .name = "gfx3d_clk_src",
  437. .parent_names = gcc_xo_gpll0a_gpll1_gpll2a,
  438. .num_parents = 4,
  439. .ops = &clk_rcg2_ops,
  440. },
  441. };
  442. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  443. F(50000000, P_GPLL0, 16, 0, 0),
  444. F(80000000, P_GPLL0, 10, 0, 0),
  445. F(100000000, P_GPLL0, 8, 0, 0),
  446. F(160000000, P_GPLL0, 5, 0, 0),
  447. F(177780000, P_GPLL0, 4.5, 0, 0),
  448. F(200000000, P_GPLL0, 4, 0, 0),
  449. F(266670000, P_GPLL0, 3, 0, 0),
  450. F(320000000, P_GPLL0, 2.5, 0, 0),
  451. F(400000000, P_GPLL0, 2, 0, 0),
  452. F(465000000, P_GPLL2, 2, 0, 0),
  453. { }
  454. };
  455. static struct clk_rcg2 vfe0_clk_src = {
  456. .cmd_rcgr = 0x58000,
  457. .hid_width = 5,
  458. .parent_map = gcc_xo_gpll0_gpll2_map,
  459. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  460. .clkr.hw.init = &(struct clk_init_data){
  461. .name = "vfe0_clk_src",
  462. .parent_names = gcc_xo_gpll0_gpll2,
  463. .num_parents = 3,
  464. .ops = &clk_rcg2_ops,
  465. },
  466. };
  467. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
  468. F(19200000, P_XO, 1, 0, 0),
  469. F(50000000, P_GPLL0, 16, 0, 0),
  470. { }
  471. };
  472. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  473. .cmd_rcgr = 0x0200c,
  474. .hid_width = 5,
  475. .parent_map = gcc_xo_gpll0_map,
  476. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  477. .clkr.hw.init = &(struct clk_init_data){
  478. .name = "blsp1_qup1_i2c_apps_clk_src",
  479. .parent_names = gcc_xo_gpll0,
  480. .num_parents = 2,
  481. .ops = &clk_rcg2_ops,
  482. },
  483. };
  484. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
  485. F(960000, P_XO, 10, 1, 2),
  486. F(4800000, P_XO, 4, 0, 0),
  487. F(9600000, P_XO, 2, 0, 0),
  488. F(16000000, P_GPLL0, 10, 1, 5),
  489. F(19200000, P_XO, 1, 0, 0),
  490. F(25000000, P_GPLL0, 16, 1, 2),
  491. F(50000000, P_GPLL0, 16, 0, 0),
  492. { }
  493. };
  494. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  495. .cmd_rcgr = 0x02024,
  496. .mnd_width = 8,
  497. .hid_width = 5,
  498. .parent_map = gcc_xo_gpll0_map,
  499. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  500. .clkr.hw.init = &(struct clk_init_data){
  501. .name = "blsp1_qup1_spi_apps_clk_src",
  502. .parent_names = gcc_xo_gpll0,
  503. .num_parents = 2,
  504. .ops = &clk_rcg2_ops,
  505. },
  506. };
  507. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  508. .cmd_rcgr = 0x03000,
  509. .hid_width = 5,
  510. .parent_map = gcc_xo_gpll0_map,
  511. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  512. .clkr.hw.init = &(struct clk_init_data){
  513. .name = "blsp1_qup2_i2c_apps_clk_src",
  514. .parent_names = gcc_xo_gpll0,
  515. .num_parents = 2,
  516. .ops = &clk_rcg2_ops,
  517. },
  518. };
  519. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  520. .cmd_rcgr = 0x03014,
  521. .mnd_width = 8,
  522. .hid_width = 5,
  523. .parent_map = gcc_xo_gpll0_map,
  524. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  525. .clkr.hw.init = &(struct clk_init_data){
  526. .name = "blsp1_qup2_spi_apps_clk_src",
  527. .parent_names = gcc_xo_gpll0,
  528. .num_parents = 2,
  529. .ops = &clk_rcg2_ops,
  530. },
  531. };
  532. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  533. .cmd_rcgr = 0x04000,
  534. .hid_width = 5,
  535. .parent_map = gcc_xo_gpll0_map,
  536. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  537. .clkr.hw.init = &(struct clk_init_data){
  538. .name = "blsp1_qup3_i2c_apps_clk_src",
  539. .parent_names = gcc_xo_gpll0,
  540. .num_parents = 2,
  541. .ops = &clk_rcg2_ops,
  542. },
  543. };
  544. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  545. .cmd_rcgr = 0x04024,
  546. .mnd_width = 8,
  547. .hid_width = 5,
  548. .parent_map = gcc_xo_gpll0_map,
  549. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  550. .clkr.hw.init = &(struct clk_init_data){
  551. .name = "blsp1_qup3_spi_apps_clk_src",
  552. .parent_names = gcc_xo_gpll0,
  553. .num_parents = 2,
  554. .ops = &clk_rcg2_ops,
  555. },
  556. };
  557. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  558. .cmd_rcgr = 0x05000,
  559. .hid_width = 5,
  560. .parent_map = gcc_xo_gpll0_map,
  561. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  562. .clkr.hw.init = &(struct clk_init_data){
  563. .name = "blsp1_qup4_i2c_apps_clk_src",
  564. .parent_names = gcc_xo_gpll0,
  565. .num_parents = 2,
  566. .ops = &clk_rcg2_ops,
  567. },
  568. };
  569. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  570. .cmd_rcgr = 0x05024,
  571. .mnd_width = 8,
  572. .hid_width = 5,
  573. .parent_map = gcc_xo_gpll0_map,
  574. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  575. .clkr.hw.init = &(struct clk_init_data){
  576. .name = "blsp1_qup4_spi_apps_clk_src",
  577. .parent_names = gcc_xo_gpll0,
  578. .num_parents = 2,
  579. .ops = &clk_rcg2_ops,
  580. },
  581. };
  582. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  583. .cmd_rcgr = 0x06000,
  584. .hid_width = 5,
  585. .parent_map = gcc_xo_gpll0_map,
  586. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  587. .clkr.hw.init = &(struct clk_init_data){
  588. .name = "blsp1_qup5_i2c_apps_clk_src",
  589. .parent_names = gcc_xo_gpll0,
  590. .num_parents = 2,
  591. .ops = &clk_rcg2_ops,
  592. },
  593. };
  594. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  595. .cmd_rcgr = 0x06024,
  596. .mnd_width = 8,
  597. .hid_width = 5,
  598. .parent_map = gcc_xo_gpll0_map,
  599. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  600. .clkr.hw.init = &(struct clk_init_data){
  601. .name = "blsp1_qup5_spi_apps_clk_src",
  602. .parent_names = gcc_xo_gpll0,
  603. .num_parents = 2,
  604. .ops = &clk_rcg2_ops,
  605. },
  606. };
  607. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  608. .cmd_rcgr = 0x07000,
  609. .hid_width = 5,
  610. .parent_map = gcc_xo_gpll0_map,
  611. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  612. .clkr.hw.init = &(struct clk_init_data){
  613. .name = "blsp1_qup6_i2c_apps_clk_src",
  614. .parent_names = gcc_xo_gpll0,
  615. .num_parents = 2,
  616. .ops = &clk_rcg2_ops,
  617. },
  618. };
  619. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  620. .cmd_rcgr = 0x07024,
  621. .mnd_width = 8,
  622. .hid_width = 5,
  623. .parent_map = gcc_xo_gpll0_map,
  624. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  625. .clkr.hw.init = &(struct clk_init_data){
  626. .name = "blsp1_qup6_spi_apps_clk_src",
  627. .parent_names = gcc_xo_gpll0,
  628. .num_parents = 2,
  629. .ops = &clk_rcg2_ops,
  630. },
  631. };
  632. static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
  633. F(3686400, P_GPLL0, 1, 72, 15625),
  634. F(7372800, P_GPLL0, 1, 144, 15625),
  635. F(14745600, P_GPLL0, 1, 288, 15625),
  636. F(16000000, P_GPLL0, 10, 1, 5),
  637. F(19200000, P_XO, 1, 0, 0),
  638. F(24000000, P_GPLL0, 1, 3, 100),
  639. F(25000000, P_GPLL0, 16, 1, 2),
  640. F(32000000, P_GPLL0, 1, 1, 25),
  641. F(40000000, P_GPLL0, 1, 1, 20),
  642. F(46400000, P_GPLL0, 1, 29, 500),
  643. F(48000000, P_GPLL0, 1, 3, 50),
  644. F(51200000, P_GPLL0, 1, 8, 125),
  645. F(56000000, P_GPLL0, 1, 7, 100),
  646. F(58982400, P_GPLL0, 1, 1152, 15625),
  647. F(60000000, P_GPLL0, 1, 3, 40),
  648. { }
  649. };
  650. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  651. .cmd_rcgr = 0x02044,
  652. .mnd_width = 16,
  653. .hid_width = 5,
  654. .parent_map = gcc_xo_gpll0_map,
  655. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  656. .clkr.hw.init = &(struct clk_init_data){
  657. .name = "blsp1_uart1_apps_clk_src",
  658. .parent_names = gcc_xo_gpll0,
  659. .num_parents = 2,
  660. .ops = &clk_rcg2_ops,
  661. },
  662. };
  663. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  664. .cmd_rcgr = 0x03034,
  665. .mnd_width = 16,
  666. .hid_width = 5,
  667. .parent_map = gcc_xo_gpll0_map,
  668. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  669. .clkr.hw.init = &(struct clk_init_data){
  670. .name = "blsp1_uart2_apps_clk_src",
  671. .parent_names = gcc_xo_gpll0,
  672. .num_parents = 2,
  673. .ops = &clk_rcg2_ops,
  674. },
  675. };
  676. static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
  677. F(19200000, P_XO, 1, 0, 0),
  678. { }
  679. };
  680. static struct clk_rcg2 cci_clk_src = {
  681. .cmd_rcgr = 0x51000,
  682. .mnd_width = 8,
  683. .hid_width = 5,
  684. .parent_map = gcc_xo_gpll0a_map,
  685. .freq_tbl = ftbl_gcc_camss_cci_clk,
  686. .clkr.hw.init = &(struct clk_init_data){
  687. .name = "cci_clk_src",
  688. .parent_names = gcc_xo_gpll0a,
  689. .num_parents = 2,
  690. .ops = &clk_rcg2_ops,
  691. },
  692. };
  693. static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
  694. F(100000000, P_GPLL0, 8, 0, 0),
  695. F(200000000, P_GPLL0, 4, 0, 0),
  696. { }
  697. };
  698. static struct clk_rcg2 camss_gp0_clk_src = {
  699. .cmd_rcgr = 0x54000,
  700. .mnd_width = 8,
  701. .hid_width = 5,
  702. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  703. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  704. .clkr.hw.init = &(struct clk_init_data){
  705. .name = "camss_gp0_clk_src",
  706. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  707. .num_parents = 4,
  708. .ops = &clk_rcg2_ops,
  709. },
  710. };
  711. static struct clk_rcg2 camss_gp1_clk_src = {
  712. .cmd_rcgr = 0x55000,
  713. .mnd_width = 8,
  714. .hid_width = 5,
  715. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  716. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  717. .clkr.hw.init = &(struct clk_init_data){
  718. .name = "camss_gp1_clk_src",
  719. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  720. .num_parents = 4,
  721. .ops = &clk_rcg2_ops,
  722. },
  723. };
  724. static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
  725. F(133330000, P_GPLL0, 6, 0, 0),
  726. F(266670000, P_GPLL0, 3, 0, 0),
  727. F(320000000, P_GPLL0, 2.5, 0, 0),
  728. { }
  729. };
  730. static struct clk_rcg2 jpeg0_clk_src = {
  731. .cmd_rcgr = 0x57000,
  732. .hid_width = 5,
  733. .parent_map = gcc_xo_gpll0_map,
  734. .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
  735. .clkr.hw.init = &(struct clk_init_data){
  736. .name = "jpeg0_clk_src",
  737. .parent_names = gcc_xo_gpll0,
  738. .num_parents = 2,
  739. .ops = &clk_rcg2_ops,
  740. },
  741. };
  742. static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
  743. F(9600000, P_XO, 2, 0, 0),
  744. F(23880000, P_GPLL0, 1, 2, 67),
  745. F(66670000, P_GPLL0, 12, 0, 0),
  746. { }
  747. };
  748. static struct clk_rcg2 mclk0_clk_src = {
  749. .cmd_rcgr = 0x52000,
  750. .mnd_width = 8,
  751. .hid_width = 5,
  752. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  753. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  754. .clkr.hw.init = &(struct clk_init_data){
  755. .name = "mclk0_clk_src",
  756. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  757. .num_parents = 4,
  758. .ops = &clk_rcg2_ops,
  759. },
  760. };
  761. static struct clk_rcg2 mclk1_clk_src = {
  762. .cmd_rcgr = 0x53000,
  763. .mnd_width = 8,
  764. .hid_width = 5,
  765. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  766. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  767. .clkr.hw.init = &(struct clk_init_data){
  768. .name = "mclk1_clk_src",
  769. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  770. .num_parents = 4,
  771. .ops = &clk_rcg2_ops,
  772. },
  773. };
  774. static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
  775. F(100000000, P_GPLL0, 8, 0, 0),
  776. F(200000000, P_GPLL0, 4, 0, 0),
  777. { }
  778. };
  779. static struct clk_rcg2 csi0phytimer_clk_src = {
  780. .cmd_rcgr = 0x4e000,
  781. .hid_width = 5,
  782. .parent_map = gcc_xo_gpll0_gpll1a_map,
  783. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  784. .clkr.hw.init = &(struct clk_init_data){
  785. .name = "csi0phytimer_clk_src",
  786. .parent_names = gcc_xo_gpll0_gpll1a,
  787. .num_parents = 3,
  788. .ops = &clk_rcg2_ops,
  789. },
  790. };
  791. static struct clk_rcg2 csi1phytimer_clk_src = {
  792. .cmd_rcgr = 0x4f000,
  793. .hid_width = 5,
  794. .parent_map = gcc_xo_gpll0_gpll1a_map,
  795. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  796. .clkr.hw.init = &(struct clk_init_data){
  797. .name = "csi1phytimer_clk_src",
  798. .parent_names = gcc_xo_gpll0_gpll1a,
  799. .num_parents = 3,
  800. .ops = &clk_rcg2_ops,
  801. },
  802. };
  803. static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
  804. F(160000000, P_GPLL0, 5, 0, 0),
  805. F(320000000, P_GPLL0, 2.5, 0, 0),
  806. F(465000000, P_GPLL2, 2, 0, 0),
  807. { }
  808. };
  809. static struct clk_rcg2 cpp_clk_src = {
  810. .cmd_rcgr = 0x58018,
  811. .hid_width = 5,
  812. .parent_map = gcc_xo_gpll0_gpll2_map,
  813. .freq_tbl = ftbl_gcc_camss_cpp_clk,
  814. .clkr.hw.init = &(struct clk_init_data){
  815. .name = "cpp_clk_src",
  816. .parent_names = gcc_xo_gpll0_gpll2,
  817. .num_parents = 3,
  818. .ops = &clk_rcg2_ops,
  819. },
  820. };
  821. static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
  822. F(50000000, P_GPLL0, 16, 0, 0),
  823. F(80000000, P_GPLL0, 10, 0, 0),
  824. F(100000000, P_GPLL0, 8, 0, 0),
  825. F(160000000, P_GPLL0, 5, 0, 0),
  826. { }
  827. };
  828. static struct clk_rcg2 crypto_clk_src = {
  829. .cmd_rcgr = 0x16004,
  830. .hid_width = 5,
  831. .parent_map = gcc_xo_gpll0_map,
  832. .freq_tbl = ftbl_gcc_crypto_clk,
  833. .clkr.hw.init = &(struct clk_init_data){
  834. .name = "crypto_clk_src",
  835. .parent_names = gcc_xo_gpll0,
  836. .num_parents = 2,
  837. .ops = &clk_rcg2_ops,
  838. },
  839. };
  840. static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
  841. F(19200000, P_XO, 1, 0, 0),
  842. { }
  843. };
  844. static struct clk_rcg2 gp1_clk_src = {
  845. .cmd_rcgr = 0x08004,
  846. .mnd_width = 8,
  847. .hid_width = 5,
  848. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  849. .freq_tbl = ftbl_gcc_gp1_3_clk,
  850. .clkr.hw.init = &(struct clk_init_data){
  851. .name = "gp1_clk_src",
  852. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  853. .num_parents = 3,
  854. .ops = &clk_rcg2_ops,
  855. },
  856. };
  857. static struct clk_rcg2 gp2_clk_src = {
  858. .cmd_rcgr = 0x09004,
  859. .mnd_width = 8,
  860. .hid_width = 5,
  861. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  862. .freq_tbl = ftbl_gcc_gp1_3_clk,
  863. .clkr.hw.init = &(struct clk_init_data){
  864. .name = "gp2_clk_src",
  865. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  866. .num_parents = 3,
  867. .ops = &clk_rcg2_ops,
  868. },
  869. };
  870. static struct clk_rcg2 gp3_clk_src = {
  871. .cmd_rcgr = 0x0a004,
  872. .mnd_width = 8,
  873. .hid_width = 5,
  874. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  875. .freq_tbl = ftbl_gcc_gp1_3_clk,
  876. .clkr.hw.init = &(struct clk_init_data){
  877. .name = "gp3_clk_src",
  878. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  879. .num_parents = 3,
  880. .ops = &clk_rcg2_ops,
  881. },
  882. };
  883. static struct clk_rcg2 byte0_clk_src = {
  884. .cmd_rcgr = 0x4d044,
  885. .hid_width = 5,
  886. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  887. .clkr.hw.init = &(struct clk_init_data){
  888. .name = "byte0_clk_src",
  889. .parent_names = gcc_xo_gpll0a_dsibyte,
  890. .num_parents = 3,
  891. .ops = &clk_byte2_ops,
  892. .flags = CLK_SET_RATE_PARENT,
  893. },
  894. };
  895. static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
  896. F(19200000, P_XO, 1, 0, 0),
  897. { }
  898. };
  899. static struct clk_rcg2 esc0_clk_src = {
  900. .cmd_rcgr = 0x4d05c,
  901. .hid_width = 5,
  902. .parent_map = gcc_xo_dsibyte_map,
  903. .freq_tbl = ftbl_gcc_mdss_esc0_clk,
  904. .clkr.hw.init = &(struct clk_init_data){
  905. .name = "esc0_clk_src",
  906. .parent_names = gcc_xo_dsibyte,
  907. .num_parents = 2,
  908. .ops = &clk_rcg2_ops,
  909. },
  910. };
  911. static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
  912. F(50000000, P_GPLL0, 16, 0, 0),
  913. F(80000000, P_GPLL0, 10, 0, 0),
  914. F(100000000, P_GPLL0, 8, 0, 0),
  915. F(160000000, P_GPLL0, 5, 0, 0),
  916. F(177780000, P_GPLL0, 4.5, 0, 0),
  917. F(200000000, P_GPLL0, 4, 0, 0),
  918. F(266670000, P_GPLL0, 3, 0, 0),
  919. F(320000000, P_GPLL0, 2.5, 0, 0),
  920. { }
  921. };
  922. static struct clk_rcg2 mdp_clk_src = {
  923. .cmd_rcgr = 0x4d014,
  924. .hid_width = 5,
  925. .parent_map = gcc_xo_gpll0_dsiphy_map,
  926. .freq_tbl = ftbl_gcc_mdss_mdp_clk,
  927. .clkr.hw.init = &(struct clk_init_data){
  928. .name = "mdp_clk_src",
  929. .parent_names = gcc_xo_gpll0_dsiphy,
  930. .num_parents = 3,
  931. .ops = &clk_rcg2_ops,
  932. },
  933. };
  934. static struct clk_rcg2 pclk0_clk_src = {
  935. .cmd_rcgr = 0x4d000,
  936. .mnd_width = 8,
  937. .hid_width = 5,
  938. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  939. .clkr.hw.init = &(struct clk_init_data){
  940. .name = "pclk0_clk_src",
  941. .parent_names = gcc_xo_gpll0a_dsiphy,
  942. .num_parents = 3,
  943. .ops = &clk_pixel_ops,
  944. .flags = CLK_SET_RATE_PARENT,
  945. },
  946. };
  947. static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
  948. F(19200000, P_XO, 1, 0, 0),
  949. { }
  950. };
  951. static struct clk_rcg2 vsync_clk_src = {
  952. .cmd_rcgr = 0x4d02c,
  953. .hid_width = 5,
  954. .parent_map = gcc_xo_gpll0a_map,
  955. .freq_tbl = ftbl_gcc_mdss_vsync_clk,
  956. .clkr.hw.init = &(struct clk_init_data){
  957. .name = "vsync_clk_src",
  958. .parent_names = gcc_xo_gpll0a,
  959. .num_parents = 2,
  960. .ops = &clk_rcg2_ops,
  961. },
  962. };
  963. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  964. F(64000000, P_GPLL0, 12.5, 0, 0),
  965. { }
  966. };
  967. static struct clk_rcg2 pdm2_clk_src = {
  968. .cmd_rcgr = 0x44010,
  969. .hid_width = 5,
  970. .parent_map = gcc_xo_gpll0_map,
  971. .freq_tbl = ftbl_gcc_pdm2_clk,
  972. .clkr.hw.init = &(struct clk_init_data){
  973. .name = "pdm2_clk_src",
  974. .parent_names = gcc_xo_gpll0,
  975. .num_parents = 2,
  976. .ops = &clk_rcg2_ops,
  977. },
  978. };
  979. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
  980. F(144000, P_XO, 16, 3, 25),
  981. F(400000, P_XO, 12, 1, 4),
  982. F(20000000, P_GPLL0, 10, 1, 4),
  983. F(25000000, P_GPLL0, 16, 1, 2),
  984. F(50000000, P_GPLL0, 16, 0, 0),
  985. F(100000000, P_GPLL0, 8, 0, 0),
  986. F(177770000, P_GPLL0, 4.5, 0, 0),
  987. { }
  988. };
  989. static struct clk_rcg2 sdcc1_apps_clk_src = {
  990. .cmd_rcgr = 0x42004,
  991. .mnd_width = 8,
  992. .hid_width = 5,
  993. .parent_map = gcc_xo_gpll0_map,
  994. .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
  995. .clkr.hw.init = &(struct clk_init_data){
  996. .name = "sdcc1_apps_clk_src",
  997. .parent_names = gcc_xo_gpll0,
  998. .num_parents = 2,
  999. .ops = &clk_rcg2_floor_ops,
  1000. },
  1001. };
  1002. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
  1003. F(144000, P_XO, 16, 3, 25),
  1004. F(400000, P_XO, 12, 1, 4),
  1005. F(20000000, P_GPLL0, 10, 1, 4),
  1006. F(25000000, P_GPLL0, 16, 1, 2),
  1007. F(50000000, P_GPLL0, 16, 0, 0),
  1008. F(100000000, P_GPLL0, 8, 0, 0),
  1009. F(200000000, P_GPLL0, 4, 0, 0),
  1010. { }
  1011. };
  1012. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1013. .cmd_rcgr = 0x43004,
  1014. .mnd_width = 8,
  1015. .hid_width = 5,
  1016. .parent_map = gcc_xo_gpll0_map,
  1017. .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
  1018. .clkr.hw.init = &(struct clk_init_data){
  1019. .name = "sdcc2_apps_clk_src",
  1020. .parent_names = gcc_xo_gpll0,
  1021. .num_parents = 2,
  1022. .ops = &clk_rcg2_floor_ops,
  1023. },
  1024. };
  1025. static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
  1026. F(155000000, P_GPLL2, 6, 0, 0),
  1027. F(310000000, P_GPLL2, 3, 0, 0),
  1028. F(400000000, P_GPLL0, 2, 0, 0),
  1029. { }
  1030. };
  1031. static struct clk_rcg2 apss_tcu_clk_src = {
  1032. .cmd_rcgr = 0x1207c,
  1033. .hid_width = 5,
  1034. .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
  1035. .freq_tbl = ftbl_gcc_apss_tcu_clk,
  1036. .clkr.hw.init = &(struct clk_init_data){
  1037. .name = "apss_tcu_clk_src",
  1038. .parent_names = gcc_xo_gpll0a_gpll1_gpll2,
  1039. .num_parents = 4,
  1040. .ops = &clk_rcg2_ops,
  1041. },
  1042. };
  1043. static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
  1044. F(19200000, P_XO, 1, 0, 0),
  1045. F(100000000, P_GPLL0, 8, 0, 0),
  1046. F(200000000, P_GPLL0, 4, 0, 0),
  1047. F(266500000, P_BIMC, 4, 0, 0),
  1048. F(400000000, P_GPLL0, 2, 0, 0),
  1049. F(533000000, P_BIMC, 2, 0, 0),
  1050. { }
  1051. };
  1052. static struct clk_rcg2 bimc_gpu_clk_src = {
  1053. .cmd_rcgr = 0x31028,
  1054. .hid_width = 5,
  1055. .parent_map = gcc_xo_gpll0_bimc_map,
  1056. .freq_tbl = ftbl_gcc_bimc_gpu_clk,
  1057. .clkr.hw.init = &(struct clk_init_data){
  1058. .name = "bimc_gpu_clk_src",
  1059. .parent_names = gcc_xo_gpll0_bimc,
  1060. .num_parents = 3,
  1061. .flags = CLK_GET_RATE_NOCACHE,
  1062. .ops = &clk_rcg2_ops,
  1063. },
  1064. };
  1065. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1066. F(80000000, P_GPLL0, 10, 0, 0),
  1067. { }
  1068. };
  1069. static struct clk_rcg2 usb_hs_system_clk_src = {
  1070. .cmd_rcgr = 0x41010,
  1071. .hid_width = 5,
  1072. .parent_map = gcc_xo_gpll0_map,
  1073. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1074. .clkr.hw.init = &(struct clk_init_data){
  1075. .name = "usb_hs_system_clk_src",
  1076. .parent_names = gcc_xo_gpll0,
  1077. .num_parents = 2,
  1078. .ops = &clk_rcg2_ops,
  1079. },
  1080. };
  1081. static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
  1082. F(3200000, P_XO, 6, 0, 0),
  1083. F(6400000, P_XO, 3, 0, 0),
  1084. F(9600000, P_XO, 2, 0, 0),
  1085. F(19200000, P_XO, 1, 0, 0),
  1086. F(40000000, P_GPLL0, 10, 1, 2),
  1087. F(66670000, P_GPLL0, 12, 0, 0),
  1088. F(80000000, P_GPLL0, 10, 0, 0),
  1089. F(100000000, P_GPLL0, 8, 0, 0),
  1090. { }
  1091. };
  1092. static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
  1093. .cmd_rcgr = 0x1c010,
  1094. .hid_width = 5,
  1095. .mnd_width = 8,
  1096. .parent_map = gcc_xo_gpll0_gpll1_sleep_map,
  1097. .freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
  1098. .clkr.hw.init = &(struct clk_init_data){
  1099. .name = "ultaudio_ahbfabric_clk_src",
  1100. .parent_names = gcc_xo_gpll0_gpll1_sleep,
  1101. .num_parents = 4,
  1102. .ops = &clk_rcg2_ops,
  1103. },
  1104. };
  1105. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
  1106. .halt_reg = 0x1c028,
  1107. .clkr = {
  1108. .enable_reg = 0x1c028,
  1109. .enable_mask = BIT(0),
  1110. .hw.init = &(struct clk_init_data){
  1111. .name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
  1112. .parent_names = (const char *[]){
  1113. "ultaudio_ahbfabric_clk_src",
  1114. },
  1115. .num_parents = 1,
  1116. .flags = CLK_SET_RATE_PARENT,
  1117. .ops = &clk_branch2_ops,
  1118. },
  1119. },
  1120. };
  1121. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
  1122. .halt_reg = 0x1c024,
  1123. .clkr = {
  1124. .enable_reg = 0x1c024,
  1125. .enable_mask = BIT(0),
  1126. .hw.init = &(struct clk_init_data){
  1127. .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
  1128. .parent_names = (const char *[]){
  1129. "ultaudio_ahbfabric_clk_src",
  1130. },
  1131. .num_parents = 1,
  1132. .flags = CLK_SET_RATE_PARENT,
  1133. .ops = &clk_branch2_ops,
  1134. },
  1135. },
  1136. };
  1137. static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
  1138. F(128000, P_XO, 10, 1, 15),
  1139. F(256000, P_XO, 5, 1, 15),
  1140. F(384000, P_XO, 5, 1, 10),
  1141. F(512000, P_XO, 5, 2, 15),
  1142. F(576000, P_XO, 5, 3, 20),
  1143. F(705600, P_GPLL1, 16, 1, 80),
  1144. F(768000, P_XO, 5, 1, 5),
  1145. F(800000, P_XO, 5, 5, 24),
  1146. F(1024000, P_XO, 5, 4, 15),
  1147. F(1152000, P_XO, 1, 3, 50),
  1148. F(1411200, P_GPLL1, 16, 1, 40),
  1149. F(1536000, P_XO, 1, 2, 25),
  1150. F(1600000, P_XO, 12, 0, 0),
  1151. F(1728000, P_XO, 5, 9, 20),
  1152. F(2048000, P_XO, 5, 8, 15),
  1153. F(2304000, P_XO, 5, 3, 5),
  1154. F(2400000, P_XO, 8, 0, 0),
  1155. F(2822400, P_GPLL1, 16, 1, 20),
  1156. F(3072000, P_XO, 5, 4, 5),
  1157. F(4096000, P_GPLL1, 9, 2, 49),
  1158. F(4800000, P_XO, 4, 0, 0),
  1159. F(5644800, P_GPLL1, 16, 1, 10),
  1160. F(6144000, P_GPLL1, 7, 1, 21),
  1161. F(8192000, P_GPLL1, 9, 4, 49),
  1162. F(9600000, P_XO, 2, 0, 0),
  1163. F(11289600, P_GPLL1, 16, 1, 5),
  1164. F(12288000, P_GPLL1, 7, 2, 21),
  1165. { }
  1166. };
  1167. static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
  1168. .cmd_rcgr = 0x1c054,
  1169. .hid_width = 5,
  1170. .mnd_width = 8,
  1171. .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
  1172. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1173. .clkr.hw.init = &(struct clk_init_data){
  1174. .name = "ultaudio_lpaif_pri_i2s_clk_src",
  1175. .parent_names = gcc_xo_gpll1_epi2s_emclk_sleep,
  1176. .num_parents = 5,
  1177. .ops = &clk_rcg2_ops,
  1178. },
  1179. };
  1180. static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
  1181. .halt_reg = 0x1c068,
  1182. .clkr = {
  1183. .enable_reg = 0x1c068,
  1184. .enable_mask = BIT(0),
  1185. .hw.init = &(struct clk_init_data){
  1186. .name = "gcc_ultaudio_lpaif_pri_i2s_clk",
  1187. .parent_names = (const char *[]){
  1188. "ultaudio_lpaif_pri_i2s_clk_src",
  1189. },
  1190. .num_parents = 1,
  1191. .flags = CLK_SET_RATE_PARENT,
  1192. .ops = &clk_branch2_ops,
  1193. },
  1194. },
  1195. };
  1196. static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
  1197. .cmd_rcgr = 0x1c06c,
  1198. .hid_width = 5,
  1199. .mnd_width = 8,
  1200. .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
  1201. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1202. .clkr.hw.init = &(struct clk_init_data){
  1203. .name = "ultaudio_lpaif_sec_i2s_clk_src",
  1204. .parent_names = gcc_xo_gpll1_esi2s_emclk_sleep,
  1205. .num_parents = 5,
  1206. .ops = &clk_rcg2_ops,
  1207. },
  1208. };
  1209. static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
  1210. .halt_reg = 0x1c080,
  1211. .clkr = {
  1212. .enable_reg = 0x1c080,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_ultaudio_lpaif_sec_i2s_clk",
  1216. .parent_names = (const char *[]){
  1217. "ultaudio_lpaif_sec_i2s_clk_src",
  1218. },
  1219. .num_parents = 1,
  1220. .flags = CLK_SET_RATE_PARENT,
  1221. .ops = &clk_branch2_ops,
  1222. },
  1223. },
  1224. };
  1225. static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
  1226. .cmd_rcgr = 0x1c084,
  1227. .hid_width = 5,
  1228. .mnd_width = 8,
  1229. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1230. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1231. .clkr.hw.init = &(struct clk_init_data){
  1232. .name = "ultaudio_lpaif_aux_i2s_clk_src",
  1233. .parent_names = gcc_xo_gpll1_esi2s_emclk_sleep,
  1234. .num_parents = 5,
  1235. .ops = &clk_rcg2_ops,
  1236. },
  1237. };
  1238. static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
  1239. .halt_reg = 0x1c098,
  1240. .clkr = {
  1241. .enable_reg = 0x1c098,
  1242. .enable_mask = BIT(0),
  1243. .hw.init = &(struct clk_init_data){
  1244. .name = "gcc_ultaudio_lpaif_aux_i2s_clk",
  1245. .parent_names = (const char *[]){
  1246. "ultaudio_lpaif_aux_i2s_clk_src",
  1247. },
  1248. .num_parents = 1,
  1249. .flags = CLK_SET_RATE_PARENT,
  1250. .ops = &clk_branch2_ops,
  1251. },
  1252. },
  1253. };
  1254. static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
  1255. F(19200000, P_XO, 1, 0, 0),
  1256. { }
  1257. };
  1258. static struct clk_rcg2 ultaudio_xo_clk_src = {
  1259. .cmd_rcgr = 0x1c034,
  1260. .hid_width = 5,
  1261. .parent_map = gcc_xo_sleep_map,
  1262. .freq_tbl = ftbl_gcc_ultaudio_xo_clk,
  1263. .clkr.hw.init = &(struct clk_init_data){
  1264. .name = "ultaudio_xo_clk_src",
  1265. .parent_names = gcc_xo_sleep,
  1266. .num_parents = 2,
  1267. .ops = &clk_rcg2_ops,
  1268. },
  1269. };
  1270. static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
  1271. .halt_reg = 0x1c04c,
  1272. .clkr = {
  1273. .enable_reg = 0x1c04c,
  1274. .enable_mask = BIT(0),
  1275. .hw.init = &(struct clk_init_data){
  1276. .name = "gcc_ultaudio_avsync_xo_clk",
  1277. .parent_names = (const char *[]){
  1278. "ultaudio_xo_clk_src",
  1279. },
  1280. .num_parents = 1,
  1281. .flags = CLK_SET_RATE_PARENT,
  1282. .ops = &clk_branch2_ops,
  1283. },
  1284. },
  1285. };
  1286. static struct clk_branch gcc_ultaudio_stc_xo_clk = {
  1287. .halt_reg = 0x1c050,
  1288. .clkr = {
  1289. .enable_reg = 0x1c050,
  1290. .enable_mask = BIT(0),
  1291. .hw.init = &(struct clk_init_data){
  1292. .name = "gcc_ultaudio_stc_xo_clk",
  1293. .parent_names = (const char *[]){
  1294. "ultaudio_xo_clk_src",
  1295. },
  1296. .num_parents = 1,
  1297. .flags = CLK_SET_RATE_PARENT,
  1298. .ops = &clk_branch2_ops,
  1299. },
  1300. },
  1301. };
  1302. static const struct freq_tbl ftbl_codec_clk[] = {
  1303. F(9600000, P_XO, 2, 0, 0),
  1304. F(12288000, P_XO, 1, 16, 25),
  1305. F(19200000, P_XO, 1, 0, 0),
  1306. F(11289600, P_EXT_MCLK, 1, 0, 0),
  1307. { }
  1308. };
  1309. static struct clk_rcg2 codec_digcodec_clk_src = {
  1310. .cmd_rcgr = 0x1c09c,
  1311. .mnd_width = 8,
  1312. .hid_width = 5,
  1313. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1314. .freq_tbl = ftbl_codec_clk,
  1315. .clkr.hw.init = &(struct clk_init_data){
  1316. .name = "codec_digcodec_clk_src",
  1317. .parent_names = gcc_xo_gpll1_emclk_sleep,
  1318. .num_parents = 4,
  1319. .ops = &clk_rcg2_ops,
  1320. },
  1321. };
  1322. static struct clk_branch gcc_codec_digcodec_clk = {
  1323. .halt_reg = 0x1c0b0,
  1324. .clkr = {
  1325. .enable_reg = 0x1c0b0,
  1326. .enable_mask = BIT(0),
  1327. .hw.init = &(struct clk_init_data){
  1328. .name = "gcc_ultaudio_codec_digcodec_clk",
  1329. .parent_names = (const char *[]){
  1330. "codec_digcodec_clk_src",
  1331. },
  1332. .num_parents = 1,
  1333. .flags = CLK_SET_RATE_PARENT,
  1334. .ops = &clk_branch2_ops,
  1335. },
  1336. },
  1337. };
  1338. static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
  1339. .halt_reg = 0x1c000,
  1340. .clkr = {
  1341. .enable_reg = 0x1c000,
  1342. .enable_mask = BIT(0),
  1343. .hw.init = &(struct clk_init_data){
  1344. .name = "gcc_ultaudio_pcnoc_mport_clk",
  1345. .parent_names = (const char *[]){
  1346. "pcnoc_bfdcd_clk_src",
  1347. },
  1348. .num_parents = 1,
  1349. .ops = &clk_branch2_ops,
  1350. },
  1351. },
  1352. };
  1353. static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
  1354. .halt_reg = 0x1c004,
  1355. .clkr = {
  1356. .enable_reg = 0x1c004,
  1357. .enable_mask = BIT(0),
  1358. .hw.init = &(struct clk_init_data){
  1359. .name = "gcc_ultaudio_pcnoc_sway_clk",
  1360. .parent_names = (const char *[]){
  1361. "pcnoc_bfdcd_clk_src",
  1362. },
  1363. .num_parents = 1,
  1364. .ops = &clk_branch2_ops,
  1365. },
  1366. },
  1367. };
  1368. static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
  1369. F(100000000, P_GPLL0, 8, 0, 0),
  1370. F(160000000, P_GPLL0, 5, 0, 0),
  1371. F(228570000, P_GPLL0, 3.5, 0, 0),
  1372. { }
  1373. };
  1374. static struct clk_rcg2 vcodec0_clk_src = {
  1375. .cmd_rcgr = 0x4C000,
  1376. .mnd_width = 8,
  1377. .hid_width = 5,
  1378. .parent_map = gcc_xo_gpll0_map,
  1379. .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
  1380. .clkr.hw.init = &(struct clk_init_data){
  1381. .name = "vcodec0_clk_src",
  1382. .parent_names = gcc_xo_gpll0,
  1383. .num_parents = 2,
  1384. .ops = &clk_rcg2_ops,
  1385. },
  1386. };
  1387. static struct clk_branch gcc_blsp1_ahb_clk = {
  1388. .halt_reg = 0x01008,
  1389. .halt_check = BRANCH_HALT_VOTED,
  1390. .clkr = {
  1391. .enable_reg = 0x45004,
  1392. .enable_mask = BIT(10),
  1393. .hw.init = &(struct clk_init_data){
  1394. .name = "gcc_blsp1_ahb_clk",
  1395. .parent_names = (const char *[]){
  1396. "pcnoc_bfdcd_clk_src",
  1397. },
  1398. .num_parents = 1,
  1399. .ops = &clk_branch2_ops,
  1400. },
  1401. },
  1402. };
  1403. static struct clk_branch gcc_blsp1_sleep_clk = {
  1404. .halt_reg = 0x01004,
  1405. .clkr = {
  1406. .enable_reg = 0x01004,
  1407. .enable_mask = BIT(0),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "gcc_blsp1_sleep_clk",
  1410. .parent_names = (const char *[]){
  1411. "sleep_clk_src",
  1412. },
  1413. .num_parents = 1,
  1414. .flags = CLK_SET_RATE_PARENT,
  1415. .ops = &clk_branch2_ops,
  1416. },
  1417. },
  1418. };
  1419. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1420. .halt_reg = 0x02008,
  1421. .clkr = {
  1422. .enable_reg = 0x02008,
  1423. .enable_mask = BIT(0),
  1424. .hw.init = &(struct clk_init_data){
  1425. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1426. .parent_names = (const char *[]){
  1427. "blsp1_qup1_i2c_apps_clk_src",
  1428. },
  1429. .num_parents = 1,
  1430. .flags = CLK_SET_RATE_PARENT,
  1431. .ops = &clk_branch2_ops,
  1432. },
  1433. },
  1434. };
  1435. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1436. .halt_reg = 0x02004,
  1437. .clkr = {
  1438. .enable_reg = 0x02004,
  1439. .enable_mask = BIT(0),
  1440. .hw.init = &(struct clk_init_data){
  1441. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1442. .parent_names = (const char *[]){
  1443. "blsp1_qup1_spi_apps_clk_src",
  1444. },
  1445. .num_parents = 1,
  1446. .flags = CLK_SET_RATE_PARENT,
  1447. .ops = &clk_branch2_ops,
  1448. },
  1449. },
  1450. };
  1451. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1452. .halt_reg = 0x03010,
  1453. .clkr = {
  1454. .enable_reg = 0x03010,
  1455. .enable_mask = BIT(0),
  1456. .hw.init = &(struct clk_init_data){
  1457. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1458. .parent_names = (const char *[]){
  1459. "blsp1_qup2_i2c_apps_clk_src",
  1460. },
  1461. .num_parents = 1,
  1462. .flags = CLK_SET_RATE_PARENT,
  1463. .ops = &clk_branch2_ops,
  1464. },
  1465. },
  1466. };
  1467. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1468. .halt_reg = 0x0300c,
  1469. .clkr = {
  1470. .enable_reg = 0x0300c,
  1471. .enable_mask = BIT(0),
  1472. .hw.init = &(struct clk_init_data){
  1473. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1474. .parent_names = (const char *[]){
  1475. "blsp1_qup2_spi_apps_clk_src",
  1476. },
  1477. .num_parents = 1,
  1478. .flags = CLK_SET_RATE_PARENT,
  1479. .ops = &clk_branch2_ops,
  1480. },
  1481. },
  1482. };
  1483. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1484. .halt_reg = 0x04020,
  1485. .clkr = {
  1486. .enable_reg = 0x04020,
  1487. .enable_mask = BIT(0),
  1488. .hw.init = &(struct clk_init_data){
  1489. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1490. .parent_names = (const char *[]){
  1491. "blsp1_qup3_i2c_apps_clk_src",
  1492. },
  1493. .num_parents = 1,
  1494. .flags = CLK_SET_RATE_PARENT,
  1495. .ops = &clk_branch2_ops,
  1496. },
  1497. },
  1498. };
  1499. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1500. .halt_reg = 0x0401c,
  1501. .clkr = {
  1502. .enable_reg = 0x0401c,
  1503. .enable_mask = BIT(0),
  1504. .hw.init = &(struct clk_init_data){
  1505. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1506. .parent_names = (const char *[]){
  1507. "blsp1_qup3_spi_apps_clk_src",
  1508. },
  1509. .num_parents = 1,
  1510. .flags = CLK_SET_RATE_PARENT,
  1511. .ops = &clk_branch2_ops,
  1512. },
  1513. },
  1514. };
  1515. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1516. .halt_reg = 0x05020,
  1517. .clkr = {
  1518. .enable_reg = 0x05020,
  1519. .enable_mask = BIT(0),
  1520. .hw.init = &(struct clk_init_data){
  1521. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1522. .parent_names = (const char *[]){
  1523. "blsp1_qup4_i2c_apps_clk_src",
  1524. },
  1525. .num_parents = 1,
  1526. .flags = CLK_SET_RATE_PARENT,
  1527. .ops = &clk_branch2_ops,
  1528. },
  1529. },
  1530. };
  1531. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1532. .halt_reg = 0x0501c,
  1533. .clkr = {
  1534. .enable_reg = 0x0501c,
  1535. .enable_mask = BIT(0),
  1536. .hw.init = &(struct clk_init_data){
  1537. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1538. .parent_names = (const char *[]){
  1539. "blsp1_qup4_spi_apps_clk_src",
  1540. },
  1541. .num_parents = 1,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. .ops = &clk_branch2_ops,
  1544. },
  1545. },
  1546. };
  1547. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1548. .halt_reg = 0x06020,
  1549. .clkr = {
  1550. .enable_reg = 0x06020,
  1551. .enable_mask = BIT(0),
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1554. .parent_names = (const char *[]){
  1555. "blsp1_qup5_i2c_apps_clk_src",
  1556. },
  1557. .num_parents = 1,
  1558. .flags = CLK_SET_RATE_PARENT,
  1559. .ops = &clk_branch2_ops,
  1560. },
  1561. },
  1562. };
  1563. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1564. .halt_reg = 0x0601c,
  1565. .clkr = {
  1566. .enable_reg = 0x0601c,
  1567. .enable_mask = BIT(0),
  1568. .hw.init = &(struct clk_init_data){
  1569. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1570. .parent_names = (const char *[]){
  1571. "blsp1_qup5_spi_apps_clk_src",
  1572. },
  1573. .num_parents = 1,
  1574. .flags = CLK_SET_RATE_PARENT,
  1575. .ops = &clk_branch2_ops,
  1576. },
  1577. },
  1578. };
  1579. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1580. .halt_reg = 0x07020,
  1581. .clkr = {
  1582. .enable_reg = 0x07020,
  1583. .enable_mask = BIT(0),
  1584. .hw.init = &(struct clk_init_data){
  1585. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1586. .parent_names = (const char *[]){
  1587. "blsp1_qup6_i2c_apps_clk_src",
  1588. },
  1589. .num_parents = 1,
  1590. .flags = CLK_SET_RATE_PARENT,
  1591. .ops = &clk_branch2_ops,
  1592. },
  1593. },
  1594. };
  1595. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1596. .halt_reg = 0x0701c,
  1597. .clkr = {
  1598. .enable_reg = 0x0701c,
  1599. .enable_mask = BIT(0),
  1600. .hw.init = &(struct clk_init_data){
  1601. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1602. .parent_names = (const char *[]){
  1603. "blsp1_qup6_spi_apps_clk_src",
  1604. },
  1605. .num_parents = 1,
  1606. .flags = CLK_SET_RATE_PARENT,
  1607. .ops = &clk_branch2_ops,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1612. .halt_reg = 0x0203c,
  1613. .clkr = {
  1614. .enable_reg = 0x0203c,
  1615. .enable_mask = BIT(0),
  1616. .hw.init = &(struct clk_init_data){
  1617. .name = "gcc_blsp1_uart1_apps_clk",
  1618. .parent_names = (const char *[]){
  1619. "blsp1_uart1_apps_clk_src",
  1620. },
  1621. .num_parents = 1,
  1622. .flags = CLK_SET_RATE_PARENT,
  1623. .ops = &clk_branch2_ops,
  1624. },
  1625. },
  1626. };
  1627. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1628. .halt_reg = 0x0302c,
  1629. .clkr = {
  1630. .enable_reg = 0x0302c,
  1631. .enable_mask = BIT(0),
  1632. .hw.init = &(struct clk_init_data){
  1633. .name = "gcc_blsp1_uart2_apps_clk",
  1634. .parent_names = (const char *[]){
  1635. "blsp1_uart2_apps_clk_src",
  1636. },
  1637. .num_parents = 1,
  1638. .flags = CLK_SET_RATE_PARENT,
  1639. .ops = &clk_branch2_ops,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1644. .halt_reg = 0x1300c,
  1645. .halt_check = BRANCH_HALT_VOTED,
  1646. .clkr = {
  1647. .enable_reg = 0x45004,
  1648. .enable_mask = BIT(7),
  1649. .hw.init = &(struct clk_init_data){
  1650. .name = "gcc_boot_rom_ahb_clk",
  1651. .parent_names = (const char *[]){
  1652. "pcnoc_bfdcd_clk_src",
  1653. },
  1654. .num_parents = 1,
  1655. .ops = &clk_branch2_ops,
  1656. },
  1657. },
  1658. };
  1659. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1660. .halt_reg = 0x5101c,
  1661. .clkr = {
  1662. .enable_reg = 0x5101c,
  1663. .enable_mask = BIT(0),
  1664. .hw.init = &(struct clk_init_data){
  1665. .name = "gcc_camss_cci_ahb_clk",
  1666. .parent_names = (const char *[]){
  1667. "camss_ahb_clk_src",
  1668. },
  1669. .num_parents = 1,
  1670. .flags = CLK_SET_RATE_PARENT,
  1671. .ops = &clk_branch2_ops,
  1672. },
  1673. },
  1674. };
  1675. static struct clk_branch gcc_camss_cci_clk = {
  1676. .halt_reg = 0x51018,
  1677. .clkr = {
  1678. .enable_reg = 0x51018,
  1679. .enable_mask = BIT(0),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "gcc_camss_cci_clk",
  1682. .parent_names = (const char *[]){
  1683. "cci_clk_src",
  1684. },
  1685. .num_parents = 1,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1692. .halt_reg = 0x4e040,
  1693. .clkr = {
  1694. .enable_reg = 0x4e040,
  1695. .enable_mask = BIT(0),
  1696. .hw.init = &(struct clk_init_data){
  1697. .name = "gcc_camss_csi0_ahb_clk",
  1698. .parent_names = (const char *[]){
  1699. "camss_ahb_clk_src",
  1700. },
  1701. .num_parents = 1,
  1702. .flags = CLK_SET_RATE_PARENT,
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch gcc_camss_csi0_clk = {
  1708. .halt_reg = 0x4e03c,
  1709. .clkr = {
  1710. .enable_reg = 0x4e03c,
  1711. .enable_mask = BIT(0),
  1712. .hw.init = &(struct clk_init_data){
  1713. .name = "gcc_camss_csi0_clk",
  1714. .parent_names = (const char *[]){
  1715. "csi0_clk_src",
  1716. },
  1717. .num_parents = 1,
  1718. .flags = CLK_SET_RATE_PARENT,
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch gcc_camss_csi0phy_clk = {
  1724. .halt_reg = 0x4e048,
  1725. .clkr = {
  1726. .enable_reg = 0x4e048,
  1727. .enable_mask = BIT(0),
  1728. .hw.init = &(struct clk_init_data){
  1729. .name = "gcc_camss_csi0phy_clk",
  1730. .parent_names = (const char *[]){
  1731. "csi0_clk_src",
  1732. },
  1733. .num_parents = 1,
  1734. .flags = CLK_SET_RATE_PARENT,
  1735. .ops = &clk_branch2_ops,
  1736. },
  1737. },
  1738. };
  1739. static struct clk_branch gcc_camss_csi0pix_clk = {
  1740. .halt_reg = 0x4e058,
  1741. .clkr = {
  1742. .enable_reg = 0x4e058,
  1743. .enable_mask = BIT(0),
  1744. .hw.init = &(struct clk_init_data){
  1745. .name = "gcc_camss_csi0pix_clk",
  1746. .parent_names = (const char *[]){
  1747. "csi0_clk_src",
  1748. },
  1749. .num_parents = 1,
  1750. .flags = CLK_SET_RATE_PARENT,
  1751. .ops = &clk_branch2_ops,
  1752. },
  1753. },
  1754. };
  1755. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1756. .halt_reg = 0x4e050,
  1757. .clkr = {
  1758. .enable_reg = 0x4e050,
  1759. .enable_mask = BIT(0),
  1760. .hw.init = &(struct clk_init_data){
  1761. .name = "gcc_camss_csi0rdi_clk",
  1762. .parent_names = (const char *[]){
  1763. "csi0_clk_src",
  1764. },
  1765. .num_parents = 1,
  1766. .flags = CLK_SET_RATE_PARENT,
  1767. .ops = &clk_branch2_ops,
  1768. },
  1769. },
  1770. };
  1771. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1772. .halt_reg = 0x4f040,
  1773. .clkr = {
  1774. .enable_reg = 0x4f040,
  1775. .enable_mask = BIT(0),
  1776. .hw.init = &(struct clk_init_data){
  1777. .name = "gcc_camss_csi1_ahb_clk",
  1778. .parent_names = (const char *[]){
  1779. "camss_ahb_clk_src",
  1780. },
  1781. .num_parents = 1,
  1782. .flags = CLK_SET_RATE_PARENT,
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch gcc_camss_csi1_clk = {
  1788. .halt_reg = 0x4f03c,
  1789. .clkr = {
  1790. .enable_reg = 0x4f03c,
  1791. .enable_mask = BIT(0),
  1792. .hw.init = &(struct clk_init_data){
  1793. .name = "gcc_camss_csi1_clk",
  1794. .parent_names = (const char *[]){
  1795. "csi1_clk_src",
  1796. },
  1797. .num_parents = 1,
  1798. .flags = CLK_SET_RATE_PARENT,
  1799. .ops = &clk_branch2_ops,
  1800. },
  1801. },
  1802. };
  1803. static struct clk_branch gcc_camss_csi1phy_clk = {
  1804. .halt_reg = 0x4f048,
  1805. .clkr = {
  1806. .enable_reg = 0x4f048,
  1807. .enable_mask = BIT(0),
  1808. .hw.init = &(struct clk_init_data){
  1809. .name = "gcc_camss_csi1phy_clk",
  1810. .parent_names = (const char *[]){
  1811. "csi1_clk_src",
  1812. },
  1813. .num_parents = 1,
  1814. .flags = CLK_SET_RATE_PARENT,
  1815. .ops = &clk_branch2_ops,
  1816. },
  1817. },
  1818. };
  1819. static struct clk_branch gcc_camss_csi1pix_clk = {
  1820. .halt_reg = 0x4f058,
  1821. .clkr = {
  1822. .enable_reg = 0x4f058,
  1823. .enable_mask = BIT(0),
  1824. .hw.init = &(struct clk_init_data){
  1825. .name = "gcc_camss_csi1pix_clk",
  1826. .parent_names = (const char *[]){
  1827. "csi1_clk_src",
  1828. },
  1829. .num_parents = 1,
  1830. .flags = CLK_SET_RATE_PARENT,
  1831. .ops = &clk_branch2_ops,
  1832. },
  1833. },
  1834. };
  1835. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1836. .halt_reg = 0x4f050,
  1837. .clkr = {
  1838. .enable_reg = 0x4f050,
  1839. .enable_mask = BIT(0),
  1840. .hw.init = &(struct clk_init_data){
  1841. .name = "gcc_camss_csi1rdi_clk",
  1842. .parent_names = (const char *[]){
  1843. "csi1_clk_src",
  1844. },
  1845. .num_parents = 1,
  1846. .flags = CLK_SET_RATE_PARENT,
  1847. .ops = &clk_branch2_ops,
  1848. },
  1849. },
  1850. };
  1851. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1852. .halt_reg = 0x58050,
  1853. .clkr = {
  1854. .enable_reg = 0x58050,
  1855. .enable_mask = BIT(0),
  1856. .hw.init = &(struct clk_init_data){
  1857. .name = "gcc_camss_csi_vfe0_clk",
  1858. .parent_names = (const char *[]){
  1859. "vfe0_clk_src",
  1860. },
  1861. .num_parents = 1,
  1862. .flags = CLK_SET_RATE_PARENT,
  1863. .ops = &clk_branch2_ops,
  1864. },
  1865. },
  1866. };
  1867. static struct clk_branch gcc_camss_gp0_clk = {
  1868. .halt_reg = 0x54018,
  1869. .clkr = {
  1870. .enable_reg = 0x54018,
  1871. .enable_mask = BIT(0),
  1872. .hw.init = &(struct clk_init_data){
  1873. .name = "gcc_camss_gp0_clk",
  1874. .parent_names = (const char *[]){
  1875. "camss_gp0_clk_src",
  1876. },
  1877. .num_parents = 1,
  1878. .flags = CLK_SET_RATE_PARENT,
  1879. .ops = &clk_branch2_ops,
  1880. },
  1881. },
  1882. };
  1883. static struct clk_branch gcc_camss_gp1_clk = {
  1884. .halt_reg = 0x55018,
  1885. .clkr = {
  1886. .enable_reg = 0x55018,
  1887. .enable_mask = BIT(0),
  1888. .hw.init = &(struct clk_init_data){
  1889. .name = "gcc_camss_gp1_clk",
  1890. .parent_names = (const char *[]){
  1891. "camss_gp1_clk_src",
  1892. },
  1893. .num_parents = 1,
  1894. .flags = CLK_SET_RATE_PARENT,
  1895. .ops = &clk_branch2_ops,
  1896. },
  1897. },
  1898. };
  1899. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1900. .halt_reg = 0x50004,
  1901. .clkr = {
  1902. .enable_reg = 0x50004,
  1903. .enable_mask = BIT(0),
  1904. .hw.init = &(struct clk_init_data){
  1905. .name = "gcc_camss_ispif_ahb_clk",
  1906. .parent_names = (const char *[]){
  1907. "camss_ahb_clk_src",
  1908. },
  1909. .num_parents = 1,
  1910. .flags = CLK_SET_RATE_PARENT,
  1911. .ops = &clk_branch2_ops,
  1912. },
  1913. },
  1914. };
  1915. static struct clk_branch gcc_camss_jpeg0_clk = {
  1916. .halt_reg = 0x57020,
  1917. .clkr = {
  1918. .enable_reg = 0x57020,
  1919. .enable_mask = BIT(0),
  1920. .hw.init = &(struct clk_init_data){
  1921. .name = "gcc_camss_jpeg0_clk",
  1922. .parent_names = (const char *[]){
  1923. "jpeg0_clk_src",
  1924. },
  1925. .num_parents = 1,
  1926. .flags = CLK_SET_RATE_PARENT,
  1927. .ops = &clk_branch2_ops,
  1928. },
  1929. },
  1930. };
  1931. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  1932. .halt_reg = 0x57024,
  1933. .clkr = {
  1934. .enable_reg = 0x57024,
  1935. .enable_mask = BIT(0),
  1936. .hw.init = &(struct clk_init_data){
  1937. .name = "gcc_camss_jpeg_ahb_clk",
  1938. .parent_names = (const char *[]){
  1939. "camss_ahb_clk_src",
  1940. },
  1941. .num_parents = 1,
  1942. .flags = CLK_SET_RATE_PARENT,
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  1948. .halt_reg = 0x57028,
  1949. .clkr = {
  1950. .enable_reg = 0x57028,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data){
  1953. .name = "gcc_camss_jpeg_axi_clk",
  1954. .parent_names = (const char *[]){
  1955. "system_noc_bfdcd_clk_src",
  1956. },
  1957. .num_parents = 1,
  1958. .flags = CLK_SET_RATE_PARENT,
  1959. .ops = &clk_branch2_ops,
  1960. },
  1961. },
  1962. };
  1963. static struct clk_branch gcc_camss_mclk0_clk = {
  1964. .halt_reg = 0x52018,
  1965. .clkr = {
  1966. .enable_reg = 0x52018,
  1967. .enable_mask = BIT(0),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "gcc_camss_mclk0_clk",
  1970. .parent_names = (const char *[]){
  1971. "mclk0_clk_src",
  1972. },
  1973. .num_parents = 1,
  1974. .flags = CLK_SET_RATE_PARENT,
  1975. .ops = &clk_branch2_ops,
  1976. },
  1977. },
  1978. };
  1979. static struct clk_branch gcc_camss_mclk1_clk = {
  1980. .halt_reg = 0x53018,
  1981. .clkr = {
  1982. .enable_reg = 0x53018,
  1983. .enable_mask = BIT(0),
  1984. .hw.init = &(struct clk_init_data){
  1985. .name = "gcc_camss_mclk1_clk",
  1986. .parent_names = (const char *[]){
  1987. "mclk1_clk_src",
  1988. },
  1989. .num_parents = 1,
  1990. .flags = CLK_SET_RATE_PARENT,
  1991. .ops = &clk_branch2_ops,
  1992. },
  1993. },
  1994. };
  1995. static struct clk_branch gcc_camss_micro_ahb_clk = {
  1996. .halt_reg = 0x5600c,
  1997. .clkr = {
  1998. .enable_reg = 0x5600c,
  1999. .enable_mask = BIT(0),
  2000. .hw.init = &(struct clk_init_data){
  2001. .name = "gcc_camss_micro_ahb_clk",
  2002. .parent_names = (const char *[]){
  2003. "camss_ahb_clk_src",
  2004. },
  2005. .num_parents = 1,
  2006. .flags = CLK_SET_RATE_PARENT,
  2007. .ops = &clk_branch2_ops,
  2008. },
  2009. },
  2010. };
  2011. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  2012. .halt_reg = 0x4e01c,
  2013. .clkr = {
  2014. .enable_reg = 0x4e01c,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "gcc_camss_csi0phytimer_clk",
  2018. .parent_names = (const char *[]){
  2019. "csi0phytimer_clk_src",
  2020. },
  2021. .num_parents = 1,
  2022. .flags = CLK_SET_RATE_PARENT,
  2023. .ops = &clk_branch2_ops,
  2024. },
  2025. },
  2026. };
  2027. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  2028. .halt_reg = 0x4f01c,
  2029. .clkr = {
  2030. .enable_reg = 0x4f01c,
  2031. .enable_mask = BIT(0),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "gcc_camss_csi1phytimer_clk",
  2034. .parent_names = (const char *[]){
  2035. "csi1phytimer_clk_src",
  2036. },
  2037. .num_parents = 1,
  2038. .flags = CLK_SET_RATE_PARENT,
  2039. .ops = &clk_branch2_ops,
  2040. },
  2041. },
  2042. };
  2043. static struct clk_branch gcc_camss_ahb_clk = {
  2044. .halt_reg = 0x5a014,
  2045. .clkr = {
  2046. .enable_reg = 0x5a014,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(struct clk_init_data){
  2049. .name = "gcc_camss_ahb_clk",
  2050. .parent_names = (const char *[]){
  2051. "camss_ahb_clk_src",
  2052. },
  2053. .num_parents = 1,
  2054. .flags = CLK_SET_RATE_PARENT,
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch gcc_camss_top_ahb_clk = {
  2060. .halt_reg = 0x56004,
  2061. .clkr = {
  2062. .enable_reg = 0x56004,
  2063. .enable_mask = BIT(0),
  2064. .hw.init = &(struct clk_init_data){
  2065. .name = "gcc_camss_top_ahb_clk",
  2066. .parent_names = (const char *[]){
  2067. "pcnoc_bfdcd_clk_src",
  2068. },
  2069. .num_parents = 1,
  2070. .flags = CLK_SET_RATE_PARENT,
  2071. .ops = &clk_branch2_ops,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  2076. .halt_reg = 0x58040,
  2077. .clkr = {
  2078. .enable_reg = 0x58040,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "gcc_camss_cpp_ahb_clk",
  2082. .parent_names = (const char *[]){
  2083. "camss_ahb_clk_src",
  2084. },
  2085. .num_parents = 1,
  2086. .flags = CLK_SET_RATE_PARENT,
  2087. .ops = &clk_branch2_ops,
  2088. },
  2089. },
  2090. };
  2091. static struct clk_branch gcc_camss_cpp_clk = {
  2092. .halt_reg = 0x5803c,
  2093. .clkr = {
  2094. .enable_reg = 0x5803c,
  2095. .enable_mask = BIT(0),
  2096. .hw.init = &(struct clk_init_data){
  2097. .name = "gcc_camss_cpp_clk",
  2098. .parent_names = (const char *[]){
  2099. "cpp_clk_src",
  2100. },
  2101. .num_parents = 1,
  2102. .flags = CLK_SET_RATE_PARENT,
  2103. .ops = &clk_branch2_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch gcc_camss_vfe0_clk = {
  2108. .halt_reg = 0x58038,
  2109. .clkr = {
  2110. .enable_reg = 0x58038,
  2111. .enable_mask = BIT(0),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "gcc_camss_vfe0_clk",
  2114. .parent_names = (const char *[]){
  2115. "vfe0_clk_src",
  2116. },
  2117. .num_parents = 1,
  2118. .flags = CLK_SET_RATE_PARENT,
  2119. .ops = &clk_branch2_ops,
  2120. },
  2121. },
  2122. };
  2123. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  2124. .halt_reg = 0x58044,
  2125. .clkr = {
  2126. .enable_reg = 0x58044,
  2127. .enable_mask = BIT(0),
  2128. .hw.init = &(struct clk_init_data){
  2129. .name = "gcc_camss_vfe_ahb_clk",
  2130. .parent_names = (const char *[]){
  2131. "camss_ahb_clk_src",
  2132. },
  2133. .num_parents = 1,
  2134. .flags = CLK_SET_RATE_PARENT,
  2135. .ops = &clk_branch2_ops,
  2136. },
  2137. },
  2138. };
  2139. static struct clk_branch gcc_camss_vfe_axi_clk = {
  2140. .halt_reg = 0x58048,
  2141. .clkr = {
  2142. .enable_reg = 0x58048,
  2143. .enable_mask = BIT(0),
  2144. .hw.init = &(struct clk_init_data){
  2145. .name = "gcc_camss_vfe_axi_clk",
  2146. .parent_names = (const char *[]){
  2147. "system_noc_bfdcd_clk_src",
  2148. },
  2149. .num_parents = 1,
  2150. .flags = CLK_SET_RATE_PARENT,
  2151. .ops = &clk_branch2_ops,
  2152. },
  2153. },
  2154. };
  2155. static struct clk_branch gcc_crypto_ahb_clk = {
  2156. .halt_reg = 0x16024,
  2157. .halt_check = BRANCH_HALT_VOTED,
  2158. .clkr = {
  2159. .enable_reg = 0x45004,
  2160. .enable_mask = BIT(0),
  2161. .hw.init = &(struct clk_init_data){
  2162. .name = "gcc_crypto_ahb_clk",
  2163. .parent_names = (const char *[]){
  2164. "pcnoc_bfdcd_clk_src",
  2165. },
  2166. .num_parents = 1,
  2167. .flags = CLK_SET_RATE_PARENT,
  2168. .ops = &clk_branch2_ops,
  2169. },
  2170. },
  2171. };
  2172. static struct clk_branch gcc_crypto_axi_clk = {
  2173. .halt_reg = 0x16020,
  2174. .halt_check = BRANCH_HALT_VOTED,
  2175. .clkr = {
  2176. .enable_reg = 0x45004,
  2177. .enable_mask = BIT(1),
  2178. .hw.init = &(struct clk_init_data){
  2179. .name = "gcc_crypto_axi_clk",
  2180. .parent_names = (const char *[]){
  2181. "pcnoc_bfdcd_clk_src",
  2182. },
  2183. .num_parents = 1,
  2184. .flags = CLK_SET_RATE_PARENT,
  2185. .ops = &clk_branch2_ops,
  2186. },
  2187. },
  2188. };
  2189. static struct clk_branch gcc_crypto_clk = {
  2190. .halt_reg = 0x1601c,
  2191. .halt_check = BRANCH_HALT_VOTED,
  2192. .clkr = {
  2193. .enable_reg = 0x45004,
  2194. .enable_mask = BIT(2),
  2195. .hw.init = &(struct clk_init_data){
  2196. .name = "gcc_crypto_clk",
  2197. .parent_names = (const char *[]){
  2198. "crypto_clk_src",
  2199. },
  2200. .num_parents = 1,
  2201. .flags = CLK_SET_RATE_PARENT,
  2202. .ops = &clk_branch2_ops,
  2203. },
  2204. },
  2205. };
  2206. static struct clk_branch gcc_oxili_gmem_clk = {
  2207. .halt_reg = 0x59024,
  2208. .clkr = {
  2209. .enable_reg = 0x59024,
  2210. .enable_mask = BIT(0),
  2211. .hw.init = &(struct clk_init_data){
  2212. .name = "gcc_oxili_gmem_clk",
  2213. .parent_names = (const char *[]){
  2214. "gfx3d_clk_src",
  2215. },
  2216. .num_parents = 1,
  2217. .flags = CLK_SET_RATE_PARENT,
  2218. .ops = &clk_branch2_ops,
  2219. },
  2220. },
  2221. };
  2222. static struct clk_branch gcc_gp1_clk = {
  2223. .halt_reg = 0x08000,
  2224. .clkr = {
  2225. .enable_reg = 0x08000,
  2226. .enable_mask = BIT(0),
  2227. .hw.init = &(struct clk_init_data){
  2228. .name = "gcc_gp1_clk",
  2229. .parent_names = (const char *[]){
  2230. "gp1_clk_src",
  2231. },
  2232. .num_parents = 1,
  2233. .flags = CLK_SET_RATE_PARENT,
  2234. .ops = &clk_branch2_ops,
  2235. },
  2236. },
  2237. };
  2238. static struct clk_branch gcc_gp2_clk = {
  2239. .halt_reg = 0x09000,
  2240. .clkr = {
  2241. .enable_reg = 0x09000,
  2242. .enable_mask = BIT(0),
  2243. .hw.init = &(struct clk_init_data){
  2244. .name = "gcc_gp2_clk",
  2245. .parent_names = (const char *[]){
  2246. "gp2_clk_src",
  2247. },
  2248. .num_parents = 1,
  2249. .flags = CLK_SET_RATE_PARENT,
  2250. .ops = &clk_branch2_ops,
  2251. },
  2252. },
  2253. };
  2254. static struct clk_branch gcc_gp3_clk = {
  2255. .halt_reg = 0x0a000,
  2256. .clkr = {
  2257. .enable_reg = 0x0a000,
  2258. .enable_mask = BIT(0),
  2259. .hw.init = &(struct clk_init_data){
  2260. .name = "gcc_gp3_clk",
  2261. .parent_names = (const char *[]){
  2262. "gp3_clk_src",
  2263. },
  2264. .num_parents = 1,
  2265. .flags = CLK_SET_RATE_PARENT,
  2266. .ops = &clk_branch2_ops,
  2267. },
  2268. },
  2269. };
  2270. static struct clk_branch gcc_mdss_ahb_clk = {
  2271. .halt_reg = 0x4d07c,
  2272. .clkr = {
  2273. .enable_reg = 0x4d07c,
  2274. .enable_mask = BIT(0),
  2275. .hw.init = &(struct clk_init_data){
  2276. .name = "gcc_mdss_ahb_clk",
  2277. .parent_names = (const char *[]){
  2278. "pcnoc_bfdcd_clk_src",
  2279. },
  2280. .num_parents = 1,
  2281. .flags = CLK_SET_RATE_PARENT,
  2282. .ops = &clk_branch2_ops,
  2283. },
  2284. },
  2285. };
  2286. static struct clk_branch gcc_mdss_axi_clk = {
  2287. .halt_reg = 0x4d080,
  2288. .clkr = {
  2289. .enable_reg = 0x4d080,
  2290. .enable_mask = BIT(0),
  2291. .hw.init = &(struct clk_init_data){
  2292. .name = "gcc_mdss_axi_clk",
  2293. .parent_names = (const char *[]){
  2294. "system_noc_bfdcd_clk_src",
  2295. },
  2296. .num_parents = 1,
  2297. .flags = CLK_SET_RATE_PARENT,
  2298. .ops = &clk_branch2_ops,
  2299. },
  2300. },
  2301. };
  2302. static struct clk_branch gcc_mdss_byte0_clk = {
  2303. .halt_reg = 0x4d094,
  2304. .clkr = {
  2305. .enable_reg = 0x4d094,
  2306. .enable_mask = BIT(0),
  2307. .hw.init = &(struct clk_init_data){
  2308. .name = "gcc_mdss_byte0_clk",
  2309. .parent_names = (const char *[]){
  2310. "byte0_clk_src",
  2311. },
  2312. .num_parents = 1,
  2313. .flags = CLK_SET_RATE_PARENT,
  2314. .ops = &clk_branch2_ops,
  2315. },
  2316. },
  2317. };
  2318. static struct clk_branch gcc_mdss_esc0_clk = {
  2319. .halt_reg = 0x4d098,
  2320. .clkr = {
  2321. .enable_reg = 0x4d098,
  2322. .enable_mask = BIT(0),
  2323. .hw.init = &(struct clk_init_data){
  2324. .name = "gcc_mdss_esc0_clk",
  2325. .parent_names = (const char *[]){
  2326. "esc0_clk_src",
  2327. },
  2328. .num_parents = 1,
  2329. .flags = CLK_SET_RATE_PARENT,
  2330. .ops = &clk_branch2_ops,
  2331. },
  2332. },
  2333. };
  2334. static struct clk_branch gcc_mdss_mdp_clk = {
  2335. .halt_reg = 0x4D088,
  2336. .clkr = {
  2337. .enable_reg = 0x4D088,
  2338. .enable_mask = BIT(0),
  2339. .hw.init = &(struct clk_init_data){
  2340. .name = "gcc_mdss_mdp_clk",
  2341. .parent_names = (const char *[]){
  2342. "mdp_clk_src",
  2343. },
  2344. .num_parents = 1,
  2345. .flags = CLK_SET_RATE_PARENT,
  2346. .ops = &clk_branch2_ops,
  2347. },
  2348. },
  2349. };
  2350. static struct clk_branch gcc_mdss_pclk0_clk = {
  2351. .halt_reg = 0x4d084,
  2352. .clkr = {
  2353. .enable_reg = 0x4d084,
  2354. .enable_mask = BIT(0),
  2355. .hw.init = &(struct clk_init_data){
  2356. .name = "gcc_mdss_pclk0_clk",
  2357. .parent_names = (const char *[]){
  2358. "pclk0_clk_src",
  2359. },
  2360. .num_parents = 1,
  2361. .flags = CLK_SET_RATE_PARENT,
  2362. .ops = &clk_branch2_ops,
  2363. },
  2364. },
  2365. };
  2366. static struct clk_branch gcc_mdss_vsync_clk = {
  2367. .halt_reg = 0x4d090,
  2368. .clkr = {
  2369. .enable_reg = 0x4d090,
  2370. .enable_mask = BIT(0),
  2371. .hw.init = &(struct clk_init_data){
  2372. .name = "gcc_mdss_vsync_clk",
  2373. .parent_names = (const char *[]){
  2374. "vsync_clk_src",
  2375. },
  2376. .num_parents = 1,
  2377. .flags = CLK_SET_RATE_PARENT,
  2378. .ops = &clk_branch2_ops,
  2379. },
  2380. },
  2381. };
  2382. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2383. .halt_reg = 0x49000,
  2384. .clkr = {
  2385. .enable_reg = 0x49000,
  2386. .enable_mask = BIT(0),
  2387. .hw.init = &(struct clk_init_data){
  2388. .name = "gcc_mss_cfg_ahb_clk",
  2389. .parent_names = (const char *[]){
  2390. "pcnoc_bfdcd_clk_src",
  2391. },
  2392. .num_parents = 1,
  2393. .flags = CLK_SET_RATE_PARENT,
  2394. .ops = &clk_branch2_ops,
  2395. },
  2396. },
  2397. };
  2398. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2399. .halt_reg = 0x49004,
  2400. .clkr = {
  2401. .enable_reg = 0x49004,
  2402. .enable_mask = BIT(0),
  2403. .hw.init = &(struct clk_init_data){
  2404. .name = "gcc_mss_q6_bimc_axi_clk",
  2405. .parent_names = (const char *[]){
  2406. "bimc_ddr_clk_src",
  2407. },
  2408. .num_parents = 1,
  2409. .flags = CLK_SET_RATE_PARENT,
  2410. .ops = &clk_branch2_ops,
  2411. },
  2412. },
  2413. };
  2414. static struct clk_branch gcc_oxili_ahb_clk = {
  2415. .halt_reg = 0x59028,
  2416. .clkr = {
  2417. .enable_reg = 0x59028,
  2418. .enable_mask = BIT(0),
  2419. .hw.init = &(struct clk_init_data){
  2420. .name = "gcc_oxili_ahb_clk",
  2421. .parent_names = (const char *[]){
  2422. "pcnoc_bfdcd_clk_src",
  2423. },
  2424. .num_parents = 1,
  2425. .flags = CLK_SET_RATE_PARENT,
  2426. .ops = &clk_branch2_ops,
  2427. },
  2428. },
  2429. };
  2430. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2431. .halt_reg = 0x59020,
  2432. .clkr = {
  2433. .enable_reg = 0x59020,
  2434. .enable_mask = BIT(0),
  2435. .hw.init = &(struct clk_init_data){
  2436. .name = "gcc_oxili_gfx3d_clk",
  2437. .parent_names = (const char *[]){
  2438. "gfx3d_clk_src",
  2439. },
  2440. .num_parents = 1,
  2441. .flags = CLK_SET_RATE_PARENT,
  2442. .ops = &clk_branch2_ops,
  2443. },
  2444. },
  2445. };
  2446. static struct clk_branch gcc_pdm2_clk = {
  2447. .halt_reg = 0x4400c,
  2448. .clkr = {
  2449. .enable_reg = 0x4400c,
  2450. .enable_mask = BIT(0),
  2451. .hw.init = &(struct clk_init_data){
  2452. .name = "gcc_pdm2_clk",
  2453. .parent_names = (const char *[]){
  2454. "pdm2_clk_src",
  2455. },
  2456. .num_parents = 1,
  2457. .flags = CLK_SET_RATE_PARENT,
  2458. .ops = &clk_branch2_ops,
  2459. },
  2460. },
  2461. };
  2462. static struct clk_branch gcc_pdm_ahb_clk = {
  2463. .halt_reg = 0x44004,
  2464. .clkr = {
  2465. .enable_reg = 0x44004,
  2466. .enable_mask = BIT(0),
  2467. .hw.init = &(struct clk_init_data){
  2468. .name = "gcc_pdm_ahb_clk",
  2469. .parent_names = (const char *[]){
  2470. "pcnoc_bfdcd_clk_src",
  2471. },
  2472. .num_parents = 1,
  2473. .flags = CLK_SET_RATE_PARENT,
  2474. .ops = &clk_branch2_ops,
  2475. },
  2476. },
  2477. };
  2478. static struct clk_branch gcc_prng_ahb_clk = {
  2479. .halt_reg = 0x13004,
  2480. .halt_check = BRANCH_HALT_VOTED,
  2481. .clkr = {
  2482. .enable_reg = 0x45004,
  2483. .enable_mask = BIT(8),
  2484. .hw.init = &(struct clk_init_data){
  2485. .name = "gcc_prng_ahb_clk",
  2486. .parent_names = (const char *[]){
  2487. "pcnoc_bfdcd_clk_src",
  2488. },
  2489. .num_parents = 1,
  2490. .ops = &clk_branch2_ops,
  2491. },
  2492. },
  2493. };
  2494. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2495. .halt_reg = 0x4201c,
  2496. .clkr = {
  2497. .enable_reg = 0x4201c,
  2498. .enable_mask = BIT(0),
  2499. .hw.init = &(struct clk_init_data){
  2500. .name = "gcc_sdcc1_ahb_clk",
  2501. .parent_names = (const char *[]){
  2502. "pcnoc_bfdcd_clk_src",
  2503. },
  2504. .num_parents = 1,
  2505. .flags = CLK_SET_RATE_PARENT,
  2506. .ops = &clk_branch2_ops,
  2507. },
  2508. },
  2509. };
  2510. static struct clk_branch gcc_sdcc1_apps_clk = {
  2511. .halt_reg = 0x42018,
  2512. .clkr = {
  2513. .enable_reg = 0x42018,
  2514. .enable_mask = BIT(0),
  2515. .hw.init = &(struct clk_init_data){
  2516. .name = "gcc_sdcc1_apps_clk",
  2517. .parent_names = (const char *[]){
  2518. "sdcc1_apps_clk_src",
  2519. },
  2520. .num_parents = 1,
  2521. .flags = CLK_SET_RATE_PARENT,
  2522. .ops = &clk_branch2_ops,
  2523. },
  2524. },
  2525. };
  2526. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2527. .halt_reg = 0x4301c,
  2528. .clkr = {
  2529. .enable_reg = 0x4301c,
  2530. .enable_mask = BIT(0),
  2531. .hw.init = &(struct clk_init_data){
  2532. .name = "gcc_sdcc2_ahb_clk",
  2533. .parent_names = (const char *[]){
  2534. "pcnoc_bfdcd_clk_src",
  2535. },
  2536. .num_parents = 1,
  2537. .flags = CLK_SET_RATE_PARENT,
  2538. .ops = &clk_branch2_ops,
  2539. },
  2540. },
  2541. };
  2542. static struct clk_branch gcc_sdcc2_apps_clk = {
  2543. .halt_reg = 0x43018,
  2544. .clkr = {
  2545. .enable_reg = 0x43018,
  2546. .enable_mask = BIT(0),
  2547. .hw.init = &(struct clk_init_data){
  2548. .name = "gcc_sdcc2_apps_clk",
  2549. .parent_names = (const char *[]){
  2550. "sdcc2_apps_clk_src",
  2551. },
  2552. .num_parents = 1,
  2553. .flags = CLK_SET_RATE_PARENT,
  2554. .ops = &clk_branch2_ops,
  2555. },
  2556. },
  2557. };
  2558. static struct clk_rcg2 bimc_ddr_clk_src = {
  2559. .cmd_rcgr = 0x32004,
  2560. .hid_width = 5,
  2561. .parent_map = gcc_xo_gpll0_bimc_map,
  2562. .clkr.hw.init = &(struct clk_init_data){
  2563. .name = "bimc_ddr_clk_src",
  2564. .parent_names = gcc_xo_gpll0_bimc,
  2565. .num_parents = 3,
  2566. .ops = &clk_rcg2_ops,
  2567. .flags = CLK_GET_RATE_NOCACHE,
  2568. },
  2569. };
  2570. static struct clk_branch gcc_apss_tcu_clk = {
  2571. .halt_reg = 0x12018,
  2572. .clkr = {
  2573. .enable_reg = 0x4500c,
  2574. .enable_mask = BIT(1),
  2575. .hw.init = &(struct clk_init_data){
  2576. .name = "gcc_apss_tcu_clk",
  2577. .parent_names = (const char *[]){
  2578. "bimc_ddr_clk_src",
  2579. },
  2580. .num_parents = 1,
  2581. .ops = &clk_branch2_ops,
  2582. },
  2583. },
  2584. };
  2585. static struct clk_branch gcc_gfx_tcu_clk = {
  2586. .halt_reg = 0x12020,
  2587. .clkr = {
  2588. .enable_reg = 0x4500c,
  2589. .enable_mask = BIT(2),
  2590. .hw.init = &(struct clk_init_data){
  2591. .name = "gcc_gfx_tcu_clk",
  2592. .parent_names = (const char *[]){
  2593. "bimc_ddr_clk_src",
  2594. },
  2595. .num_parents = 1,
  2596. .ops = &clk_branch2_ops,
  2597. },
  2598. },
  2599. };
  2600. static struct clk_branch gcc_gtcu_ahb_clk = {
  2601. .halt_reg = 0x12044,
  2602. .clkr = {
  2603. .enable_reg = 0x4500c,
  2604. .enable_mask = BIT(13),
  2605. .hw.init = &(struct clk_init_data){
  2606. .name = "gcc_gtcu_ahb_clk",
  2607. .parent_names = (const char *[]){
  2608. "pcnoc_bfdcd_clk_src",
  2609. },
  2610. .num_parents = 1,
  2611. .flags = CLK_SET_RATE_PARENT,
  2612. .ops = &clk_branch2_ops,
  2613. },
  2614. },
  2615. };
  2616. static struct clk_branch gcc_bimc_gfx_clk = {
  2617. .halt_reg = 0x31024,
  2618. .clkr = {
  2619. .enable_reg = 0x31024,
  2620. .enable_mask = BIT(0),
  2621. .hw.init = &(struct clk_init_data){
  2622. .name = "gcc_bimc_gfx_clk",
  2623. .parent_names = (const char *[]){
  2624. "bimc_gpu_clk_src",
  2625. },
  2626. .num_parents = 1,
  2627. .flags = CLK_SET_RATE_PARENT,
  2628. .ops = &clk_branch2_ops,
  2629. },
  2630. },
  2631. };
  2632. static struct clk_branch gcc_bimc_gpu_clk = {
  2633. .halt_reg = 0x31040,
  2634. .clkr = {
  2635. .enable_reg = 0x31040,
  2636. .enable_mask = BIT(0),
  2637. .hw.init = &(struct clk_init_data){
  2638. .name = "gcc_bimc_gpu_clk",
  2639. .parent_names = (const char *[]){
  2640. "bimc_gpu_clk_src",
  2641. },
  2642. .num_parents = 1,
  2643. .flags = CLK_SET_RATE_PARENT,
  2644. .ops = &clk_branch2_ops,
  2645. },
  2646. },
  2647. };
  2648. static struct clk_branch gcc_jpeg_tbu_clk = {
  2649. .halt_reg = 0x12034,
  2650. .clkr = {
  2651. .enable_reg = 0x4500c,
  2652. .enable_mask = BIT(10),
  2653. .hw.init = &(struct clk_init_data){
  2654. .name = "gcc_jpeg_tbu_clk",
  2655. .parent_names = (const char *[]){
  2656. "system_noc_bfdcd_clk_src",
  2657. },
  2658. .num_parents = 1,
  2659. .flags = CLK_SET_RATE_PARENT,
  2660. .ops = &clk_branch2_ops,
  2661. },
  2662. },
  2663. };
  2664. static struct clk_branch gcc_mdp_tbu_clk = {
  2665. .halt_reg = 0x1201c,
  2666. .clkr = {
  2667. .enable_reg = 0x4500c,
  2668. .enable_mask = BIT(4),
  2669. .hw.init = &(struct clk_init_data){
  2670. .name = "gcc_mdp_tbu_clk",
  2671. .parent_names = (const char *[]){
  2672. "system_noc_bfdcd_clk_src",
  2673. },
  2674. .num_parents = 1,
  2675. .flags = CLK_SET_RATE_PARENT,
  2676. .ops = &clk_branch2_ops,
  2677. },
  2678. },
  2679. };
  2680. static struct clk_branch gcc_smmu_cfg_clk = {
  2681. .halt_reg = 0x12038,
  2682. .clkr = {
  2683. .enable_reg = 0x4500c,
  2684. .enable_mask = BIT(12),
  2685. .hw.init = &(struct clk_init_data){
  2686. .name = "gcc_smmu_cfg_clk",
  2687. .parent_names = (const char *[]){
  2688. "pcnoc_bfdcd_clk_src",
  2689. },
  2690. .num_parents = 1,
  2691. .flags = CLK_SET_RATE_PARENT,
  2692. .ops = &clk_branch2_ops,
  2693. },
  2694. },
  2695. };
  2696. static struct clk_branch gcc_venus_tbu_clk = {
  2697. .halt_reg = 0x12014,
  2698. .clkr = {
  2699. .enable_reg = 0x4500c,
  2700. .enable_mask = BIT(5),
  2701. .hw.init = &(struct clk_init_data){
  2702. .name = "gcc_venus_tbu_clk",
  2703. .parent_names = (const char *[]){
  2704. "system_noc_bfdcd_clk_src",
  2705. },
  2706. .num_parents = 1,
  2707. .flags = CLK_SET_RATE_PARENT,
  2708. .ops = &clk_branch2_ops,
  2709. },
  2710. },
  2711. };
  2712. static struct clk_branch gcc_vfe_tbu_clk = {
  2713. .halt_reg = 0x1203c,
  2714. .clkr = {
  2715. .enable_reg = 0x4500c,
  2716. .enable_mask = BIT(9),
  2717. .hw.init = &(struct clk_init_data){
  2718. .name = "gcc_vfe_tbu_clk",
  2719. .parent_names = (const char *[]){
  2720. "system_noc_bfdcd_clk_src",
  2721. },
  2722. .num_parents = 1,
  2723. .flags = CLK_SET_RATE_PARENT,
  2724. .ops = &clk_branch2_ops,
  2725. },
  2726. },
  2727. };
  2728. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2729. .halt_reg = 0x4102c,
  2730. .clkr = {
  2731. .enable_reg = 0x4102c,
  2732. .enable_mask = BIT(0),
  2733. .hw.init = &(struct clk_init_data){
  2734. .name = "gcc_usb2a_phy_sleep_clk",
  2735. .parent_names = (const char *[]){
  2736. "sleep_clk_src",
  2737. },
  2738. .num_parents = 1,
  2739. .flags = CLK_SET_RATE_PARENT,
  2740. .ops = &clk_branch2_ops,
  2741. },
  2742. },
  2743. };
  2744. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2745. .halt_reg = 0x41008,
  2746. .clkr = {
  2747. .enable_reg = 0x41008,
  2748. .enable_mask = BIT(0),
  2749. .hw.init = &(struct clk_init_data){
  2750. .name = "gcc_usb_hs_ahb_clk",
  2751. .parent_names = (const char *[]){
  2752. "pcnoc_bfdcd_clk_src",
  2753. },
  2754. .num_parents = 1,
  2755. .flags = CLK_SET_RATE_PARENT,
  2756. .ops = &clk_branch2_ops,
  2757. },
  2758. },
  2759. };
  2760. static struct clk_branch gcc_usb_hs_system_clk = {
  2761. .halt_reg = 0x41004,
  2762. .clkr = {
  2763. .enable_reg = 0x41004,
  2764. .enable_mask = BIT(0),
  2765. .hw.init = &(struct clk_init_data){
  2766. .name = "gcc_usb_hs_system_clk",
  2767. .parent_names = (const char *[]){
  2768. "usb_hs_system_clk_src",
  2769. },
  2770. .num_parents = 1,
  2771. .flags = CLK_SET_RATE_PARENT,
  2772. .ops = &clk_branch2_ops,
  2773. },
  2774. },
  2775. };
  2776. static struct clk_branch gcc_venus0_ahb_clk = {
  2777. .halt_reg = 0x4c020,
  2778. .clkr = {
  2779. .enable_reg = 0x4c020,
  2780. .enable_mask = BIT(0),
  2781. .hw.init = &(struct clk_init_data){
  2782. .name = "gcc_venus0_ahb_clk",
  2783. .parent_names = (const char *[]){
  2784. "pcnoc_bfdcd_clk_src",
  2785. },
  2786. .num_parents = 1,
  2787. .flags = CLK_SET_RATE_PARENT,
  2788. .ops = &clk_branch2_ops,
  2789. },
  2790. },
  2791. };
  2792. static struct clk_branch gcc_venus0_axi_clk = {
  2793. .halt_reg = 0x4c024,
  2794. .clkr = {
  2795. .enable_reg = 0x4c024,
  2796. .enable_mask = BIT(0),
  2797. .hw.init = &(struct clk_init_data){
  2798. .name = "gcc_venus0_axi_clk",
  2799. .parent_names = (const char *[]){
  2800. "system_noc_bfdcd_clk_src",
  2801. },
  2802. .num_parents = 1,
  2803. .flags = CLK_SET_RATE_PARENT,
  2804. .ops = &clk_branch2_ops,
  2805. },
  2806. },
  2807. };
  2808. static struct clk_branch gcc_venus0_vcodec0_clk = {
  2809. .halt_reg = 0x4c01c,
  2810. .clkr = {
  2811. .enable_reg = 0x4c01c,
  2812. .enable_mask = BIT(0),
  2813. .hw.init = &(struct clk_init_data){
  2814. .name = "gcc_venus0_vcodec0_clk",
  2815. .parent_names = (const char *[]){
  2816. "vcodec0_clk_src",
  2817. },
  2818. .num_parents = 1,
  2819. .flags = CLK_SET_RATE_PARENT,
  2820. .ops = &clk_branch2_ops,
  2821. },
  2822. },
  2823. };
  2824. static struct gdsc venus_gdsc = {
  2825. .gdscr = 0x4c018,
  2826. .pd = {
  2827. .name = "venus",
  2828. },
  2829. .pwrsts = PWRSTS_OFF_ON,
  2830. };
  2831. static struct gdsc mdss_gdsc = {
  2832. .gdscr = 0x4d078,
  2833. .pd = {
  2834. .name = "mdss",
  2835. },
  2836. .pwrsts = PWRSTS_OFF_ON,
  2837. };
  2838. static struct gdsc jpeg_gdsc = {
  2839. .gdscr = 0x5701c,
  2840. .pd = {
  2841. .name = "jpeg",
  2842. },
  2843. .pwrsts = PWRSTS_OFF_ON,
  2844. };
  2845. static struct gdsc vfe_gdsc = {
  2846. .gdscr = 0x58034,
  2847. .pd = {
  2848. .name = "vfe",
  2849. },
  2850. .pwrsts = PWRSTS_OFF_ON,
  2851. };
  2852. static struct gdsc oxili_gdsc = {
  2853. .gdscr = 0x5901c,
  2854. .pd = {
  2855. .name = "oxili",
  2856. },
  2857. .pwrsts = PWRSTS_OFF_ON,
  2858. };
  2859. static struct clk_regmap *gcc_msm8916_clocks[] = {
  2860. [GPLL0] = &gpll0.clkr,
  2861. [GPLL0_VOTE] = &gpll0_vote,
  2862. [BIMC_PLL] = &bimc_pll.clkr,
  2863. [BIMC_PLL_VOTE] = &bimc_pll_vote,
  2864. [GPLL1] = &gpll1.clkr,
  2865. [GPLL1_VOTE] = &gpll1_vote,
  2866. [GPLL2] = &gpll2.clkr,
  2867. [GPLL2_VOTE] = &gpll2_vote,
  2868. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  2869. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  2870. [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
  2871. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2872. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2873. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2874. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2875. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2876. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2877. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2878. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2879. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2880. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2881. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2882. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2883. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2884. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2885. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2886. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2887. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2888. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2889. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2890. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2891. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2892. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2893. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2894. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2895. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2896. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2897. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2898. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2899. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  2900. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2901. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2902. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2903. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2904. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2905. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2906. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2907. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2908. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2909. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2910. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2911. [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
  2912. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2913. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2914. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2915. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2916. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2917. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2918. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2919. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2920. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2921. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2922. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2923. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2924. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2925. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2926. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2927. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2928. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2929. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2930. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2931. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  2932. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  2933. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  2934. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  2935. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  2936. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  2937. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  2938. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  2939. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  2940. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  2941. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  2942. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  2943. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  2944. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  2945. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  2946. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  2947. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  2948. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  2949. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  2950. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2951. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2952. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  2953. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  2954. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  2955. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  2956. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  2957. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  2958. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  2959. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  2960. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  2961. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  2962. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  2963. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  2964. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  2965. [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  2966. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2967. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2968. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2969. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  2970. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  2971. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  2972. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  2973. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  2974. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  2975. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  2976. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2977. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  2978. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  2979. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2980. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2981. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2982. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2983. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2984. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2985. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2986. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  2987. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  2988. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  2989. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  2990. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  2991. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  2992. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2993. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2994. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2995. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  2996. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  2997. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  2998. [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
  2999. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  3000. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  3001. [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
  3002. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3003. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  3004. [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
  3005. [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
  3006. [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
  3007. [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
  3008. [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
  3009. [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
  3010. [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
  3011. [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
  3012. [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
  3013. [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
  3014. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
  3015. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
  3016. [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
  3017. [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
  3018. [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
  3019. [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
  3020. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3021. };
  3022. static struct gdsc *gcc_msm8916_gdscs[] = {
  3023. [VENUS_GDSC] = &venus_gdsc,
  3024. [MDSS_GDSC] = &mdss_gdsc,
  3025. [JPEG_GDSC] = &jpeg_gdsc,
  3026. [VFE_GDSC] = &vfe_gdsc,
  3027. [OXILI_GDSC] = &oxili_gdsc,
  3028. };
  3029. static const struct qcom_reset_map gcc_msm8916_resets[] = {
  3030. [GCC_BLSP1_BCR] = { 0x01000 },
  3031. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  3032. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  3033. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  3034. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  3035. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  3036. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  3037. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  3038. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  3039. [GCC_IMEM_BCR] = { 0x0e000 },
  3040. [GCC_SMMU_BCR] = { 0x12000 },
  3041. [GCC_APSS_TCU_BCR] = { 0x12050 },
  3042. [GCC_SMMU_XPU_BCR] = { 0x12054 },
  3043. [GCC_PCNOC_TBU_BCR] = { 0x12058 },
  3044. [GCC_PRNG_BCR] = { 0x13000 },
  3045. [GCC_BOOT_ROM_BCR] = { 0x13008 },
  3046. [GCC_CRYPTO_BCR] = { 0x16000 },
  3047. [GCC_SEC_CTRL_BCR] = { 0x1a000 },
  3048. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  3049. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  3050. [GCC_DEHR_BCR] = { 0x1f000 },
  3051. [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
  3052. [GCC_PCNOC_BCR] = { 0x27018 },
  3053. [GCC_TCSR_BCR] = { 0x28000 },
  3054. [GCC_QDSS_BCR] = { 0x29000 },
  3055. [GCC_DCD_BCR] = { 0x2a000 },
  3056. [GCC_MSG_RAM_BCR] = { 0x2b000 },
  3057. [GCC_MPM_BCR] = { 0x2c000 },
  3058. [GCC_SPMI_BCR] = { 0x2e000 },
  3059. [GCC_SPDM_BCR] = { 0x2f000 },
  3060. [GCC_MM_SPDM_BCR] = { 0x2f024 },
  3061. [GCC_BIMC_BCR] = { 0x31000 },
  3062. [GCC_RBCPR_BCR] = { 0x33000 },
  3063. [GCC_TLMM_BCR] = { 0x34000 },
  3064. [GCC_USB_HS_BCR] = { 0x41000 },
  3065. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  3066. [GCC_SDCC1_BCR] = { 0x42000 },
  3067. [GCC_SDCC2_BCR] = { 0x43000 },
  3068. [GCC_PDM_BCR] = { 0x44000 },
  3069. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
  3070. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
  3071. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
  3072. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
  3073. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
  3074. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
  3075. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
  3076. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
  3077. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
  3078. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
  3079. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
  3080. [GCC_MMSS_BCR] = { 0x4b000 },
  3081. [GCC_VENUS0_BCR] = { 0x4c014 },
  3082. [GCC_MDSS_BCR] = { 0x4d074 },
  3083. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  3084. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  3085. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  3086. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  3087. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  3088. [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
  3089. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  3090. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  3091. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  3092. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  3093. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  3094. [GCC_CAMSS_CCI_BCR] = { 0x51014 },
  3095. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  3096. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  3097. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  3098. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  3099. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  3100. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  3101. [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
  3102. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  3103. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  3104. [GCC_OXILI_BCR] = { 0x59018 },
  3105. [GCC_GMEM_BCR] = { 0x5902c },
  3106. [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
  3107. [GCC_MDP_TBU_BCR] = { 0x62000 },
  3108. [GCC_GFX_TBU_BCR] = { 0x63000 },
  3109. [GCC_GFX_TCU_BCR] = { 0x64000 },
  3110. [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
  3111. [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
  3112. [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
  3113. [GCC_GTCU_AHB_BCR] = { 0x68000 },
  3114. [GCC_SMMU_CFG_BCR] = { 0x69000 },
  3115. [GCC_VFE_TBU_BCR] = { 0x6a000 },
  3116. [GCC_VENUS_TBU_BCR] = { 0x6b000 },
  3117. [GCC_JPEG_TBU_BCR] = { 0x6c000 },
  3118. [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
  3119. [GCC_SMMU_CATS_BCR] = { 0x7c000 },
  3120. };
  3121. static const struct regmap_config gcc_msm8916_regmap_config = {
  3122. .reg_bits = 32,
  3123. .reg_stride = 4,
  3124. .val_bits = 32,
  3125. .max_register = 0x80000,
  3126. .fast_io = true,
  3127. };
  3128. static const struct qcom_cc_desc gcc_msm8916_desc = {
  3129. .config = &gcc_msm8916_regmap_config,
  3130. .clks = gcc_msm8916_clocks,
  3131. .num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
  3132. .resets = gcc_msm8916_resets,
  3133. .num_resets = ARRAY_SIZE(gcc_msm8916_resets),
  3134. .gdscs = gcc_msm8916_gdscs,
  3135. .num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
  3136. };
  3137. static const struct of_device_id gcc_msm8916_match_table[] = {
  3138. { .compatible = "qcom,gcc-msm8916" },
  3139. { }
  3140. };
  3141. MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
  3142. static int gcc_msm8916_probe(struct platform_device *pdev)
  3143. {
  3144. int ret;
  3145. struct device *dev = &pdev->dev;
  3146. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  3147. if (ret)
  3148. return ret;
  3149. ret = qcom_cc_register_sleep_clk(dev);
  3150. if (ret)
  3151. return ret;
  3152. return qcom_cc_probe(pdev, &gcc_msm8916_desc);
  3153. }
  3154. static struct platform_driver gcc_msm8916_driver = {
  3155. .probe = gcc_msm8916_probe,
  3156. .driver = {
  3157. .name = "gcc-msm8916",
  3158. .of_match_table = gcc_msm8916_match_table,
  3159. },
  3160. };
  3161. static int __init gcc_msm8916_init(void)
  3162. {
  3163. return platform_driver_register(&gcc_msm8916_driver);
  3164. }
  3165. core_initcall(gcc_msm8916_init);
  3166. static void __exit gcc_msm8916_exit(void)
  3167. {
  3168. platform_driver_unregister(&gcc_msm8916_driver);
  3169. }
  3170. module_exit(gcc_msm8916_exit);
  3171. MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
  3172. MODULE_LICENSE("GPL v2");
  3173. MODULE_ALIAS("platform:gcc-msm8916");