gcc-ipq8074.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755
  1. /*
  2. * Copyright (c) 2017, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/err.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/of_device.h>
  19. #include <linux/clk-provider.h>
  20. #include <linux/regmap.h>
  21. #include <dt-bindings/clock/qcom,gcc-ipq8074.h>
  22. #include "common.h"
  23. #include "clk-regmap.h"
  24. #include "clk-pll.h"
  25. #include "clk-rcg.h"
  26. #include "clk-branch.h"
  27. #include "clk-alpha-pll.h"
  28. #include "clk-regmap-divider.h"
  29. #include "clk-regmap-mux.h"
  30. #include "reset.h"
  31. enum {
  32. P_XO,
  33. P_GPLL0,
  34. P_GPLL0_DIV2,
  35. P_GPLL2,
  36. P_GPLL4,
  37. P_GPLL6,
  38. P_SLEEP_CLK,
  39. P_PCIE20_PHY0_PIPE,
  40. P_PCIE20_PHY1_PIPE,
  41. P_USB3PHY_0_PIPE,
  42. P_USB3PHY_1_PIPE,
  43. P_UBI32_PLL,
  44. P_NSS_CRYPTO_PLL,
  45. P_BIAS_PLL,
  46. P_BIAS_PLL_NSS_NOC,
  47. P_UNIPHY0_RX,
  48. P_UNIPHY0_TX,
  49. P_UNIPHY1_RX,
  50. P_UNIPHY1_TX,
  51. P_UNIPHY2_RX,
  52. P_UNIPHY2_TX,
  53. };
  54. static const char * const gcc_xo_gpll0_gpll0_out_main_div2[] = {
  55. "xo",
  56. "gpll0",
  57. "gpll0_out_main_div2",
  58. };
  59. static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
  60. { P_XO, 0 },
  61. { P_GPLL0, 1 },
  62. { P_GPLL0_DIV2, 4 },
  63. };
  64. static const char * const gcc_xo_gpll0[] = {
  65. "xo",
  66. "gpll0",
  67. };
  68. static const struct parent_map gcc_xo_gpll0_map[] = {
  69. { P_XO, 0 },
  70. { P_GPLL0, 1 },
  71. };
  72. static const char * const gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
  73. "xo",
  74. "gpll0",
  75. "gpll2",
  76. "gpll0_out_main_div2",
  77. };
  78. static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
  79. { P_XO, 0 },
  80. { P_GPLL0, 1 },
  81. { P_GPLL2, 2 },
  82. { P_GPLL0_DIV2, 4 },
  83. };
  84. static const char * const gcc_xo_gpll0_sleep_clk[] = {
  85. "xo",
  86. "gpll0",
  87. "sleep_clk",
  88. };
  89. static const struct parent_map gcc_xo_gpll0_sleep_clk_map[] = {
  90. { P_XO, 0 },
  91. { P_GPLL0, 2 },
  92. { P_SLEEP_CLK, 6 },
  93. };
  94. static const char * const gcc_xo_gpll6_gpll0_gpll0_out_main_div2[] = {
  95. "xo",
  96. "gpll6",
  97. "gpll0",
  98. "gpll0_out_main_div2",
  99. };
  100. static const struct parent_map gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map[] = {
  101. { P_XO, 0 },
  102. { P_GPLL6, 1 },
  103. { P_GPLL0, 3 },
  104. { P_GPLL0_DIV2, 4 },
  105. };
  106. static const char * const gcc_xo_gpll0_out_main_div2_gpll0[] = {
  107. "xo",
  108. "gpll0_out_main_div2",
  109. "gpll0",
  110. };
  111. static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
  112. { P_XO, 0 },
  113. { P_GPLL0_DIV2, 2 },
  114. { P_GPLL0, 1 },
  115. };
  116. static const char * const gcc_usb3phy_0_cc_pipe_clk_xo[] = {
  117. "usb3phy_0_cc_pipe_clk",
  118. "xo",
  119. };
  120. static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
  121. { P_USB3PHY_0_PIPE, 0 },
  122. { P_XO, 2 },
  123. };
  124. static const char * const gcc_usb3phy_1_cc_pipe_clk_xo[] = {
  125. "usb3phy_1_cc_pipe_clk",
  126. "xo",
  127. };
  128. static const struct parent_map gcc_usb3phy_1_cc_pipe_clk_xo_map[] = {
  129. { P_USB3PHY_1_PIPE, 0 },
  130. { P_XO, 2 },
  131. };
  132. static const char * const gcc_pcie20_phy0_pipe_clk_xo[] = {
  133. "pcie20_phy0_pipe_clk",
  134. "xo",
  135. };
  136. static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
  137. { P_PCIE20_PHY0_PIPE, 0 },
  138. { P_XO, 2 },
  139. };
  140. static const char * const gcc_pcie20_phy1_pipe_clk_xo[] = {
  141. "pcie20_phy1_pipe_clk",
  142. "xo",
  143. };
  144. static const struct parent_map gcc_pcie20_phy1_pipe_clk_xo_map[] = {
  145. { P_PCIE20_PHY1_PIPE, 0 },
  146. { P_XO, 2 },
  147. };
  148. static const char * const gcc_xo_gpll0_gpll6_gpll0_div2[] = {
  149. "xo",
  150. "gpll0",
  151. "gpll6",
  152. "gpll0_out_main_div2",
  153. };
  154. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_div2_map[] = {
  155. { P_XO, 0 },
  156. { P_GPLL0, 1 },
  157. { P_GPLL6, 2 },
  158. { P_GPLL0_DIV2, 4 },
  159. };
  160. static const char * const gcc_xo_gpll0_gpll6_gpll0_out_main_div2[] = {
  161. "xo",
  162. "gpll0",
  163. "gpll6",
  164. "gpll0_out_main_div2",
  165. };
  166. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map[] = {
  167. { P_XO, 0 },
  168. { P_GPLL0, 1 },
  169. { P_GPLL6, 2 },
  170. { P_GPLL0_DIV2, 3 },
  171. };
  172. static const char * const gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2[] = {
  173. "xo",
  174. "bias_pll_nss_noc_clk",
  175. "gpll0",
  176. "gpll2",
  177. };
  178. static const struct parent_map gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map[] = {
  179. { P_XO, 0 },
  180. { P_BIAS_PLL_NSS_NOC, 1 },
  181. { P_GPLL0, 2 },
  182. { P_GPLL2, 3 },
  183. };
  184. static const char * const gcc_xo_nss_crypto_pll_gpll0[] = {
  185. "xo",
  186. "nss_crypto_pll",
  187. "gpll0",
  188. };
  189. static const struct parent_map gcc_xo_nss_crypto_pll_gpll0_map[] = {
  190. { P_XO, 0 },
  191. { P_NSS_CRYPTO_PLL, 1 },
  192. { P_GPLL0, 2 },
  193. };
  194. static const char * const gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6[] = {
  195. "xo",
  196. "ubi32_pll",
  197. "gpll0",
  198. "gpll2",
  199. "gpll4",
  200. "gpll6",
  201. };
  202. static const struct parent_map gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map[] = {
  203. { P_XO, 0 },
  204. { P_UBI32_PLL, 1 },
  205. { P_GPLL0, 2 },
  206. { P_GPLL2, 3 },
  207. { P_GPLL4, 4 },
  208. { P_GPLL6, 5 },
  209. };
  210. static const char * const gcc_xo_gpll0_out_main_div2[] = {
  211. "xo",
  212. "gpll0_out_main_div2",
  213. };
  214. static const struct parent_map gcc_xo_gpll0_out_main_div2_map[] = {
  215. { P_XO, 0 },
  216. { P_GPLL0_DIV2, 1 },
  217. };
  218. static const char * const gcc_xo_bias_gpll0_gpll4_nss_ubi32[] = {
  219. "xo",
  220. "bias_pll_cc_clk",
  221. "gpll0",
  222. "gpll4",
  223. "nss_crypto_pll",
  224. "ubi32_pll",
  225. };
  226. static const struct parent_map gcc_xo_bias_gpll0_gpll4_nss_ubi32_map[] = {
  227. { P_XO, 0 },
  228. { P_BIAS_PLL, 1 },
  229. { P_GPLL0, 2 },
  230. { P_GPLL4, 3 },
  231. { P_NSS_CRYPTO_PLL, 4 },
  232. { P_UBI32_PLL, 5 },
  233. };
  234. static const char * const gcc_xo_gpll0_gpll4[] = {
  235. "xo",
  236. "gpll0",
  237. "gpll4",
  238. };
  239. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  240. { P_XO, 0 },
  241. { P_GPLL0, 1 },
  242. { P_GPLL4, 2 },
  243. };
  244. static const char * const gcc_xo_uniphy0_rx_tx_ubi32_bias[] = {
  245. "xo",
  246. "uniphy0_gcc_rx_clk",
  247. "uniphy0_gcc_tx_clk",
  248. "ubi32_pll",
  249. "bias_pll_cc_clk",
  250. };
  251. static const struct parent_map gcc_xo_uniphy0_rx_tx_ubi32_bias_map[] = {
  252. { P_XO, 0 },
  253. { P_UNIPHY0_RX, 1 },
  254. { P_UNIPHY0_TX, 2 },
  255. { P_UBI32_PLL, 5 },
  256. { P_BIAS_PLL, 6 },
  257. };
  258. static const char * const gcc_xo_uniphy0_tx_rx_ubi32_bias[] = {
  259. "xo",
  260. "uniphy0_gcc_tx_clk",
  261. "uniphy0_gcc_rx_clk",
  262. "ubi32_pll",
  263. "bias_pll_cc_clk",
  264. };
  265. static const struct parent_map gcc_xo_uniphy0_tx_rx_ubi32_bias_map[] = {
  266. { P_XO, 0 },
  267. { P_UNIPHY0_TX, 1 },
  268. { P_UNIPHY0_RX, 2 },
  269. { P_UBI32_PLL, 5 },
  270. { P_BIAS_PLL, 6 },
  271. };
  272. static const char * const gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias[] = {
  273. "xo",
  274. "uniphy0_gcc_rx_clk",
  275. "uniphy0_gcc_tx_clk",
  276. "uniphy1_gcc_rx_clk",
  277. "uniphy1_gcc_tx_clk",
  278. "ubi32_pll",
  279. "bias_pll_cc_clk",
  280. };
  281. static const struct parent_map
  282. gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map[] = {
  283. { P_XO, 0 },
  284. { P_UNIPHY0_RX, 1 },
  285. { P_UNIPHY0_TX, 2 },
  286. { P_UNIPHY1_RX, 3 },
  287. { P_UNIPHY1_TX, 4 },
  288. { P_UBI32_PLL, 5 },
  289. { P_BIAS_PLL, 6 },
  290. };
  291. static const char * const gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias[] = {
  292. "xo",
  293. "uniphy0_gcc_tx_clk",
  294. "uniphy0_gcc_rx_clk",
  295. "uniphy1_gcc_tx_clk",
  296. "uniphy1_gcc_rx_clk",
  297. "ubi32_pll",
  298. "bias_pll_cc_clk",
  299. };
  300. static const struct parent_map
  301. gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map[] = {
  302. { P_XO, 0 },
  303. { P_UNIPHY0_TX, 1 },
  304. { P_UNIPHY0_RX, 2 },
  305. { P_UNIPHY1_TX, 3 },
  306. { P_UNIPHY1_RX, 4 },
  307. { P_UBI32_PLL, 5 },
  308. { P_BIAS_PLL, 6 },
  309. };
  310. static const char * const gcc_xo_uniphy2_rx_tx_ubi32_bias[] = {
  311. "xo",
  312. "uniphy2_gcc_rx_clk",
  313. "uniphy2_gcc_tx_clk",
  314. "ubi32_pll",
  315. "bias_pll_cc_clk",
  316. };
  317. static const struct parent_map gcc_xo_uniphy2_rx_tx_ubi32_bias_map[] = {
  318. { P_XO, 0 },
  319. { P_UNIPHY2_RX, 1 },
  320. { P_UNIPHY2_TX, 2 },
  321. { P_UBI32_PLL, 5 },
  322. { P_BIAS_PLL, 6 },
  323. };
  324. static const char * const gcc_xo_uniphy2_tx_rx_ubi32_bias[] = {
  325. "xo",
  326. "uniphy2_gcc_tx_clk",
  327. "uniphy2_gcc_rx_clk",
  328. "ubi32_pll",
  329. "bias_pll_cc_clk",
  330. };
  331. static const struct parent_map gcc_xo_uniphy2_tx_rx_ubi32_bias_map[] = {
  332. { P_XO, 0 },
  333. { P_UNIPHY2_TX, 1 },
  334. { P_UNIPHY2_RX, 2 },
  335. { P_UBI32_PLL, 5 },
  336. { P_BIAS_PLL, 6 },
  337. };
  338. static const char * const gcc_xo_gpll0_gpll6_gpll0_sleep_clk[] = {
  339. "xo",
  340. "gpll0",
  341. "gpll6",
  342. "gpll0_out_main_div2",
  343. "sleep_clk",
  344. };
  345. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map[] = {
  346. { P_XO, 0 },
  347. { P_GPLL0, 1 },
  348. { P_GPLL6, 2 },
  349. { P_GPLL0_DIV2, 4 },
  350. { P_SLEEP_CLK, 6 },
  351. };
  352. static struct clk_alpha_pll gpll0_main = {
  353. .offset = 0x21000,
  354. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  355. .clkr = {
  356. .enable_reg = 0x0b000,
  357. .enable_mask = BIT(0),
  358. .hw.init = &(struct clk_init_data){
  359. .name = "gpll0_main",
  360. .parent_names = (const char *[]){
  361. "xo"
  362. },
  363. .num_parents = 1,
  364. .ops = &clk_alpha_pll_ops,
  365. },
  366. },
  367. };
  368. static struct clk_fixed_factor gpll0_out_main_div2 = {
  369. .mult = 1,
  370. .div = 2,
  371. .hw.init = &(struct clk_init_data){
  372. .name = "gpll0_out_main_div2",
  373. .parent_names = (const char *[]){
  374. "gpll0_main"
  375. },
  376. .num_parents = 1,
  377. .ops = &clk_fixed_factor_ops,
  378. .flags = CLK_SET_RATE_PARENT,
  379. },
  380. };
  381. static struct clk_alpha_pll_postdiv gpll0 = {
  382. .offset = 0x21000,
  383. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  384. .width = 4,
  385. .clkr.hw.init = &(struct clk_init_data){
  386. .name = "gpll0",
  387. .parent_names = (const char *[]){
  388. "gpll0_main"
  389. },
  390. .num_parents = 1,
  391. .ops = &clk_alpha_pll_postdiv_ro_ops,
  392. },
  393. };
  394. static struct clk_alpha_pll gpll2_main = {
  395. .offset = 0x4a000,
  396. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  397. .clkr = {
  398. .enable_reg = 0x0b000,
  399. .enable_mask = BIT(2),
  400. .hw.init = &(struct clk_init_data){
  401. .name = "gpll2_main",
  402. .parent_names = (const char *[]){
  403. "xo"
  404. },
  405. .num_parents = 1,
  406. .ops = &clk_alpha_pll_ops,
  407. .flags = CLK_IS_CRITICAL,
  408. },
  409. },
  410. };
  411. static struct clk_alpha_pll_postdiv gpll2 = {
  412. .offset = 0x4a000,
  413. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  414. .width = 4,
  415. .clkr.hw.init = &(struct clk_init_data){
  416. .name = "gpll2",
  417. .parent_names = (const char *[]){
  418. "gpll2_main"
  419. },
  420. .num_parents = 1,
  421. .ops = &clk_alpha_pll_postdiv_ro_ops,
  422. .flags = CLK_SET_RATE_PARENT,
  423. },
  424. };
  425. static struct clk_alpha_pll gpll4_main = {
  426. .offset = 0x24000,
  427. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  428. .clkr = {
  429. .enable_reg = 0x0b000,
  430. .enable_mask = BIT(5),
  431. .hw.init = &(struct clk_init_data){
  432. .name = "gpll4_main",
  433. .parent_names = (const char *[]){
  434. "xo"
  435. },
  436. .num_parents = 1,
  437. .ops = &clk_alpha_pll_ops,
  438. .flags = CLK_IS_CRITICAL,
  439. },
  440. },
  441. };
  442. static struct clk_alpha_pll_postdiv gpll4 = {
  443. .offset = 0x24000,
  444. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  445. .width = 4,
  446. .clkr.hw.init = &(struct clk_init_data){
  447. .name = "gpll4",
  448. .parent_names = (const char *[]){
  449. "gpll4_main"
  450. },
  451. .num_parents = 1,
  452. .ops = &clk_alpha_pll_postdiv_ro_ops,
  453. .flags = CLK_SET_RATE_PARENT,
  454. },
  455. };
  456. static struct clk_alpha_pll gpll6_main = {
  457. .offset = 0x37000,
  458. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  459. .flags = SUPPORTS_DYNAMIC_UPDATE,
  460. .clkr = {
  461. .enable_reg = 0x0b000,
  462. .enable_mask = BIT(7),
  463. .hw.init = &(struct clk_init_data){
  464. .name = "gpll6_main",
  465. .parent_names = (const char *[]){
  466. "xo"
  467. },
  468. .num_parents = 1,
  469. .ops = &clk_alpha_pll_ops,
  470. .flags = CLK_IS_CRITICAL,
  471. },
  472. },
  473. };
  474. static struct clk_alpha_pll_postdiv gpll6 = {
  475. .offset = 0x37000,
  476. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  477. .width = 2,
  478. .clkr.hw.init = &(struct clk_init_data){
  479. .name = "gpll6",
  480. .parent_names = (const char *[]){
  481. "gpll6_main"
  482. },
  483. .num_parents = 1,
  484. .ops = &clk_alpha_pll_postdiv_ro_ops,
  485. .flags = CLK_SET_RATE_PARENT,
  486. },
  487. };
  488. static struct clk_fixed_factor gpll6_out_main_div2 = {
  489. .mult = 1,
  490. .div = 2,
  491. .hw.init = &(struct clk_init_data){
  492. .name = "gpll6_out_main_div2",
  493. .parent_names = (const char *[]){
  494. "gpll6_main"
  495. },
  496. .num_parents = 1,
  497. .ops = &clk_fixed_factor_ops,
  498. .flags = CLK_SET_RATE_PARENT,
  499. },
  500. };
  501. static struct clk_alpha_pll ubi32_pll_main = {
  502. .offset = 0x25000,
  503. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  504. .flags = SUPPORTS_DYNAMIC_UPDATE,
  505. .clkr = {
  506. .enable_reg = 0x0b000,
  507. .enable_mask = BIT(6),
  508. .hw.init = &(struct clk_init_data){
  509. .name = "ubi32_pll_main",
  510. .parent_names = (const char *[]){
  511. "xo"
  512. },
  513. .num_parents = 1,
  514. .ops = &clk_alpha_pll_huayra_ops,
  515. },
  516. },
  517. };
  518. static struct clk_alpha_pll_postdiv ubi32_pll = {
  519. .offset = 0x25000,
  520. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  521. .width = 2,
  522. .clkr.hw.init = &(struct clk_init_data){
  523. .name = "ubi32_pll",
  524. .parent_names = (const char *[]){
  525. "ubi32_pll_main"
  526. },
  527. .num_parents = 1,
  528. .ops = &clk_alpha_pll_postdiv_ro_ops,
  529. .flags = CLK_SET_RATE_PARENT,
  530. },
  531. };
  532. static struct clk_alpha_pll nss_crypto_pll_main = {
  533. .offset = 0x22000,
  534. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  535. .clkr = {
  536. .enable_reg = 0x0b000,
  537. .enable_mask = BIT(4),
  538. .hw.init = &(struct clk_init_data){
  539. .name = "nss_crypto_pll_main",
  540. .parent_names = (const char *[]){
  541. "xo"
  542. },
  543. .num_parents = 1,
  544. .ops = &clk_alpha_pll_ops,
  545. },
  546. },
  547. };
  548. static struct clk_alpha_pll_postdiv nss_crypto_pll = {
  549. .offset = 0x22000,
  550. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  551. .width = 4,
  552. .clkr.hw.init = &(struct clk_init_data){
  553. .name = "nss_crypto_pll",
  554. .parent_names = (const char *[]){
  555. "nss_crypto_pll_main"
  556. },
  557. .num_parents = 1,
  558. .ops = &clk_alpha_pll_postdiv_ro_ops,
  559. .flags = CLK_SET_RATE_PARENT,
  560. },
  561. };
  562. static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
  563. F(19200000, P_XO, 1, 0, 0),
  564. F(50000000, P_GPLL0, 16, 0, 0),
  565. F(100000000, P_GPLL0, 8, 0, 0),
  566. { }
  567. };
  568. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  569. .cmd_rcgr = 0x27000,
  570. .freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
  571. .hid_width = 5,
  572. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  573. .clkr.hw.init = &(struct clk_init_data){
  574. .name = "pcnoc_bfdcd_clk_src",
  575. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  576. .num_parents = 3,
  577. .ops = &clk_rcg2_ops,
  578. .flags = CLK_IS_CRITICAL,
  579. },
  580. };
  581. static struct clk_fixed_factor pcnoc_clk_src = {
  582. .mult = 1,
  583. .div = 1,
  584. .hw.init = &(struct clk_init_data){
  585. .name = "pcnoc_clk_src",
  586. .parent_names = (const char *[]){
  587. "pcnoc_bfdcd_clk_src"
  588. },
  589. .num_parents = 1,
  590. .ops = &clk_fixed_factor_ops,
  591. .flags = CLK_SET_RATE_PARENT,
  592. },
  593. };
  594. static struct clk_branch gcc_sleep_clk_src = {
  595. .halt_reg = 0x30000,
  596. .clkr = {
  597. .enable_reg = 0x30000,
  598. .enable_mask = BIT(1),
  599. .hw.init = &(struct clk_init_data){
  600. .name = "gcc_sleep_clk_src",
  601. .parent_names = (const char *[]){
  602. "sleep_clk"
  603. },
  604. .num_parents = 1,
  605. .ops = &clk_branch2_ops,
  606. },
  607. },
  608. };
  609. static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
  610. F(19200000, P_XO, 1, 0, 0),
  611. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  612. F(50000000, P_GPLL0, 16, 0, 0),
  613. { }
  614. };
  615. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  616. .cmd_rcgr = 0x0200c,
  617. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  618. .hid_width = 5,
  619. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  620. .clkr.hw.init = &(struct clk_init_data){
  621. .name = "blsp1_qup1_i2c_apps_clk_src",
  622. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  623. .num_parents = 3,
  624. .ops = &clk_rcg2_ops,
  625. },
  626. };
  627. static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
  628. F(960000, P_XO, 10, 1, 2),
  629. F(4800000, P_XO, 4, 0, 0),
  630. F(9600000, P_XO, 2, 0, 0),
  631. F(12500000, P_GPLL0_DIV2, 16, 1, 2),
  632. F(16000000, P_GPLL0, 10, 1, 5),
  633. F(19200000, P_XO, 1, 0, 0),
  634. F(25000000, P_GPLL0, 16, 1, 2),
  635. F(50000000, P_GPLL0, 16, 0, 0),
  636. { }
  637. };
  638. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  639. .cmd_rcgr = 0x02024,
  640. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  641. .mnd_width = 8,
  642. .hid_width = 5,
  643. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  644. .clkr.hw.init = &(struct clk_init_data){
  645. .name = "blsp1_qup1_spi_apps_clk_src",
  646. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  647. .num_parents = 3,
  648. .ops = &clk_rcg2_ops,
  649. },
  650. };
  651. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  652. .cmd_rcgr = 0x03000,
  653. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  654. .hid_width = 5,
  655. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  656. .clkr.hw.init = &(struct clk_init_data){
  657. .name = "blsp1_qup2_i2c_apps_clk_src",
  658. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  659. .num_parents = 3,
  660. .ops = &clk_rcg2_ops,
  661. },
  662. };
  663. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  664. .cmd_rcgr = 0x03014,
  665. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  666. .mnd_width = 8,
  667. .hid_width = 5,
  668. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  669. .clkr.hw.init = &(struct clk_init_data){
  670. .name = "blsp1_qup2_spi_apps_clk_src",
  671. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  672. .num_parents = 3,
  673. .ops = &clk_rcg2_ops,
  674. },
  675. };
  676. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  677. .cmd_rcgr = 0x04000,
  678. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  679. .hid_width = 5,
  680. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  681. .clkr.hw.init = &(struct clk_init_data){
  682. .name = "blsp1_qup3_i2c_apps_clk_src",
  683. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  684. .num_parents = 3,
  685. .ops = &clk_rcg2_ops,
  686. },
  687. };
  688. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  689. .cmd_rcgr = 0x04014,
  690. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  691. .mnd_width = 8,
  692. .hid_width = 5,
  693. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  694. .clkr.hw.init = &(struct clk_init_data){
  695. .name = "blsp1_qup3_spi_apps_clk_src",
  696. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  697. .num_parents = 3,
  698. .ops = &clk_rcg2_ops,
  699. },
  700. };
  701. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  702. .cmd_rcgr = 0x05000,
  703. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  704. .hid_width = 5,
  705. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  706. .clkr.hw.init = &(struct clk_init_data){
  707. .name = "blsp1_qup4_i2c_apps_clk_src",
  708. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  709. .num_parents = 3,
  710. .ops = &clk_rcg2_ops,
  711. },
  712. };
  713. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  714. .cmd_rcgr = 0x05014,
  715. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  716. .mnd_width = 8,
  717. .hid_width = 5,
  718. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  719. .clkr.hw.init = &(struct clk_init_data){
  720. .name = "blsp1_qup4_spi_apps_clk_src",
  721. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  722. .num_parents = 3,
  723. .ops = &clk_rcg2_ops,
  724. },
  725. };
  726. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  727. .cmd_rcgr = 0x06000,
  728. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  729. .hid_width = 5,
  730. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "blsp1_qup5_i2c_apps_clk_src",
  733. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  734. .num_parents = 3,
  735. .ops = &clk_rcg2_ops,
  736. },
  737. };
  738. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  739. .cmd_rcgr = 0x06014,
  740. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  741. .mnd_width = 8,
  742. .hid_width = 5,
  743. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  744. .clkr.hw.init = &(struct clk_init_data){
  745. .name = "blsp1_qup5_spi_apps_clk_src",
  746. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  747. .num_parents = 3,
  748. .ops = &clk_rcg2_ops,
  749. },
  750. };
  751. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  752. .cmd_rcgr = 0x07000,
  753. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  754. .hid_width = 5,
  755. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  756. .clkr.hw.init = &(struct clk_init_data){
  757. .name = "blsp1_qup6_i2c_apps_clk_src",
  758. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  759. .num_parents = 3,
  760. .ops = &clk_rcg2_ops,
  761. },
  762. };
  763. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  764. .cmd_rcgr = 0x07014,
  765. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  766. .mnd_width = 8,
  767. .hid_width = 5,
  768. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  769. .clkr.hw.init = &(struct clk_init_data){
  770. .name = "blsp1_qup6_spi_apps_clk_src",
  771. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  772. .num_parents = 3,
  773. .ops = &clk_rcg2_ops,
  774. },
  775. };
  776. static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
  777. F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
  778. F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
  779. F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
  780. F(16000000, P_GPLL0_DIV2, 5, 1, 5),
  781. F(19200000, P_XO, 1, 0, 0),
  782. F(24000000, P_GPLL0, 1, 3, 100),
  783. F(25000000, P_GPLL0, 16, 1, 2),
  784. F(32000000, P_GPLL0, 1, 1, 25),
  785. F(40000000, P_GPLL0, 1, 1, 20),
  786. F(46400000, P_GPLL0, 1, 29, 500),
  787. F(48000000, P_GPLL0, 1, 3, 50),
  788. F(51200000, P_GPLL0, 1, 8, 125),
  789. F(56000000, P_GPLL0, 1, 7, 100),
  790. F(58982400, P_GPLL0, 1, 1152, 15625),
  791. F(60000000, P_GPLL0, 1, 3, 40),
  792. F(64000000, P_GPLL0, 12.5, 1, 1),
  793. { }
  794. };
  795. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  796. .cmd_rcgr = 0x02044,
  797. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  798. .mnd_width = 16,
  799. .hid_width = 5,
  800. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  801. .clkr.hw.init = &(struct clk_init_data){
  802. .name = "blsp1_uart1_apps_clk_src",
  803. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  804. .num_parents = 3,
  805. .ops = &clk_rcg2_ops,
  806. },
  807. };
  808. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  809. .cmd_rcgr = 0x03034,
  810. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  811. .mnd_width = 16,
  812. .hid_width = 5,
  813. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  814. .clkr.hw.init = &(struct clk_init_data){
  815. .name = "blsp1_uart2_apps_clk_src",
  816. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  817. .num_parents = 3,
  818. .ops = &clk_rcg2_ops,
  819. },
  820. };
  821. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  822. .cmd_rcgr = 0x04034,
  823. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  824. .mnd_width = 16,
  825. .hid_width = 5,
  826. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  827. .clkr.hw.init = &(struct clk_init_data){
  828. .name = "blsp1_uart3_apps_clk_src",
  829. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  830. .num_parents = 3,
  831. .ops = &clk_rcg2_ops,
  832. },
  833. };
  834. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  835. .cmd_rcgr = 0x05034,
  836. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  837. .mnd_width = 16,
  838. .hid_width = 5,
  839. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  840. .clkr.hw.init = &(struct clk_init_data){
  841. .name = "blsp1_uart4_apps_clk_src",
  842. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  843. .num_parents = 3,
  844. .ops = &clk_rcg2_ops,
  845. },
  846. };
  847. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  848. .cmd_rcgr = 0x06034,
  849. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  850. .mnd_width = 16,
  851. .hid_width = 5,
  852. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  853. .clkr.hw.init = &(struct clk_init_data){
  854. .name = "blsp1_uart5_apps_clk_src",
  855. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  856. .num_parents = 3,
  857. .ops = &clk_rcg2_ops,
  858. },
  859. };
  860. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  861. .cmd_rcgr = 0x07034,
  862. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  863. .mnd_width = 16,
  864. .hid_width = 5,
  865. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  866. .clkr.hw.init = &(struct clk_init_data){
  867. .name = "blsp1_uart6_apps_clk_src",
  868. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  869. .num_parents = 3,
  870. .ops = &clk_rcg2_ops,
  871. },
  872. };
  873. static const struct freq_tbl ftbl_pcie_axi_clk_src[] = {
  874. F(19200000, P_XO, 1, 0, 0),
  875. F(200000000, P_GPLL0, 4, 0, 0),
  876. { }
  877. };
  878. static struct clk_rcg2 pcie0_axi_clk_src = {
  879. .cmd_rcgr = 0x75054,
  880. .freq_tbl = ftbl_pcie_axi_clk_src,
  881. .hid_width = 5,
  882. .parent_map = gcc_xo_gpll0_map,
  883. .clkr.hw.init = &(struct clk_init_data){
  884. .name = "pcie0_axi_clk_src",
  885. .parent_names = gcc_xo_gpll0,
  886. .num_parents = 2,
  887. .ops = &clk_rcg2_ops,
  888. },
  889. };
  890. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  891. F(19200000, P_XO, 1, 0, 0),
  892. };
  893. static struct clk_rcg2 pcie0_aux_clk_src = {
  894. .cmd_rcgr = 0x75024,
  895. .freq_tbl = ftbl_pcie_aux_clk_src,
  896. .mnd_width = 16,
  897. .hid_width = 5,
  898. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  899. .clkr.hw.init = &(struct clk_init_data){
  900. .name = "pcie0_aux_clk_src",
  901. .parent_names = gcc_xo_gpll0_sleep_clk,
  902. .num_parents = 3,
  903. .ops = &clk_rcg2_ops,
  904. },
  905. };
  906. static struct clk_regmap_mux pcie0_pipe_clk_src = {
  907. .reg = 0x7501c,
  908. .shift = 8,
  909. .width = 2,
  910. .parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
  911. .clkr = {
  912. .hw.init = &(struct clk_init_data){
  913. .name = "pcie0_pipe_clk_src",
  914. .parent_names = gcc_pcie20_phy0_pipe_clk_xo,
  915. .num_parents = 2,
  916. .ops = &clk_regmap_mux_closest_ops,
  917. .flags = CLK_SET_RATE_PARENT,
  918. },
  919. },
  920. };
  921. static struct clk_rcg2 pcie1_axi_clk_src = {
  922. .cmd_rcgr = 0x76054,
  923. .freq_tbl = ftbl_pcie_axi_clk_src,
  924. .hid_width = 5,
  925. .parent_map = gcc_xo_gpll0_map,
  926. .clkr.hw.init = &(struct clk_init_data){
  927. .name = "pcie1_axi_clk_src",
  928. .parent_names = gcc_xo_gpll0,
  929. .num_parents = 2,
  930. .ops = &clk_rcg2_ops,
  931. },
  932. };
  933. static struct clk_rcg2 pcie1_aux_clk_src = {
  934. .cmd_rcgr = 0x76024,
  935. .freq_tbl = ftbl_pcie_aux_clk_src,
  936. .mnd_width = 16,
  937. .hid_width = 5,
  938. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  939. .clkr.hw.init = &(struct clk_init_data){
  940. .name = "pcie1_aux_clk_src",
  941. .parent_names = gcc_xo_gpll0_sleep_clk,
  942. .num_parents = 3,
  943. .ops = &clk_rcg2_ops,
  944. },
  945. };
  946. static struct clk_regmap_mux pcie1_pipe_clk_src = {
  947. .reg = 0x7601c,
  948. .shift = 8,
  949. .width = 2,
  950. .parent_map = gcc_pcie20_phy1_pipe_clk_xo_map,
  951. .clkr = {
  952. .hw.init = &(struct clk_init_data){
  953. .name = "pcie1_pipe_clk_src",
  954. .parent_names = gcc_pcie20_phy1_pipe_clk_xo,
  955. .num_parents = 2,
  956. .ops = &clk_regmap_mux_closest_ops,
  957. .flags = CLK_SET_RATE_PARENT,
  958. },
  959. },
  960. };
  961. static const struct freq_tbl ftbl_sdcc_apps_clk_src[] = {
  962. F(144000, P_XO, 16, 3, 25),
  963. F(400000, P_XO, 12, 1, 4),
  964. F(24000000, P_GPLL2, 12, 1, 4),
  965. F(48000000, P_GPLL2, 12, 1, 2),
  966. F(96000000, P_GPLL2, 12, 0, 0),
  967. F(177777778, P_GPLL0, 4.5, 0, 0),
  968. F(192000000, P_GPLL2, 6, 0, 0),
  969. F(384000000, P_GPLL2, 3, 0, 0),
  970. { }
  971. };
  972. static struct clk_rcg2 sdcc1_apps_clk_src = {
  973. .cmd_rcgr = 0x42004,
  974. .freq_tbl = ftbl_sdcc_apps_clk_src,
  975. .mnd_width = 8,
  976. .hid_width = 5,
  977. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  978. .clkr.hw.init = &(struct clk_init_data){
  979. .name = "sdcc1_apps_clk_src",
  980. .parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  981. .num_parents = 4,
  982. .ops = &clk_rcg2_ops,
  983. },
  984. };
  985. static const struct freq_tbl ftbl_sdcc_ice_core_clk_src[] = {
  986. F(19200000, P_XO, 1, 0, 0),
  987. F(160000000, P_GPLL0, 5, 0, 0),
  988. F(308570000, P_GPLL6, 3.5, 0, 0),
  989. };
  990. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  991. .cmd_rcgr = 0x5d000,
  992. .freq_tbl = ftbl_sdcc_ice_core_clk_src,
  993. .mnd_width = 8,
  994. .hid_width = 5,
  995. .parent_map = gcc_xo_gpll0_gpll6_gpll0_div2_map,
  996. .clkr.hw.init = &(struct clk_init_data){
  997. .name = "sdcc1_ice_core_clk_src",
  998. .parent_names = gcc_xo_gpll0_gpll6_gpll0_div2,
  999. .num_parents = 4,
  1000. .ops = &clk_rcg2_ops,
  1001. },
  1002. };
  1003. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1004. .cmd_rcgr = 0x43004,
  1005. .freq_tbl = ftbl_sdcc_apps_clk_src,
  1006. .mnd_width = 8,
  1007. .hid_width = 5,
  1008. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  1009. .clkr.hw.init = &(struct clk_init_data){
  1010. .name = "sdcc2_apps_clk_src",
  1011. .parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  1012. .num_parents = 4,
  1013. .ops = &clk_rcg2_ops,
  1014. },
  1015. };
  1016. static const struct freq_tbl ftbl_usb_master_clk_src[] = {
  1017. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  1018. F(100000000, P_GPLL0, 8, 0, 0),
  1019. F(133330000, P_GPLL0, 6, 0, 0),
  1020. { }
  1021. };
  1022. static struct clk_rcg2 usb0_master_clk_src = {
  1023. .cmd_rcgr = 0x3e00c,
  1024. .freq_tbl = ftbl_usb_master_clk_src,
  1025. .mnd_width = 8,
  1026. .hid_width = 5,
  1027. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  1028. .clkr.hw.init = &(struct clk_init_data){
  1029. .name = "usb0_master_clk_src",
  1030. .parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
  1031. .num_parents = 3,
  1032. .ops = &clk_rcg2_ops,
  1033. },
  1034. };
  1035. static const struct freq_tbl ftbl_usb_aux_clk_src[] = {
  1036. F(19200000, P_XO, 1, 0, 0),
  1037. { }
  1038. };
  1039. static struct clk_rcg2 usb0_aux_clk_src = {
  1040. .cmd_rcgr = 0x3e05c,
  1041. .freq_tbl = ftbl_usb_aux_clk_src,
  1042. .mnd_width = 16,
  1043. .hid_width = 5,
  1044. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  1045. .clkr.hw.init = &(struct clk_init_data){
  1046. .name = "usb0_aux_clk_src",
  1047. .parent_names = gcc_xo_gpll0_sleep_clk,
  1048. .num_parents = 3,
  1049. .ops = &clk_rcg2_ops,
  1050. },
  1051. };
  1052. static const struct freq_tbl ftbl_usb_mock_utmi_clk_src[] = {
  1053. F(19200000, P_XO, 1, 0, 0),
  1054. F(20000000, P_GPLL6, 6, 1, 9),
  1055. F(60000000, P_GPLL6, 6, 1, 3),
  1056. { }
  1057. };
  1058. static struct clk_rcg2 usb0_mock_utmi_clk_src = {
  1059. .cmd_rcgr = 0x3e020,
  1060. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  1061. .mnd_width = 8,
  1062. .hid_width = 5,
  1063. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  1064. .clkr.hw.init = &(struct clk_init_data){
  1065. .name = "usb0_mock_utmi_clk_src",
  1066. .parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  1067. .num_parents = 4,
  1068. .ops = &clk_rcg2_ops,
  1069. },
  1070. };
  1071. static struct clk_regmap_mux usb0_pipe_clk_src = {
  1072. .reg = 0x3e048,
  1073. .shift = 8,
  1074. .width = 2,
  1075. .parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
  1076. .clkr = {
  1077. .hw.init = &(struct clk_init_data){
  1078. .name = "usb0_pipe_clk_src",
  1079. .parent_names = gcc_usb3phy_0_cc_pipe_clk_xo,
  1080. .num_parents = 2,
  1081. .ops = &clk_regmap_mux_closest_ops,
  1082. .flags = CLK_SET_RATE_PARENT,
  1083. },
  1084. },
  1085. };
  1086. static struct clk_rcg2 usb1_master_clk_src = {
  1087. .cmd_rcgr = 0x3f00c,
  1088. .freq_tbl = ftbl_usb_master_clk_src,
  1089. .mnd_width = 8,
  1090. .hid_width = 5,
  1091. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  1092. .clkr.hw.init = &(struct clk_init_data){
  1093. .name = "usb1_master_clk_src",
  1094. .parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
  1095. .num_parents = 3,
  1096. .ops = &clk_rcg2_ops,
  1097. },
  1098. };
  1099. static struct clk_rcg2 usb1_aux_clk_src = {
  1100. .cmd_rcgr = 0x3f05c,
  1101. .freq_tbl = ftbl_usb_aux_clk_src,
  1102. .mnd_width = 16,
  1103. .hid_width = 5,
  1104. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  1105. .clkr.hw.init = &(struct clk_init_data){
  1106. .name = "usb1_aux_clk_src",
  1107. .parent_names = gcc_xo_gpll0_sleep_clk,
  1108. .num_parents = 3,
  1109. .ops = &clk_rcg2_ops,
  1110. },
  1111. };
  1112. static struct clk_rcg2 usb1_mock_utmi_clk_src = {
  1113. .cmd_rcgr = 0x3f020,
  1114. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  1115. .mnd_width = 8,
  1116. .hid_width = 5,
  1117. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  1118. .clkr.hw.init = &(struct clk_init_data){
  1119. .name = "usb1_mock_utmi_clk_src",
  1120. .parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  1121. .num_parents = 4,
  1122. .ops = &clk_rcg2_ops,
  1123. },
  1124. };
  1125. static struct clk_regmap_mux usb1_pipe_clk_src = {
  1126. .reg = 0x3f048,
  1127. .shift = 8,
  1128. .width = 2,
  1129. .parent_map = gcc_usb3phy_1_cc_pipe_clk_xo_map,
  1130. .clkr = {
  1131. .hw.init = &(struct clk_init_data){
  1132. .name = "usb1_pipe_clk_src",
  1133. .parent_names = gcc_usb3phy_1_cc_pipe_clk_xo,
  1134. .num_parents = 2,
  1135. .ops = &clk_regmap_mux_closest_ops,
  1136. .flags = CLK_SET_RATE_PARENT,
  1137. },
  1138. },
  1139. };
  1140. static struct clk_branch gcc_xo_clk_src = {
  1141. .halt_reg = 0x30018,
  1142. .clkr = {
  1143. .enable_reg = 0x30018,
  1144. .enable_mask = BIT(1),
  1145. .hw.init = &(struct clk_init_data){
  1146. .name = "gcc_xo_clk_src",
  1147. .parent_names = (const char *[]){
  1148. "xo"
  1149. },
  1150. .num_parents = 1,
  1151. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1152. .ops = &clk_branch2_ops,
  1153. },
  1154. },
  1155. };
  1156. static struct clk_fixed_factor gcc_xo_div4_clk_src = {
  1157. .mult = 1,
  1158. .div = 4,
  1159. .hw.init = &(struct clk_init_data){
  1160. .name = "gcc_xo_div4_clk_src",
  1161. .parent_names = (const char *[]){
  1162. "gcc_xo_clk_src"
  1163. },
  1164. .num_parents = 1,
  1165. .ops = &clk_fixed_factor_ops,
  1166. .flags = CLK_SET_RATE_PARENT,
  1167. },
  1168. };
  1169. static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
  1170. F(19200000, P_XO, 1, 0, 0),
  1171. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  1172. F(100000000, P_GPLL0, 8, 0, 0),
  1173. F(133333333, P_GPLL0, 6, 0, 0),
  1174. F(160000000, P_GPLL0, 5, 0, 0),
  1175. F(200000000, P_GPLL0, 4, 0, 0),
  1176. F(266666667, P_GPLL0, 3, 0, 0),
  1177. { }
  1178. };
  1179. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  1180. .cmd_rcgr = 0x26004,
  1181. .freq_tbl = ftbl_system_noc_bfdcd_clk_src,
  1182. .hid_width = 5,
  1183. .parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
  1184. .clkr.hw.init = &(struct clk_init_data){
  1185. .name = "system_noc_bfdcd_clk_src",
  1186. .parent_names = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
  1187. .num_parents = 4,
  1188. .ops = &clk_rcg2_ops,
  1189. .flags = CLK_IS_CRITICAL,
  1190. },
  1191. };
  1192. static struct clk_fixed_factor system_noc_clk_src = {
  1193. .mult = 1,
  1194. .div = 1,
  1195. .hw.init = &(struct clk_init_data){
  1196. .name = "system_noc_clk_src",
  1197. .parent_names = (const char *[]){
  1198. "system_noc_bfdcd_clk_src"
  1199. },
  1200. .num_parents = 1,
  1201. .ops = &clk_fixed_factor_ops,
  1202. .flags = CLK_SET_RATE_PARENT,
  1203. },
  1204. };
  1205. static const struct freq_tbl ftbl_nss_ce_clk_src[] = {
  1206. F(19200000, P_XO, 1, 0, 0),
  1207. F(200000000, P_GPLL0, 4, 0, 0),
  1208. { }
  1209. };
  1210. static struct clk_rcg2 nss_ce_clk_src = {
  1211. .cmd_rcgr = 0x68098,
  1212. .freq_tbl = ftbl_nss_ce_clk_src,
  1213. .hid_width = 5,
  1214. .parent_map = gcc_xo_gpll0_map,
  1215. .clkr.hw.init = &(struct clk_init_data){
  1216. .name = "nss_ce_clk_src",
  1217. .parent_names = gcc_xo_gpll0,
  1218. .num_parents = 2,
  1219. .ops = &clk_rcg2_ops,
  1220. },
  1221. };
  1222. static const struct freq_tbl ftbl_nss_noc_bfdcd_clk_src[] = {
  1223. F(19200000, P_XO, 1, 0, 0),
  1224. F(461500000, P_BIAS_PLL_NSS_NOC, 1, 0, 0),
  1225. { }
  1226. };
  1227. static struct clk_rcg2 nss_noc_bfdcd_clk_src = {
  1228. .cmd_rcgr = 0x68088,
  1229. .freq_tbl = ftbl_nss_noc_bfdcd_clk_src,
  1230. .hid_width = 5,
  1231. .parent_map = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map,
  1232. .clkr.hw.init = &(struct clk_init_data){
  1233. .name = "nss_noc_bfdcd_clk_src",
  1234. .parent_names = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2,
  1235. .num_parents = 4,
  1236. .ops = &clk_rcg2_ops,
  1237. },
  1238. };
  1239. static struct clk_fixed_factor nss_noc_clk_src = {
  1240. .mult = 1,
  1241. .div = 1,
  1242. .hw.init = &(struct clk_init_data){
  1243. .name = "nss_noc_clk_src",
  1244. .parent_names = (const char *[]){
  1245. "nss_noc_bfdcd_clk_src"
  1246. },
  1247. .num_parents = 1,
  1248. .ops = &clk_fixed_factor_ops,
  1249. .flags = CLK_SET_RATE_PARENT,
  1250. },
  1251. };
  1252. static const struct freq_tbl ftbl_nss_crypto_clk_src[] = {
  1253. F(19200000, P_XO, 1, 0, 0),
  1254. F(600000000, P_NSS_CRYPTO_PLL, 1, 0, 0),
  1255. { }
  1256. };
  1257. static struct clk_rcg2 nss_crypto_clk_src = {
  1258. .cmd_rcgr = 0x68144,
  1259. .freq_tbl = ftbl_nss_crypto_clk_src,
  1260. .mnd_width = 16,
  1261. .hid_width = 5,
  1262. .parent_map = gcc_xo_nss_crypto_pll_gpll0_map,
  1263. .clkr.hw.init = &(struct clk_init_data){
  1264. .name = "nss_crypto_clk_src",
  1265. .parent_names = gcc_xo_nss_crypto_pll_gpll0,
  1266. .num_parents = 3,
  1267. .ops = &clk_rcg2_ops,
  1268. },
  1269. };
  1270. static const struct freq_tbl ftbl_nss_ubi_clk_src[] = {
  1271. F(19200000, P_XO, 1, 0, 0),
  1272. F(187200000, P_UBI32_PLL, 8, 0, 0),
  1273. F(748800000, P_UBI32_PLL, 2, 0, 0),
  1274. F(1497600000, P_UBI32_PLL, 1, 0, 0),
  1275. F(1689600000, P_UBI32_PLL, 1, 0, 0),
  1276. { }
  1277. };
  1278. static struct clk_rcg2 nss_ubi0_clk_src = {
  1279. .cmd_rcgr = 0x68104,
  1280. .freq_tbl = ftbl_nss_ubi_clk_src,
  1281. .hid_width = 5,
  1282. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1283. .clkr.hw.init = &(struct clk_init_data){
  1284. .name = "nss_ubi0_clk_src",
  1285. .parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1286. .num_parents = 6,
  1287. .ops = &clk_rcg2_ops,
  1288. .flags = CLK_SET_RATE_PARENT,
  1289. },
  1290. };
  1291. static struct clk_regmap_div nss_ubi0_div_clk_src = {
  1292. .reg = 0x68118,
  1293. .shift = 0,
  1294. .width = 4,
  1295. .clkr = {
  1296. .hw.init = &(struct clk_init_data){
  1297. .name = "nss_ubi0_div_clk_src",
  1298. .parent_names = (const char *[]){
  1299. "nss_ubi0_clk_src"
  1300. },
  1301. .num_parents = 1,
  1302. .ops = &clk_regmap_div_ro_ops,
  1303. .flags = CLK_SET_RATE_PARENT,
  1304. },
  1305. },
  1306. };
  1307. static struct clk_rcg2 nss_ubi1_clk_src = {
  1308. .cmd_rcgr = 0x68124,
  1309. .freq_tbl = ftbl_nss_ubi_clk_src,
  1310. .hid_width = 5,
  1311. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1312. .clkr.hw.init = &(struct clk_init_data){
  1313. .name = "nss_ubi1_clk_src",
  1314. .parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1315. .num_parents = 6,
  1316. .ops = &clk_rcg2_ops,
  1317. .flags = CLK_SET_RATE_PARENT,
  1318. },
  1319. };
  1320. static struct clk_regmap_div nss_ubi1_div_clk_src = {
  1321. .reg = 0x68138,
  1322. .shift = 0,
  1323. .width = 4,
  1324. .clkr = {
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "nss_ubi1_div_clk_src",
  1327. .parent_names = (const char *[]){
  1328. "nss_ubi1_clk_src"
  1329. },
  1330. .num_parents = 1,
  1331. .ops = &clk_regmap_div_ro_ops,
  1332. .flags = CLK_SET_RATE_PARENT,
  1333. },
  1334. },
  1335. };
  1336. static const struct freq_tbl ftbl_ubi_mpt_clk_src[] = {
  1337. F(19200000, P_XO, 1, 0, 0),
  1338. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  1339. { }
  1340. };
  1341. static struct clk_rcg2 ubi_mpt_clk_src = {
  1342. .cmd_rcgr = 0x68090,
  1343. .freq_tbl = ftbl_ubi_mpt_clk_src,
  1344. .hid_width = 5,
  1345. .parent_map = gcc_xo_gpll0_out_main_div2_map,
  1346. .clkr.hw.init = &(struct clk_init_data){
  1347. .name = "ubi_mpt_clk_src",
  1348. .parent_names = gcc_xo_gpll0_out_main_div2,
  1349. .num_parents = 2,
  1350. .ops = &clk_rcg2_ops,
  1351. },
  1352. };
  1353. static const struct freq_tbl ftbl_nss_imem_clk_src[] = {
  1354. F(19200000, P_XO, 1, 0, 0),
  1355. F(400000000, P_GPLL0, 2, 0, 0),
  1356. { }
  1357. };
  1358. static struct clk_rcg2 nss_imem_clk_src = {
  1359. .cmd_rcgr = 0x68158,
  1360. .freq_tbl = ftbl_nss_imem_clk_src,
  1361. .hid_width = 5,
  1362. .parent_map = gcc_xo_gpll0_gpll4_map,
  1363. .clkr.hw.init = &(struct clk_init_data){
  1364. .name = "nss_imem_clk_src",
  1365. .parent_names = gcc_xo_gpll0_gpll4,
  1366. .num_parents = 3,
  1367. .ops = &clk_rcg2_ops,
  1368. },
  1369. };
  1370. static const struct freq_tbl ftbl_nss_ppe_clk_src[] = {
  1371. F(19200000, P_XO, 1, 0, 0),
  1372. F(300000000, P_BIAS_PLL, 1, 0, 0),
  1373. { }
  1374. };
  1375. static struct clk_rcg2 nss_ppe_clk_src = {
  1376. .cmd_rcgr = 0x68080,
  1377. .freq_tbl = ftbl_nss_ppe_clk_src,
  1378. .hid_width = 5,
  1379. .parent_map = gcc_xo_bias_gpll0_gpll4_nss_ubi32_map,
  1380. .clkr.hw.init = &(struct clk_init_data){
  1381. .name = "nss_ppe_clk_src",
  1382. .parent_names = gcc_xo_bias_gpll0_gpll4_nss_ubi32,
  1383. .num_parents = 6,
  1384. .ops = &clk_rcg2_ops,
  1385. },
  1386. };
  1387. static struct clk_fixed_factor nss_ppe_cdiv_clk_src = {
  1388. .mult = 1,
  1389. .div = 4,
  1390. .hw.init = &(struct clk_init_data){
  1391. .name = "nss_ppe_cdiv_clk_src",
  1392. .parent_names = (const char *[]){
  1393. "nss_ppe_clk_src"
  1394. },
  1395. .num_parents = 1,
  1396. .ops = &clk_fixed_factor_ops,
  1397. .flags = CLK_SET_RATE_PARENT,
  1398. },
  1399. };
  1400. static const struct freq_tbl ftbl_nss_port1_rx_clk_src[] = {
  1401. F(19200000, P_XO, 1, 0, 0),
  1402. F(25000000, P_UNIPHY0_RX, 5, 0, 0),
  1403. F(125000000, P_UNIPHY0_RX, 1, 0, 0),
  1404. { }
  1405. };
  1406. static struct clk_rcg2 nss_port1_rx_clk_src = {
  1407. .cmd_rcgr = 0x68020,
  1408. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1409. .hid_width = 5,
  1410. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1411. .clkr.hw.init = &(struct clk_init_data){
  1412. .name = "nss_port1_rx_clk_src",
  1413. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1414. .num_parents = 5,
  1415. .ops = &clk_rcg2_ops,
  1416. },
  1417. };
  1418. static struct clk_regmap_div nss_port1_rx_div_clk_src = {
  1419. .reg = 0x68400,
  1420. .shift = 0,
  1421. .width = 4,
  1422. .clkr = {
  1423. .hw.init = &(struct clk_init_data){
  1424. .name = "nss_port1_rx_div_clk_src",
  1425. .parent_names = (const char *[]){
  1426. "nss_port1_rx_clk_src"
  1427. },
  1428. .num_parents = 1,
  1429. .ops = &clk_regmap_div_ops,
  1430. .flags = CLK_SET_RATE_PARENT,
  1431. },
  1432. },
  1433. };
  1434. static const struct freq_tbl ftbl_nss_port1_tx_clk_src[] = {
  1435. F(19200000, P_XO, 1, 0, 0),
  1436. F(25000000, P_UNIPHY0_TX, 5, 0, 0),
  1437. F(125000000, P_UNIPHY0_TX, 1, 0, 0),
  1438. { }
  1439. };
  1440. static struct clk_rcg2 nss_port1_tx_clk_src = {
  1441. .cmd_rcgr = 0x68028,
  1442. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1443. .hid_width = 5,
  1444. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1445. .clkr.hw.init = &(struct clk_init_data){
  1446. .name = "nss_port1_tx_clk_src",
  1447. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1448. .num_parents = 5,
  1449. .ops = &clk_rcg2_ops,
  1450. },
  1451. };
  1452. static struct clk_regmap_div nss_port1_tx_div_clk_src = {
  1453. .reg = 0x68404,
  1454. .shift = 0,
  1455. .width = 4,
  1456. .clkr = {
  1457. .hw.init = &(struct clk_init_data){
  1458. .name = "nss_port1_tx_div_clk_src",
  1459. .parent_names = (const char *[]){
  1460. "nss_port1_tx_clk_src"
  1461. },
  1462. .num_parents = 1,
  1463. .ops = &clk_regmap_div_ops,
  1464. .flags = CLK_SET_RATE_PARENT,
  1465. },
  1466. },
  1467. };
  1468. static struct clk_rcg2 nss_port2_rx_clk_src = {
  1469. .cmd_rcgr = 0x68030,
  1470. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1471. .hid_width = 5,
  1472. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1473. .clkr.hw.init = &(struct clk_init_data){
  1474. .name = "nss_port2_rx_clk_src",
  1475. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1476. .num_parents = 5,
  1477. .ops = &clk_rcg2_ops,
  1478. },
  1479. };
  1480. static struct clk_regmap_div nss_port2_rx_div_clk_src = {
  1481. .reg = 0x68410,
  1482. .shift = 0,
  1483. .width = 4,
  1484. .clkr = {
  1485. .hw.init = &(struct clk_init_data){
  1486. .name = "nss_port2_rx_div_clk_src",
  1487. .parent_names = (const char *[]){
  1488. "nss_port2_rx_clk_src"
  1489. },
  1490. .num_parents = 1,
  1491. .ops = &clk_regmap_div_ops,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. },
  1494. },
  1495. };
  1496. static struct clk_rcg2 nss_port2_tx_clk_src = {
  1497. .cmd_rcgr = 0x68038,
  1498. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1499. .hid_width = 5,
  1500. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1501. .clkr.hw.init = &(struct clk_init_data){
  1502. .name = "nss_port2_tx_clk_src",
  1503. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1504. .num_parents = 5,
  1505. .ops = &clk_rcg2_ops,
  1506. },
  1507. };
  1508. static struct clk_regmap_div nss_port2_tx_div_clk_src = {
  1509. .reg = 0x68414,
  1510. .shift = 0,
  1511. .width = 4,
  1512. .clkr = {
  1513. .hw.init = &(struct clk_init_data){
  1514. .name = "nss_port2_tx_div_clk_src",
  1515. .parent_names = (const char *[]){
  1516. "nss_port2_tx_clk_src"
  1517. },
  1518. .num_parents = 1,
  1519. .ops = &clk_regmap_div_ops,
  1520. .flags = CLK_SET_RATE_PARENT,
  1521. },
  1522. },
  1523. };
  1524. static struct clk_rcg2 nss_port3_rx_clk_src = {
  1525. .cmd_rcgr = 0x68040,
  1526. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1527. .hid_width = 5,
  1528. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1529. .clkr.hw.init = &(struct clk_init_data){
  1530. .name = "nss_port3_rx_clk_src",
  1531. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1532. .num_parents = 5,
  1533. .ops = &clk_rcg2_ops,
  1534. },
  1535. };
  1536. static struct clk_regmap_div nss_port3_rx_div_clk_src = {
  1537. .reg = 0x68420,
  1538. .shift = 0,
  1539. .width = 4,
  1540. .clkr = {
  1541. .hw.init = &(struct clk_init_data){
  1542. .name = "nss_port3_rx_div_clk_src",
  1543. .parent_names = (const char *[]){
  1544. "nss_port3_rx_clk_src"
  1545. },
  1546. .num_parents = 1,
  1547. .ops = &clk_regmap_div_ops,
  1548. .flags = CLK_SET_RATE_PARENT,
  1549. },
  1550. },
  1551. };
  1552. static struct clk_rcg2 nss_port3_tx_clk_src = {
  1553. .cmd_rcgr = 0x68048,
  1554. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1555. .hid_width = 5,
  1556. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1557. .clkr.hw.init = &(struct clk_init_data){
  1558. .name = "nss_port3_tx_clk_src",
  1559. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1560. .num_parents = 5,
  1561. .ops = &clk_rcg2_ops,
  1562. },
  1563. };
  1564. static struct clk_regmap_div nss_port3_tx_div_clk_src = {
  1565. .reg = 0x68424,
  1566. .shift = 0,
  1567. .width = 4,
  1568. .clkr = {
  1569. .hw.init = &(struct clk_init_data){
  1570. .name = "nss_port3_tx_div_clk_src",
  1571. .parent_names = (const char *[]){
  1572. "nss_port3_tx_clk_src"
  1573. },
  1574. .num_parents = 1,
  1575. .ops = &clk_regmap_div_ops,
  1576. .flags = CLK_SET_RATE_PARENT,
  1577. },
  1578. },
  1579. };
  1580. static struct clk_rcg2 nss_port4_rx_clk_src = {
  1581. .cmd_rcgr = 0x68050,
  1582. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1583. .hid_width = 5,
  1584. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1585. .clkr.hw.init = &(struct clk_init_data){
  1586. .name = "nss_port4_rx_clk_src",
  1587. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1588. .num_parents = 5,
  1589. .ops = &clk_rcg2_ops,
  1590. },
  1591. };
  1592. static struct clk_regmap_div nss_port4_rx_div_clk_src = {
  1593. .reg = 0x68430,
  1594. .shift = 0,
  1595. .width = 4,
  1596. .clkr = {
  1597. .hw.init = &(struct clk_init_data){
  1598. .name = "nss_port4_rx_div_clk_src",
  1599. .parent_names = (const char *[]){
  1600. "nss_port4_rx_clk_src"
  1601. },
  1602. .num_parents = 1,
  1603. .ops = &clk_regmap_div_ops,
  1604. .flags = CLK_SET_RATE_PARENT,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_rcg2 nss_port4_tx_clk_src = {
  1609. .cmd_rcgr = 0x68058,
  1610. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1611. .hid_width = 5,
  1612. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1613. .clkr.hw.init = &(struct clk_init_data){
  1614. .name = "nss_port4_tx_clk_src",
  1615. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1616. .num_parents = 5,
  1617. .ops = &clk_rcg2_ops,
  1618. },
  1619. };
  1620. static struct clk_regmap_div nss_port4_tx_div_clk_src = {
  1621. .reg = 0x68434,
  1622. .shift = 0,
  1623. .width = 4,
  1624. .clkr = {
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "nss_port4_tx_div_clk_src",
  1627. .parent_names = (const char *[]){
  1628. "nss_port4_tx_clk_src"
  1629. },
  1630. .num_parents = 1,
  1631. .ops = &clk_regmap_div_ops,
  1632. .flags = CLK_SET_RATE_PARENT,
  1633. },
  1634. },
  1635. };
  1636. static const struct freq_tbl ftbl_nss_port5_rx_clk_src[] = {
  1637. F(19200000, P_XO, 1, 0, 0),
  1638. F(25000000, P_UNIPHY1_RX, 12.5, 0, 0),
  1639. F(78125000, P_UNIPHY1_RX, 4, 0, 0),
  1640. F(125000000, P_UNIPHY1_RX, 2.5, 0, 0),
  1641. F(156250000, P_UNIPHY1_RX, 2, 0, 0),
  1642. F(312500000, P_UNIPHY1_RX, 1, 0, 0),
  1643. { }
  1644. };
  1645. static struct clk_rcg2 nss_port5_rx_clk_src = {
  1646. .cmd_rcgr = 0x68060,
  1647. .freq_tbl = ftbl_nss_port5_rx_clk_src,
  1648. .hid_width = 5,
  1649. .parent_map = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map,
  1650. .clkr.hw.init = &(struct clk_init_data){
  1651. .name = "nss_port5_rx_clk_src",
  1652. .parent_names = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias,
  1653. .num_parents = 7,
  1654. .ops = &clk_rcg2_ops,
  1655. },
  1656. };
  1657. static struct clk_regmap_div nss_port5_rx_div_clk_src = {
  1658. .reg = 0x68440,
  1659. .shift = 0,
  1660. .width = 4,
  1661. .clkr = {
  1662. .hw.init = &(struct clk_init_data){
  1663. .name = "nss_port5_rx_div_clk_src",
  1664. .parent_names = (const char *[]){
  1665. "nss_port5_rx_clk_src"
  1666. },
  1667. .num_parents = 1,
  1668. .ops = &clk_regmap_div_ops,
  1669. .flags = CLK_SET_RATE_PARENT,
  1670. },
  1671. },
  1672. };
  1673. static const struct freq_tbl ftbl_nss_port5_tx_clk_src[] = {
  1674. F(19200000, P_XO, 1, 0, 0),
  1675. F(25000000, P_UNIPHY1_TX, 12.5, 0, 0),
  1676. F(78125000, P_UNIPHY1_TX, 4, 0, 0),
  1677. F(125000000, P_UNIPHY1_TX, 2.5, 0, 0),
  1678. F(156250000, P_UNIPHY1_TX, 2, 0, 0),
  1679. F(312500000, P_UNIPHY1_TX, 1, 0, 0),
  1680. { }
  1681. };
  1682. static struct clk_rcg2 nss_port5_tx_clk_src = {
  1683. .cmd_rcgr = 0x68068,
  1684. .freq_tbl = ftbl_nss_port5_tx_clk_src,
  1685. .hid_width = 5,
  1686. .parent_map = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map,
  1687. .clkr.hw.init = &(struct clk_init_data){
  1688. .name = "nss_port5_tx_clk_src",
  1689. .parent_names = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias,
  1690. .num_parents = 7,
  1691. .ops = &clk_rcg2_ops,
  1692. },
  1693. };
  1694. static struct clk_regmap_div nss_port5_tx_div_clk_src = {
  1695. .reg = 0x68444,
  1696. .shift = 0,
  1697. .width = 4,
  1698. .clkr = {
  1699. .hw.init = &(struct clk_init_data){
  1700. .name = "nss_port5_tx_div_clk_src",
  1701. .parent_names = (const char *[]){
  1702. "nss_port5_tx_clk_src"
  1703. },
  1704. .num_parents = 1,
  1705. .ops = &clk_regmap_div_ops,
  1706. .flags = CLK_SET_RATE_PARENT,
  1707. },
  1708. },
  1709. };
  1710. static const struct freq_tbl ftbl_nss_port6_rx_clk_src[] = {
  1711. F(19200000, P_XO, 1, 0, 0),
  1712. F(25000000, P_UNIPHY2_RX, 12.5, 0, 0),
  1713. F(78125000, P_UNIPHY2_RX, 4, 0, 0),
  1714. F(125000000, P_UNIPHY2_RX, 2.5, 0, 0),
  1715. F(156250000, P_UNIPHY2_RX, 2, 0, 0),
  1716. F(312500000, P_UNIPHY2_RX, 1, 0, 0),
  1717. { }
  1718. };
  1719. static struct clk_rcg2 nss_port6_rx_clk_src = {
  1720. .cmd_rcgr = 0x68070,
  1721. .freq_tbl = ftbl_nss_port6_rx_clk_src,
  1722. .hid_width = 5,
  1723. .parent_map = gcc_xo_uniphy2_rx_tx_ubi32_bias_map,
  1724. .clkr.hw.init = &(struct clk_init_data){
  1725. .name = "nss_port6_rx_clk_src",
  1726. .parent_names = gcc_xo_uniphy2_rx_tx_ubi32_bias,
  1727. .num_parents = 5,
  1728. .ops = &clk_rcg2_ops,
  1729. },
  1730. };
  1731. static struct clk_regmap_div nss_port6_rx_div_clk_src = {
  1732. .reg = 0x68450,
  1733. .shift = 0,
  1734. .width = 4,
  1735. .clkr = {
  1736. .hw.init = &(struct clk_init_data){
  1737. .name = "nss_port6_rx_div_clk_src",
  1738. .parent_names = (const char *[]){
  1739. "nss_port6_rx_clk_src"
  1740. },
  1741. .num_parents = 1,
  1742. .ops = &clk_regmap_div_ops,
  1743. .flags = CLK_SET_RATE_PARENT,
  1744. },
  1745. },
  1746. };
  1747. static const struct freq_tbl ftbl_nss_port6_tx_clk_src[] = {
  1748. F(19200000, P_XO, 1, 0, 0),
  1749. F(25000000, P_UNIPHY2_TX, 12.5, 0, 0),
  1750. F(78125000, P_UNIPHY2_TX, 4, 0, 0),
  1751. F(125000000, P_UNIPHY2_TX, 2.5, 0, 0),
  1752. F(156250000, P_UNIPHY2_TX, 2, 0, 0),
  1753. F(312500000, P_UNIPHY2_TX, 1, 0, 0),
  1754. { }
  1755. };
  1756. static struct clk_rcg2 nss_port6_tx_clk_src = {
  1757. .cmd_rcgr = 0x68078,
  1758. .freq_tbl = ftbl_nss_port6_tx_clk_src,
  1759. .hid_width = 5,
  1760. .parent_map = gcc_xo_uniphy2_tx_rx_ubi32_bias_map,
  1761. .clkr.hw.init = &(struct clk_init_data){
  1762. .name = "nss_port6_tx_clk_src",
  1763. .parent_names = gcc_xo_uniphy2_tx_rx_ubi32_bias,
  1764. .num_parents = 5,
  1765. .ops = &clk_rcg2_ops,
  1766. },
  1767. };
  1768. static struct clk_regmap_div nss_port6_tx_div_clk_src = {
  1769. .reg = 0x68454,
  1770. .shift = 0,
  1771. .width = 4,
  1772. .clkr = {
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "nss_port6_tx_div_clk_src",
  1775. .parent_names = (const char *[]){
  1776. "nss_port6_tx_clk_src"
  1777. },
  1778. .num_parents = 1,
  1779. .ops = &clk_regmap_div_ops,
  1780. .flags = CLK_SET_RATE_PARENT,
  1781. },
  1782. },
  1783. };
  1784. static struct freq_tbl ftbl_crypto_clk_src[] = {
  1785. F(40000000, P_GPLL0_DIV2, 10, 0, 0),
  1786. F(80000000, P_GPLL0, 10, 0, 0),
  1787. F(100000000, P_GPLL0, 8, 0, 0),
  1788. F(160000000, P_GPLL0, 5, 0, 0),
  1789. { }
  1790. };
  1791. static struct clk_rcg2 crypto_clk_src = {
  1792. .cmd_rcgr = 0x16004,
  1793. .freq_tbl = ftbl_crypto_clk_src,
  1794. .hid_width = 5,
  1795. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1796. .clkr.hw.init = &(struct clk_init_data){
  1797. .name = "crypto_clk_src",
  1798. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  1799. .num_parents = 3,
  1800. .ops = &clk_rcg2_ops,
  1801. },
  1802. };
  1803. static struct freq_tbl ftbl_gp_clk_src[] = {
  1804. F(19200000, P_XO, 1, 0, 0),
  1805. { }
  1806. };
  1807. static struct clk_rcg2 gp1_clk_src = {
  1808. .cmd_rcgr = 0x08004,
  1809. .freq_tbl = ftbl_gp_clk_src,
  1810. .mnd_width = 8,
  1811. .hid_width = 5,
  1812. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1813. .clkr.hw.init = &(struct clk_init_data){
  1814. .name = "gp1_clk_src",
  1815. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1816. .num_parents = 5,
  1817. .ops = &clk_rcg2_ops,
  1818. },
  1819. };
  1820. static struct clk_rcg2 gp2_clk_src = {
  1821. .cmd_rcgr = 0x09004,
  1822. .freq_tbl = ftbl_gp_clk_src,
  1823. .mnd_width = 8,
  1824. .hid_width = 5,
  1825. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1826. .clkr.hw.init = &(struct clk_init_data){
  1827. .name = "gp2_clk_src",
  1828. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1829. .num_parents = 5,
  1830. .ops = &clk_rcg2_ops,
  1831. },
  1832. };
  1833. static struct clk_rcg2 gp3_clk_src = {
  1834. .cmd_rcgr = 0x0a004,
  1835. .freq_tbl = ftbl_gp_clk_src,
  1836. .mnd_width = 8,
  1837. .hid_width = 5,
  1838. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1839. .clkr.hw.init = &(struct clk_init_data){
  1840. .name = "gp3_clk_src",
  1841. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1842. .num_parents = 5,
  1843. .ops = &clk_rcg2_ops,
  1844. },
  1845. };
  1846. static struct clk_branch gcc_blsp1_ahb_clk = {
  1847. .halt_reg = 0x01008,
  1848. .clkr = {
  1849. .enable_reg = 0x01008,
  1850. .enable_mask = BIT(0),
  1851. .hw.init = &(struct clk_init_data){
  1852. .name = "gcc_blsp1_ahb_clk",
  1853. .parent_names = (const char *[]){
  1854. "pcnoc_clk_src"
  1855. },
  1856. .num_parents = 1,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1863. .halt_reg = 0x02008,
  1864. .clkr = {
  1865. .enable_reg = 0x02008,
  1866. .enable_mask = BIT(0),
  1867. .hw.init = &(struct clk_init_data){
  1868. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1869. .parent_names = (const char *[]){
  1870. "blsp1_qup1_i2c_apps_clk_src"
  1871. },
  1872. .num_parents = 1,
  1873. .flags = CLK_SET_RATE_PARENT,
  1874. .ops = &clk_branch2_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1879. .halt_reg = 0x02004,
  1880. .clkr = {
  1881. .enable_reg = 0x02004,
  1882. .enable_mask = BIT(0),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1885. .parent_names = (const char *[]){
  1886. "blsp1_qup1_spi_apps_clk_src"
  1887. },
  1888. .num_parents = 1,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. .ops = &clk_branch2_ops,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1895. .halt_reg = 0x03010,
  1896. .clkr = {
  1897. .enable_reg = 0x03010,
  1898. .enable_mask = BIT(0),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1901. .parent_names = (const char *[]){
  1902. "blsp1_qup2_i2c_apps_clk_src"
  1903. },
  1904. .num_parents = 1,
  1905. .flags = CLK_SET_RATE_PARENT,
  1906. .ops = &clk_branch2_ops,
  1907. },
  1908. },
  1909. };
  1910. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1911. .halt_reg = 0x0300c,
  1912. .clkr = {
  1913. .enable_reg = 0x0300c,
  1914. .enable_mask = BIT(0),
  1915. .hw.init = &(struct clk_init_data){
  1916. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1917. .parent_names = (const char *[]){
  1918. "blsp1_qup2_spi_apps_clk_src"
  1919. },
  1920. .num_parents = 1,
  1921. .flags = CLK_SET_RATE_PARENT,
  1922. .ops = &clk_branch2_ops,
  1923. },
  1924. },
  1925. };
  1926. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1927. .halt_reg = 0x04010,
  1928. .clkr = {
  1929. .enable_reg = 0x04010,
  1930. .enable_mask = BIT(0),
  1931. .hw.init = &(struct clk_init_data){
  1932. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1933. .parent_names = (const char *[]){
  1934. "blsp1_qup3_i2c_apps_clk_src"
  1935. },
  1936. .num_parents = 1,
  1937. .flags = CLK_SET_RATE_PARENT,
  1938. .ops = &clk_branch2_ops,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1943. .halt_reg = 0x0400c,
  1944. .clkr = {
  1945. .enable_reg = 0x0400c,
  1946. .enable_mask = BIT(0),
  1947. .hw.init = &(struct clk_init_data){
  1948. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1949. .parent_names = (const char *[]){
  1950. "blsp1_qup3_spi_apps_clk_src"
  1951. },
  1952. .num_parents = 1,
  1953. .flags = CLK_SET_RATE_PARENT,
  1954. .ops = &clk_branch2_ops,
  1955. },
  1956. },
  1957. };
  1958. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1959. .halt_reg = 0x05010,
  1960. .clkr = {
  1961. .enable_reg = 0x05010,
  1962. .enable_mask = BIT(0),
  1963. .hw.init = &(struct clk_init_data){
  1964. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1965. .parent_names = (const char *[]){
  1966. "blsp1_qup4_i2c_apps_clk_src"
  1967. },
  1968. .num_parents = 1,
  1969. .flags = CLK_SET_RATE_PARENT,
  1970. .ops = &clk_branch2_ops,
  1971. },
  1972. },
  1973. };
  1974. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1975. .halt_reg = 0x0500c,
  1976. .clkr = {
  1977. .enable_reg = 0x0500c,
  1978. .enable_mask = BIT(0),
  1979. .hw.init = &(struct clk_init_data){
  1980. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1981. .parent_names = (const char *[]){
  1982. "blsp1_qup4_spi_apps_clk_src"
  1983. },
  1984. .num_parents = 1,
  1985. .flags = CLK_SET_RATE_PARENT,
  1986. .ops = &clk_branch2_ops,
  1987. },
  1988. },
  1989. };
  1990. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1991. .halt_reg = 0x06010,
  1992. .clkr = {
  1993. .enable_reg = 0x06010,
  1994. .enable_mask = BIT(0),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1997. .parent_names = (const char *[]){
  1998. "blsp1_qup5_i2c_apps_clk_src"
  1999. },
  2000. .num_parents = 1,
  2001. .flags = CLK_SET_RATE_PARENT,
  2002. .ops = &clk_branch2_ops,
  2003. },
  2004. },
  2005. };
  2006. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  2007. .halt_reg = 0x0600c,
  2008. .clkr = {
  2009. .enable_reg = 0x0600c,
  2010. .enable_mask = BIT(0),
  2011. .hw.init = &(struct clk_init_data){
  2012. .name = "gcc_blsp1_qup5_spi_apps_clk",
  2013. .parent_names = (const char *[]){
  2014. "blsp1_qup5_spi_apps_clk_src"
  2015. },
  2016. .num_parents = 1,
  2017. .flags = CLK_SET_RATE_PARENT,
  2018. .ops = &clk_branch2_ops,
  2019. },
  2020. },
  2021. };
  2022. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  2023. .halt_reg = 0x07010,
  2024. .clkr = {
  2025. .enable_reg = 0x07010,
  2026. .enable_mask = BIT(0),
  2027. .hw.init = &(struct clk_init_data){
  2028. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  2029. .parent_names = (const char *[]){
  2030. "blsp1_qup6_i2c_apps_clk_src"
  2031. },
  2032. .num_parents = 1,
  2033. .flags = CLK_SET_RATE_PARENT,
  2034. .ops = &clk_branch2_ops,
  2035. },
  2036. },
  2037. };
  2038. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  2039. .halt_reg = 0x0700c,
  2040. .clkr = {
  2041. .enable_reg = 0x0700c,
  2042. .enable_mask = BIT(0),
  2043. .hw.init = &(struct clk_init_data){
  2044. .name = "gcc_blsp1_qup6_spi_apps_clk",
  2045. .parent_names = (const char *[]){
  2046. "blsp1_qup6_spi_apps_clk_src"
  2047. },
  2048. .num_parents = 1,
  2049. .flags = CLK_SET_RATE_PARENT,
  2050. .ops = &clk_branch2_ops,
  2051. },
  2052. },
  2053. };
  2054. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  2055. .halt_reg = 0x0203c,
  2056. .clkr = {
  2057. .enable_reg = 0x0203c,
  2058. .enable_mask = BIT(0),
  2059. .hw.init = &(struct clk_init_data){
  2060. .name = "gcc_blsp1_uart1_apps_clk",
  2061. .parent_names = (const char *[]){
  2062. "blsp1_uart1_apps_clk_src"
  2063. },
  2064. .num_parents = 1,
  2065. .flags = CLK_SET_RATE_PARENT,
  2066. .ops = &clk_branch2_ops,
  2067. },
  2068. },
  2069. };
  2070. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  2071. .halt_reg = 0x0302c,
  2072. .clkr = {
  2073. .enable_reg = 0x0302c,
  2074. .enable_mask = BIT(0),
  2075. .hw.init = &(struct clk_init_data){
  2076. .name = "gcc_blsp1_uart2_apps_clk",
  2077. .parent_names = (const char *[]){
  2078. "blsp1_uart2_apps_clk_src"
  2079. },
  2080. .num_parents = 1,
  2081. .flags = CLK_SET_RATE_PARENT,
  2082. .ops = &clk_branch2_ops,
  2083. },
  2084. },
  2085. };
  2086. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  2087. .halt_reg = 0x0402c,
  2088. .clkr = {
  2089. .enable_reg = 0x0402c,
  2090. .enable_mask = BIT(0),
  2091. .hw.init = &(struct clk_init_data){
  2092. .name = "gcc_blsp1_uart3_apps_clk",
  2093. .parent_names = (const char *[]){
  2094. "blsp1_uart3_apps_clk_src"
  2095. },
  2096. .num_parents = 1,
  2097. .flags = CLK_SET_RATE_PARENT,
  2098. .ops = &clk_branch2_ops,
  2099. },
  2100. },
  2101. };
  2102. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  2103. .halt_reg = 0x0502c,
  2104. .clkr = {
  2105. .enable_reg = 0x0502c,
  2106. .enable_mask = BIT(0),
  2107. .hw.init = &(struct clk_init_data){
  2108. .name = "gcc_blsp1_uart4_apps_clk",
  2109. .parent_names = (const char *[]){
  2110. "blsp1_uart4_apps_clk_src"
  2111. },
  2112. .num_parents = 1,
  2113. .flags = CLK_SET_RATE_PARENT,
  2114. .ops = &clk_branch2_ops,
  2115. },
  2116. },
  2117. };
  2118. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  2119. .halt_reg = 0x0602c,
  2120. .clkr = {
  2121. .enable_reg = 0x0602c,
  2122. .enable_mask = BIT(0),
  2123. .hw.init = &(struct clk_init_data){
  2124. .name = "gcc_blsp1_uart5_apps_clk",
  2125. .parent_names = (const char *[]){
  2126. "blsp1_uart5_apps_clk_src"
  2127. },
  2128. .num_parents = 1,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. .ops = &clk_branch2_ops,
  2131. },
  2132. },
  2133. };
  2134. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  2135. .halt_reg = 0x0702c,
  2136. .clkr = {
  2137. .enable_reg = 0x0702c,
  2138. .enable_mask = BIT(0),
  2139. .hw.init = &(struct clk_init_data){
  2140. .name = "gcc_blsp1_uart6_apps_clk",
  2141. .parent_names = (const char *[]){
  2142. "blsp1_uart6_apps_clk_src"
  2143. },
  2144. .num_parents = 1,
  2145. .flags = CLK_SET_RATE_PARENT,
  2146. .ops = &clk_branch2_ops,
  2147. },
  2148. },
  2149. };
  2150. static struct clk_branch gcc_prng_ahb_clk = {
  2151. .halt_reg = 0x13004,
  2152. .halt_check = BRANCH_HALT_VOTED,
  2153. .clkr = {
  2154. .enable_reg = 0x0b004,
  2155. .enable_mask = BIT(8),
  2156. .hw.init = &(struct clk_init_data){
  2157. .name = "gcc_prng_ahb_clk",
  2158. .parent_names = (const char *[]){
  2159. "pcnoc_clk_src"
  2160. },
  2161. .num_parents = 1,
  2162. .flags = CLK_SET_RATE_PARENT,
  2163. .ops = &clk_branch2_ops,
  2164. },
  2165. },
  2166. };
  2167. static struct clk_branch gcc_qpic_ahb_clk = {
  2168. .halt_reg = 0x57024,
  2169. .clkr = {
  2170. .enable_reg = 0x57024,
  2171. .enable_mask = BIT(0),
  2172. .hw.init = &(struct clk_init_data){
  2173. .name = "gcc_qpic_ahb_clk",
  2174. .parent_names = (const char *[]){
  2175. "pcnoc_clk_src"
  2176. },
  2177. .num_parents = 1,
  2178. .flags = CLK_SET_RATE_PARENT,
  2179. .ops = &clk_branch2_ops,
  2180. },
  2181. },
  2182. };
  2183. static struct clk_branch gcc_qpic_clk = {
  2184. .halt_reg = 0x57020,
  2185. .clkr = {
  2186. .enable_reg = 0x57020,
  2187. .enable_mask = BIT(0),
  2188. .hw.init = &(struct clk_init_data){
  2189. .name = "gcc_qpic_clk",
  2190. .parent_names = (const char *[]){
  2191. "pcnoc_clk_src"
  2192. },
  2193. .num_parents = 1,
  2194. .flags = CLK_SET_RATE_PARENT,
  2195. .ops = &clk_branch2_ops,
  2196. },
  2197. },
  2198. };
  2199. static struct clk_branch gcc_pcie0_ahb_clk = {
  2200. .halt_reg = 0x75010,
  2201. .clkr = {
  2202. .enable_reg = 0x75010,
  2203. .enable_mask = BIT(0),
  2204. .hw.init = &(struct clk_init_data){
  2205. .name = "gcc_pcie0_ahb_clk",
  2206. .parent_names = (const char *[]){
  2207. "pcnoc_clk_src"
  2208. },
  2209. .num_parents = 1,
  2210. .flags = CLK_SET_RATE_PARENT,
  2211. .ops = &clk_branch2_ops,
  2212. },
  2213. },
  2214. };
  2215. static struct clk_branch gcc_pcie0_aux_clk = {
  2216. .halt_reg = 0x75014,
  2217. .clkr = {
  2218. .enable_reg = 0x75014,
  2219. .enable_mask = BIT(0),
  2220. .hw.init = &(struct clk_init_data){
  2221. .name = "gcc_pcie0_aux_clk",
  2222. .parent_names = (const char *[]){
  2223. "pcie0_aux_clk_src"
  2224. },
  2225. .num_parents = 1,
  2226. .flags = CLK_SET_RATE_PARENT,
  2227. .ops = &clk_branch2_ops,
  2228. },
  2229. },
  2230. };
  2231. static struct clk_branch gcc_pcie0_axi_m_clk = {
  2232. .halt_reg = 0x75008,
  2233. .clkr = {
  2234. .enable_reg = 0x75008,
  2235. .enable_mask = BIT(0),
  2236. .hw.init = &(struct clk_init_data){
  2237. .name = "gcc_pcie0_axi_m_clk",
  2238. .parent_names = (const char *[]){
  2239. "pcie0_axi_clk_src"
  2240. },
  2241. .num_parents = 1,
  2242. .flags = CLK_SET_RATE_PARENT,
  2243. .ops = &clk_branch2_ops,
  2244. },
  2245. },
  2246. };
  2247. static struct clk_branch gcc_pcie0_axi_s_clk = {
  2248. .halt_reg = 0x7500c,
  2249. .clkr = {
  2250. .enable_reg = 0x7500c,
  2251. .enable_mask = BIT(0),
  2252. .hw.init = &(struct clk_init_data){
  2253. .name = "gcc_pcie0_axi_s_clk",
  2254. .parent_names = (const char *[]){
  2255. "pcie0_axi_clk_src"
  2256. },
  2257. .num_parents = 1,
  2258. .flags = CLK_SET_RATE_PARENT,
  2259. .ops = &clk_branch2_ops,
  2260. },
  2261. },
  2262. };
  2263. static struct clk_branch gcc_pcie0_pipe_clk = {
  2264. .halt_reg = 0x75018,
  2265. .halt_check = BRANCH_HALT_DELAY,
  2266. .clkr = {
  2267. .enable_reg = 0x75018,
  2268. .enable_mask = BIT(0),
  2269. .hw.init = &(struct clk_init_data){
  2270. .name = "gcc_pcie0_pipe_clk",
  2271. .parent_names = (const char *[]){
  2272. "pcie0_pipe_clk_src"
  2273. },
  2274. .num_parents = 1,
  2275. .flags = CLK_SET_RATE_PARENT,
  2276. .ops = &clk_branch2_ops,
  2277. },
  2278. },
  2279. };
  2280. static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
  2281. .halt_reg = 0x26048,
  2282. .clkr = {
  2283. .enable_reg = 0x26048,
  2284. .enable_mask = BIT(0),
  2285. .hw.init = &(struct clk_init_data){
  2286. .name = "gcc_sys_noc_pcie0_axi_clk",
  2287. .parent_names = (const char *[]){
  2288. "pcie0_axi_clk_src"
  2289. },
  2290. .num_parents = 1,
  2291. .flags = CLK_SET_RATE_PARENT,
  2292. .ops = &clk_branch2_ops,
  2293. },
  2294. },
  2295. };
  2296. static struct clk_branch gcc_pcie1_ahb_clk = {
  2297. .halt_reg = 0x76010,
  2298. .clkr = {
  2299. .enable_reg = 0x76010,
  2300. .enable_mask = BIT(0),
  2301. .hw.init = &(struct clk_init_data){
  2302. .name = "gcc_pcie1_ahb_clk",
  2303. .parent_names = (const char *[]){
  2304. "pcnoc_clk_src"
  2305. },
  2306. .num_parents = 1,
  2307. .flags = CLK_SET_RATE_PARENT,
  2308. .ops = &clk_branch2_ops,
  2309. },
  2310. },
  2311. };
  2312. static struct clk_branch gcc_pcie1_aux_clk = {
  2313. .halt_reg = 0x76014,
  2314. .clkr = {
  2315. .enable_reg = 0x76014,
  2316. .enable_mask = BIT(0),
  2317. .hw.init = &(struct clk_init_data){
  2318. .name = "gcc_pcie1_aux_clk",
  2319. .parent_names = (const char *[]){
  2320. "pcie1_aux_clk_src"
  2321. },
  2322. .num_parents = 1,
  2323. .flags = CLK_SET_RATE_PARENT,
  2324. .ops = &clk_branch2_ops,
  2325. },
  2326. },
  2327. };
  2328. static struct clk_branch gcc_pcie1_axi_m_clk = {
  2329. .halt_reg = 0x76008,
  2330. .clkr = {
  2331. .enable_reg = 0x76008,
  2332. .enable_mask = BIT(0),
  2333. .hw.init = &(struct clk_init_data){
  2334. .name = "gcc_pcie1_axi_m_clk",
  2335. .parent_names = (const char *[]){
  2336. "pcie1_axi_clk_src"
  2337. },
  2338. .num_parents = 1,
  2339. .flags = CLK_SET_RATE_PARENT,
  2340. .ops = &clk_branch2_ops,
  2341. },
  2342. },
  2343. };
  2344. static struct clk_branch gcc_pcie1_axi_s_clk = {
  2345. .halt_reg = 0x7600c,
  2346. .clkr = {
  2347. .enable_reg = 0x7600c,
  2348. .enable_mask = BIT(0),
  2349. .hw.init = &(struct clk_init_data){
  2350. .name = "gcc_pcie1_axi_s_clk",
  2351. .parent_names = (const char *[]){
  2352. "pcie1_axi_clk_src"
  2353. },
  2354. .num_parents = 1,
  2355. .flags = CLK_SET_RATE_PARENT,
  2356. .ops = &clk_branch2_ops,
  2357. },
  2358. },
  2359. };
  2360. static struct clk_branch gcc_pcie1_pipe_clk = {
  2361. .halt_reg = 0x76018,
  2362. .halt_check = BRANCH_HALT_DELAY,
  2363. .clkr = {
  2364. .enable_reg = 0x76018,
  2365. .enable_mask = BIT(0),
  2366. .hw.init = &(struct clk_init_data){
  2367. .name = "gcc_pcie1_pipe_clk",
  2368. .parent_names = (const char *[]){
  2369. "pcie1_pipe_clk_src"
  2370. },
  2371. .num_parents = 1,
  2372. .flags = CLK_SET_RATE_PARENT,
  2373. .ops = &clk_branch2_ops,
  2374. },
  2375. },
  2376. };
  2377. static struct clk_branch gcc_sys_noc_pcie1_axi_clk = {
  2378. .halt_reg = 0x2604c,
  2379. .clkr = {
  2380. .enable_reg = 0x2604c,
  2381. .enable_mask = BIT(0),
  2382. .hw.init = &(struct clk_init_data){
  2383. .name = "gcc_sys_noc_pcie1_axi_clk",
  2384. .parent_names = (const char *[]){
  2385. "pcie1_axi_clk_src"
  2386. },
  2387. .num_parents = 1,
  2388. .flags = CLK_SET_RATE_PARENT,
  2389. .ops = &clk_branch2_ops,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch gcc_usb0_aux_clk = {
  2394. .halt_reg = 0x3e044,
  2395. .clkr = {
  2396. .enable_reg = 0x3e044,
  2397. .enable_mask = BIT(0),
  2398. .hw.init = &(struct clk_init_data){
  2399. .name = "gcc_usb0_aux_clk",
  2400. .parent_names = (const char *[]){
  2401. "usb0_aux_clk_src"
  2402. },
  2403. .num_parents = 1,
  2404. .flags = CLK_SET_RATE_PARENT,
  2405. .ops = &clk_branch2_ops,
  2406. },
  2407. },
  2408. };
  2409. static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
  2410. .halt_reg = 0x26040,
  2411. .clkr = {
  2412. .enable_reg = 0x26040,
  2413. .enable_mask = BIT(0),
  2414. .hw.init = &(struct clk_init_data){
  2415. .name = "gcc_sys_noc_usb0_axi_clk",
  2416. .parent_names = (const char *[]){
  2417. "usb0_master_clk_src"
  2418. },
  2419. .num_parents = 1,
  2420. .flags = CLK_SET_RATE_PARENT,
  2421. .ops = &clk_branch2_ops,
  2422. },
  2423. },
  2424. };
  2425. static struct clk_branch gcc_usb0_master_clk = {
  2426. .halt_reg = 0x3e000,
  2427. .clkr = {
  2428. .enable_reg = 0x3e000,
  2429. .enable_mask = BIT(0),
  2430. .hw.init = &(struct clk_init_data){
  2431. .name = "gcc_usb0_master_clk",
  2432. .parent_names = (const char *[]){
  2433. "usb0_master_clk_src"
  2434. },
  2435. .num_parents = 1,
  2436. .flags = CLK_SET_RATE_PARENT,
  2437. .ops = &clk_branch2_ops,
  2438. },
  2439. },
  2440. };
  2441. static struct clk_branch gcc_usb0_mock_utmi_clk = {
  2442. .halt_reg = 0x3e008,
  2443. .clkr = {
  2444. .enable_reg = 0x3e008,
  2445. .enable_mask = BIT(0),
  2446. .hw.init = &(struct clk_init_data){
  2447. .name = "gcc_usb0_mock_utmi_clk",
  2448. .parent_names = (const char *[]){
  2449. "usb0_mock_utmi_clk_src"
  2450. },
  2451. .num_parents = 1,
  2452. .flags = CLK_SET_RATE_PARENT,
  2453. .ops = &clk_branch2_ops,
  2454. },
  2455. },
  2456. };
  2457. static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
  2458. .halt_reg = 0x3e080,
  2459. .clkr = {
  2460. .enable_reg = 0x3e080,
  2461. .enable_mask = BIT(0),
  2462. .hw.init = &(struct clk_init_data){
  2463. .name = "gcc_usb0_phy_cfg_ahb_clk",
  2464. .parent_names = (const char *[]){
  2465. "pcnoc_clk_src"
  2466. },
  2467. .num_parents = 1,
  2468. .flags = CLK_SET_RATE_PARENT,
  2469. .ops = &clk_branch2_ops,
  2470. },
  2471. },
  2472. };
  2473. static struct clk_branch gcc_usb0_pipe_clk = {
  2474. .halt_reg = 0x3e040,
  2475. .halt_check = BRANCH_HALT_DELAY,
  2476. .clkr = {
  2477. .enable_reg = 0x3e040,
  2478. .enable_mask = BIT(0),
  2479. .hw.init = &(struct clk_init_data){
  2480. .name = "gcc_usb0_pipe_clk",
  2481. .parent_names = (const char *[]){
  2482. "usb0_pipe_clk_src"
  2483. },
  2484. .num_parents = 1,
  2485. .flags = CLK_SET_RATE_PARENT,
  2486. .ops = &clk_branch2_ops,
  2487. },
  2488. },
  2489. };
  2490. static struct clk_branch gcc_usb0_sleep_clk = {
  2491. .halt_reg = 0x3e004,
  2492. .clkr = {
  2493. .enable_reg = 0x3e004,
  2494. .enable_mask = BIT(0),
  2495. .hw.init = &(struct clk_init_data){
  2496. .name = "gcc_usb0_sleep_clk",
  2497. .parent_names = (const char *[]){
  2498. "gcc_sleep_clk_src"
  2499. },
  2500. .num_parents = 1,
  2501. .flags = CLK_SET_RATE_PARENT,
  2502. .ops = &clk_branch2_ops,
  2503. },
  2504. },
  2505. };
  2506. static struct clk_branch gcc_usb1_aux_clk = {
  2507. .halt_reg = 0x3f044,
  2508. .clkr = {
  2509. .enable_reg = 0x3f044,
  2510. .enable_mask = BIT(0),
  2511. .hw.init = &(struct clk_init_data){
  2512. .name = "gcc_usb1_aux_clk",
  2513. .parent_names = (const char *[]){
  2514. "usb1_aux_clk_src"
  2515. },
  2516. .num_parents = 1,
  2517. .flags = CLK_SET_RATE_PARENT,
  2518. .ops = &clk_branch2_ops,
  2519. },
  2520. },
  2521. };
  2522. static struct clk_branch gcc_sys_noc_usb1_axi_clk = {
  2523. .halt_reg = 0x26044,
  2524. .clkr = {
  2525. .enable_reg = 0x26044,
  2526. .enable_mask = BIT(0),
  2527. .hw.init = &(struct clk_init_data){
  2528. .name = "gcc_sys_noc_usb1_axi_clk",
  2529. .parent_names = (const char *[]){
  2530. "usb1_master_clk_src"
  2531. },
  2532. .num_parents = 1,
  2533. .flags = CLK_SET_RATE_PARENT,
  2534. .ops = &clk_branch2_ops,
  2535. },
  2536. },
  2537. };
  2538. static struct clk_branch gcc_usb1_master_clk = {
  2539. .halt_reg = 0x3f000,
  2540. .clkr = {
  2541. .enable_reg = 0x3f000,
  2542. .enable_mask = BIT(0),
  2543. .hw.init = &(struct clk_init_data){
  2544. .name = "gcc_usb1_master_clk",
  2545. .parent_names = (const char *[]){
  2546. "usb1_master_clk_src"
  2547. },
  2548. .num_parents = 1,
  2549. .flags = CLK_SET_RATE_PARENT,
  2550. .ops = &clk_branch2_ops,
  2551. },
  2552. },
  2553. };
  2554. static struct clk_branch gcc_usb1_mock_utmi_clk = {
  2555. .halt_reg = 0x3f008,
  2556. .clkr = {
  2557. .enable_reg = 0x3f008,
  2558. .enable_mask = BIT(0),
  2559. .hw.init = &(struct clk_init_data){
  2560. .name = "gcc_usb1_mock_utmi_clk",
  2561. .parent_names = (const char *[]){
  2562. "usb1_mock_utmi_clk_src"
  2563. },
  2564. .num_parents = 1,
  2565. .flags = CLK_SET_RATE_PARENT,
  2566. .ops = &clk_branch2_ops,
  2567. },
  2568. },
  2569. };
  2570. static struct clk_branch gcc_usb1_phy_cfg_ahb_clk = {
  2571. .halt_reg = 0x3f080,
  2572. .clkr = {
  2573. .enable_reg = 0x3f080,
  2574. .enable_mask = BIT(0),
  2575. .hw.init = &(struct clk_init_data){
  2576. .name = "gcc_usb1_phy_cfg_ahb_clk",
  2577. .parent_names = (const char *[]){
  2578. "pcnoc_clk_src"
  2579. },
  2580. .num_parents = 1,
  2581. .flags = CLK_SET_RATE_PARENT,
  2582. .ops = &clk_branch2_ops,
  2583. },
  2584. },
  2585. };
  2586. static struct clk_branch gcc_usb1_pipe_clk = {
  2587. .halt_reg = 0x3f040,
  2588. .halt_check = BRANCH_HALT_DELAY,
  2589. .clkr = {
  2590. .enable_reg = 0x3f040,
  2591. .enable_mask = BIT(0),
  2592. .hw.init = &(struct clk_init_data){
  2593. .name = "gcc_usb1_pipe_clk",
  2594. .parent_names = (const char *[]){
  2595. "usb1_pipe_clk_src"
  2596. },
  2597. .num_parents = 1,
  2598. .flags = CLK_SET_RATE_PARENT,
  2599. .ops = &clk_branch2_ops,
  2600. },
  2601. },
  2602. };
  2603. static struct clk_branch gcc_usb1_sleep_clk = {
  2604. .halt_reg = 0x3f004,
  2605. .clkr = {
  2606. .enable_reg = 0x3f004,
  2607. .enable_mask = BIT(0),
  2608. .hw.init = &(struct clk_init_data){
  2609. .name = "gcc_usb1_sleep_clk",
  2610. .parent_names = (const char *[]){
  2611. "gcc_sleep_clk_src"
  2612. },
  2613. .num_parents = 1,
  2614. .flags = CLK_SET_RATE_PARENT,
  2615. .ops = &clk_branch2_ops,
  2616. },
  2617. },
  2618. };
  2619. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2620. .halt_reg = 0x4201c,
  2621. .clkr = {
  2622. .enable_reg = 0x4201c,
  2623. .enable_mask = BIT(0),
  2624. .hw.init = &(struct clk_init_data){
  2625. .name = "gcc_sdcc1_ahb_clk",
  2626. .parent_names = (const char *[]){
  2627. "pcnoc_clk_src"
  2628. },
  2629. .num_parents = 1,
  2630. .flags = CLK_SET_RATE_PARENT,
  2631. .ops = &clk_branch2_ops,
  2632. },
  2633. },
  2634. };
  2635. static struct clk_branch gcc_sdcc1_apps_clk = {
  2636. .halt_reg = 0x42018,
  2637. .clkr = {
  2638. .enable_reg = 0x42018,
  2639. .enable_mask = BIT(0),
  2640. .hw.init = &(struct clk_init_data){
  2641. .name = "gcc_sdcc1_apps_clk",
  2642. .parent_names = (const char *[]){
  2643. "sdcc1_apps_clk_src"
  2644. },
  2645. .num_parents = 1,
  2646. .flags = CLK_SET_RATE_PARENT,
  2647. .ops = &clk_branch2_ops,
  2648. },
  2649. },
  2650. };
  2651. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2652. .halt_reg = 0x5d014,
  2653. .clkr = {
  2654. .enable_reg = 0x5d014,
  2655. .enable_mask = BIT(0),
  2656. .hw.init = &(struct clk_init_data){
  2657. .name = "gcc_sdcc1_ice_core_clk",
  2658. .parent_names = (const char *[]){
  2659. "sdcc1_ice_core_clk_src"
  2660. },
  2661. .num_parents = 1,
  2662. .flags = CLK_SET_RATE_PARENT,
  2663. .ops = &clk_branch2_ops,
  2664. },
  2665. },
  2666. };
  2667. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2668. .halt_reg = 0x4301c,
  2669. .clkr = {
  2670. .enable_reg = 0x4301c,
  2671. .enable_mask = BIT(0),
  2672. .hw.init = &(struct clk_init_data){
  2673. .name = "gcc_sdcc2_ahb_clk",
  2674. .parent_names = (const char *[]){
  2675. "pcnoc_clk_src"
  2676. },
  2677. .num_parents = 1,
  2678. .flags = CLK_SET_RATE_PARENT,
  2679. .ops = &clk_branch2_ops,
  2680. },
  2681. },
  2682. };
  2683. static struct clk_branch gcc_sdcc2_apps_clk = {
  2684. .halt_reg = 0x43018,
  2685. .clkr = {
  2686. .enable_reg = 0x43018,
  2687. .enable_mask = BIT(0),
  2688. .hw.init = &(struct clk_init_data){
  2689. .name = "gcc_sdcc2_apps_clk",
  2690. .parent_names = (const char *[]){
  2691. "sdcc2_apps_clk_src"
  2692. },
  2693. .num_parents = 1,
  2694. .flags = CLK_SET_RATE_PARENT,
  2695. .ops = &clk_branch2_ops,
  2696. },
  2697. },
  2698. };
  2699. static struct clk_branch gcc_mem_noc_nss_axi_clk = {
  2700. .halt_reg = 0x1d03c,
  2701. .clkr = {
  2702. .enable_reg = 0x1d03c,
  2703. .enable_mask = BIT(0),
  2704. .hw.init = &(struct clk_init_data){
  2705. .name = "gcc_mem_noc_nss_axi_clk",
  2706. .parent_names = (const char *[]){
  2707. "nss_noc_clk_src"
  2708. },
  2709. .num_parents = 1,
  2710. .flags = CLK_SET_RATE_PARENT,
  2711. .ops = &clk_branch2_ops,
  2712. },
  2713. },
  2714. };
  2715. static struct clk_branch gcc_nss_ce_apb_clk = {
  2716. .halt_reg = 0x68174,
  2717. .clkr = {
  2718. .enable_reg = 0x68174,
  2719. .enable_mask = BIT(0),
  2720. .hw.init = &(struct clk_init_data){
  2721. .name = "gcc_nss_ce_apb_clk",
  2722. .parent_names = (const char *[]){
  2723. "nss_ce_clk_src"
  2724. },
  2725. .num_parents = 1,
  2726. .flags = CLK_SET_RATE_PARENT,
  2727. .ops = &clk_branch2_ops,
  2728. },
  2729. },
  2730. };
  2731. static struct clk_branch gcc_nss_ce_axi_clk = {
  2732. .halt_reg = 0x68170,
  2733. .clkr = {
  2734. .enable_reg = 0x68170,
  2735. .enable_mask = BIT(0),
  2736. .hw.init = &(struct clk_init_data){
  2737. .name = "gcc_nss_ce_axi_clk",
  2738. .parent_names = (const char *[]){
  2739. "nss_ce_clk_src"
  2740. },
  2741. .num_parents = 1,
  2742. .flags = CLK_SET_RATE_PARENT,
  2743. .ops = &clk_branch2_ops,
  2744. },
  2745. },
  2746. };
  2747. static struct clk_branch gcc_nss_cfg_clk = {
  2748. .halt_reg = 0x68160,
  2749. .clkr = {
  2750. .enable_reg = 0x68160,
  2751. .enable_mask = BIT(0),
  2752. .hw.init = &(struct clk_init_data){
  2753. .name = "gcc_nss_cfg_clk",
  2754. .parent_names = (const char *[]){
  2755. "pcnoc_clk_src"
  2756. },
  2757. .num_parents = 1,
  2758. .flags = CLK_SET_RATE_PARENT,
  2759. .ops = &clk_branch2_ops,
  2760. },
  2761. },
  2762. };
  2763. static struct clk_branch gcc_nss_crypto_clk = {
  2764. .halt_reg = 0x68164,
  2765. .clkr = {
  2766. .enable_reg = 0x68164,
  2767. .enable_mask = BIT(0),
  2768. .hw.init = &(struct clk_init_data){
  2769. .name = "gcc_nss_crypto_clk",
  2770. .parent_names = (const char *[]){
  2771. "nss_crypto_clk_src"
  2772. },
  2773. .num_parents = 1,
  2774. .flags = CLK_SET_RATE_PARENT,
  2775. .ops = &clk_branch2_ops,
  2776. },
  2777. },
  2778. };
  2779. static struct clk_branch gcc_nss_csr_clk = {
  2780. .halt_reg = 0x68318,
  2781. .clkr = {
  2782. .enable_reg = 0x68318,
  2783. .enable_mask = BIT(0),
  2784. .hw.init = &(struct clk_init_data){
  2785. .name = "gcc_nss_csr_clk",
  2786. .parent_names = (const char *[]){
  2787. "nss_ce_clk_src"
  2788. },
  2789. .num_parents = 1,
  2790. .flags = CLK_SET_RATE_PARENT,
  2791. .ops = &clk_branch2_ops,
  2792. },
  2793. },
  2794. };
  2795. static struct clk_branch gcc_nss_edma_cfg_clk = {
  2796. .halt_reg = 0x6819c,
  2797. .clkr = {
  2798. .enable_reg = 0x6819c,
  2799. .enable_mask = BIT(0),
  2800. .hw.init = &(struct clk_init_data){
  2801. .name = "gcc_nss_edma_cfg_clk",
  2802. .parent_names = (const char *[]){
  2803. "nss_ppe_clk_src"
  2804. },
  2805. .num_parents = 1,
  2806. .flags = CLK_SET_RATE_PARENT,
  2807. .ops = &clk_branch2_ops,
  2808. },
  2809. },
  2810. };
  2811. static struct clk_branch gcc_nss_edma_clk = {
  2812. .halt_reg = 0x68198,
  2813. .clkr = {
  2814. .enable_reg = 0x68198,
  2815. .enable_mask = BIT(0),
  2816. .hw.init = &(struct clk_init_data){
  2817. .name = "gcc_nss_edma_clk",
  2818. .parent_names = (const char *[]){
  2819. "nss_ppe_clk_src"
  2820. },
  2821. .num_parents = 1,
  2822. .flags = CLK_SET_RATE_PARENT,
  2823. .ops = &clk_branch2_ops,
  2824. },
  2825. },
  2826. };
  2827. static struct clk_branch gcc_nss_imem_clk = {
  2828. .halt_reg = 0x68178,
  2829. .clkr = {
  2830. .enable_reg = 0x68178,
  2831. .enable_mask = BIT(0),
  2832. .hw.init = &(struct clk_init_data){
  2833. .name = "gcc_nss_imem_clk",
  2834. .parent_names = (const char *[]){
  2835. "nss_imem_clk_src"
  2836. },
  2837. .num_parents = 1,
  2838. .flags = CLK_SET_RATE_PARENT,
  2839. .ops = &clk_branch2_ops,
  2840. },
  2841. },
  2842. };
  2843. static struct clk_branch gcc_nss_noc_clk = {
  2844. .halt_reg = 0x68168,
  2845. .clkr = {
  2846. .enable_reg = 0x68168,
  2847. .enable_mask = BIT(0),
  2848. .hw.init = &(struct clk_init_data){
  2849. .name = "gcc_nss_noc_clk",
  2850. .parent_names = (const char *[]){
  2851. "nss_noc_clk_src"
  2852. },
  2853. .num_parents = 1,
  2854. .flags = CLK_SET_RATE_PARENT,
  2855. .ops = &clk_branch2_ops,
  2856. },
  2857. },
  2858. };
  2859. static struct clk_branch gcc_nss_ppe_btq_clk = {
  2860. .halt_reg = 0x6833c,
  2861. .clkr = {
  2862. .enable_reg = 0x6833c,
  2863. .enable_mask = BIT(0),
  2864. .hw.init = &(struct clk_init_data){
  2865. .name = "gcc_nss_ppe_btq_clk",
  2866. .parent_names = (const char *[]){
  2867. "nss_ppe_clk_src"
  2868. },
  2869. .num_parents = 1,
  2870. .flags = CLK_SET_RATE_PARENT,
  2871. .ops = &clk_branch2_ops,
  2872. },
  2873. },
  2874. };
  2875. static struct clk_branch gcc_nss_ppe_cfg_clk = {
  2876. .halt_reg = 0x68194,
  2877. .clkr = {
  2878. .enable_reg = 0x68194,
  2879. .enable_mask = BIT(0),
  2880. .hw.init = &(struct clk_init_data){
  2881. .name = "gcc_nss_ppe_cfg_clk",
  2882. .parent_names = (const char *[]){
  2883. "nss_ppe_clk_src"
  2884. },
  2885. .num_parents = 1,
  2886. .flags = CLK_SET_RATE_PARENT,
  2887. .ops = &clk_branch2_ops,
  2888. },
  2889. },
  2890. };
  2891. static struct clk_branch gcc_nss_ppe_clk = {
  2892. .halt_reg = 0x68190,
  2893. .clkr = {
  2894. .enable_reg = 0x68190,
  2895. .enable_mask = BIT(0),
  2896. .hw.init = &(struct clk_init_data){
  2897. .name = "gcc_nss_ppe_clk",
  2898. .parent_names = (const char *[]){
  2899. "nss_ppe_clk_src"
  2900. },
  2901. .num_parents = 1,
  2902. .flags = CLK_SET_RATE_PARENT,
  2903. .ops = &clk_branch2_ops,
  2904. },
  2905. },
  2906. };
  2907. static struct clk_branch gcc_nss_ppe_ipe_clk = {
  2908. .halt_reg = 0x68338,
  2909. .clkr = {
  2910. .enable_reg = 0x68338,
  2911. .enable_mask = BIT(0),
  2912. .hw.init = &(struct clk_init_data){
  2913. .name = "gcc_nss_ppe_ipe_clk",
  2914. .parent_names = (const char *[]){
  2915. "nss_ppe_clk_src"
  2916. },
  2917. .num_parents = 1,
  2918. .flags = CLK_SET_RATE_PARENT,
  2919. .ops = &clk_branch2_ops,
  2920. },
  2921. },
  2922. };
  2923. static struct clk_branch gcc_nss_ptp_ref_clk = {
  2924. .halt_reg = 0x6816c,
  2925. .clkr = {
  2926. .enable_reg = 0x6816c,
  2927. .enable_mask = BIT(0),
  2928. .hw.init = &(struct clk_init_data){
  2929. .name = "gcc_nss_ptp_ref_clk",
  2930. .parent_names = (const char *[]){
  2931. "nss_ppe_cdiv_clk_src"
  2932. },
  2933. .num_parents = 1,
  2934. .flags = CLK_SET_RATE_PARENT,
  2935. .ops = &clk_branch2_ops,
  2936. },
  2937. },
  2938. };
  2939. static struct clk_branch gcc_nssnoc_ce_apb_clk = {
  2940. .halt_reg = 0x6830c,
  2941. .clkr = {
  2942. .enable_reg = 0x6830c,
  2943. .enable_mask = BIT(0),
  2944. .hw.init = &(struct clk_init_data){
  2945. .name = "gcc_nssnoc_ce_apb_clk",
  2946. .parent_names = (const char *[]){
  2947. "nss_ce_clk_src"
  2948. },
  2949. .num_parents = 1,
  2950. .flags = CLK_SET_RATE_PARENT,
  2951. .ops = &clk_branch2_ops,
  2952. },
  2953. },
  2954. };
  2955. static struct clk_branch gcc_nssnoc_ce_axi_clk = {
  2956. .halt_reg = 0x68308,
  2957. .clkr = {
  2958. .enable_reg = 0x68308,
  2959. .enable_mask = BIT(0),
  2960. .hw.init = &(struct clk_init_data){
  2961. .name = "gcc_nssnoc_ce_axi_clk",
  2962. .parent_names = (const char *[]){
  2963. "nss_ce_clk_src"
  2964. },
  2965. .num_parents = 1,
  2966. .flags = CLK_SET_RATE_PARENT,
  2967. .ops = &clk_branch2_ops,
  2968. },
  2969. },
  2970. };
  2971. static struct clk_branch gcc_nssnoc_crypto_clk = {
  2972. .halt_reg = 0x68314,
  2973. .clkr = {
  2974. .enable_reg = 0x68314,
  2975. .enable_mask = BIT(0),
  2976. .hw.init = &(struct clk_init_data){
  2977. .name = "gcc_nssnoc_crypto_clk",
  2978. .parent_names = (const char *[]){
  2979. "nss_crypto_clk_src"
  2980. },
  2981. .num_parents = 1,
  2982. .flags = CLK_SET_RATE_PARENT,
  2983. .ops = &clk_branch2_ops,
  2984. },
  2985. },
  2986. };
  2987. static struct clk_branch gcc_nssnoc_ppe_cfg_clk = {
  2988. .halt_reg = 0x68304,
  2989. .clkr = {
  2990. .enable_reg = 0x68304,
  2991. .enable_mask = BIT(0),
  2992. .hw.init = &(struct clk_init_data){
  2993. .name = "gcc_nssnoc_ppe_cfg_clk",
  2994. .parent_names = (const char *[]){
  2995. "nss_ppe_clk_src"
  2996. },
  2997. .num_parents = 1,
  2998. .flags = CLK_SET_RATE_PARENT,
  2999. .ops = &clk_branch2_ops,
  3000. },
  3001. },
  3002. };
  3003. static struct clk_branch gcc_nssnoc_ppe_clk = {
  3004. .halt_reg = 0x68300,
  3005. .clkr = {
  3006. .enable_reg = 0x68300,
  3007. .enable_mask = BIT(0),
  3008. .hw.init = &(struct clk_init_data){
  3009. .name = "gcc_nssnoc_ppe_clk",
  3010. .parent_names = (const char *[]){
  3011. "nss_ppe_clk_src"
  3012. },
  3013. .num_parents = 1,
  3014. .flags = CLK_SET_RATE_PARENT,
  3015. .ops = &clk_branch2_ops,
  3016. },
  3017. },
  3018. };
  3019. static struct clk_branch gcc_nssnoc_qosgen_ref_clk = {
  3020. .halt_reg = 0x68180,
  3021. .clkr = {
  3022. .enable_reg = 0x68180,
  3023. .enable_mask = BIT(0),
  3024. .hw.init = &(struct clk_init_data){
  3025. .name = "gcc_nssnoc_qosgen_ref_clk",
  3026. .parent_names = (const char *[]){
  3027. "gcc_xo_clk_src"
  3028. },
  3029. .num_parents = 1,
  3030. .flags = CLK_SET_RATE_PARENT,
  3031. .ops = &clk_branch2_ops,
  3032. },
  3033. },
  3034. };
  3035. static struct clk_branch gcc_nssnoc_snoc_clk = {
  3036. .halt_reg = 0x68188,
  3037. .clkr = {
  3038. .enable_reg = 0x68188,
  3039. .enable_mask = BIT(0),
  3040. .hw.init = &(struct clk_init_data){
  3041. .name = "gcc_nssnoc_snoc_clk",
  3042. .parent_names = (const char *[]){
  3043. "system_noc_clk_src"
  3044. },
  3045. .num_parents = 1,
  3046. .flags = CLK_SET_RATE_PARENT,
  3047. .ops = &clk_branch2_ops,
  3048. },
  3049. },
  3050. };
  3051. static struct clk_branch gcc_nssnoc_timeout_ref_clk = {
  3052. .halt_reg = 0x68184,
  3053. .clkr = {
  3054. .enable_reg = 0x68184,
  3055. .enable_mask = BIT(0),
  3056. .hw.init = &(struct clk_init_data){
  3057. .name = "gcc_nssnoc_timeout_ref_clk",
  3058. .parent_names = (const char *[]){
  3059. "gcc_xo_div4_clk_src"
  3060. },
  3061. .num_parents = 1,
  3062. .flags = CLK_SET_RATE_PARENT,
  3063. .ops = &clk_branch2_ops,
  3064. },
  3065. },
  3066. };
  3067. static struct clk_branch gcc_nssnoc_ubi0_ahb_clk = {
  3068. .halt_reg = 0x68270,
  3069. .clkr = {
  3070. .enable_reg = 0x68270,
  3071. .enable_mask = BIT(0),
  3072. .hw.init = &(struct clk_init_data){
  3073. .name = "gcc_nssnoc_ubi0_ahb_clk",
  3074. .parent_names = (const char *[]){
  3075. "nss_ce_clk_src"
  3076. },
  3077. .num_parents = 1,
  3078. .flags = CLK_SET_RATE_PARENT,
  3079. .ops = &clk_branch2_ops,
  3080. },
  3081. },
  3082. };
  3083. static struct clk_branch gcc_nssnoc_ubi1_ahb_clk = {
  3084. .halt_reg = 0x68274,
  3085. .clkr = {
  3086. .enable_reg = 0x68274,
  3087. .enable_mask = BIT(0),
  3088. .hw.init = &(struct clk_init_data){
  3089. .name = "gcc_nssnoc_ubi1_ahb_clk",
  3090. .parent_names = (const char *[]){
  3091. "nss_ce_clk_src"
  3092. },
  3093. .num_parents = 1,
  3094. .flags = CLK_SET_RATE_PARENT,
  3095. .ops = &clk_branch2_ops,
  3096. },
  3097. },
  3098. };
  3099. static struct clk_branch gcc_ubi0_ahb_clk = {
  3100. .halt_reg = 0x6820c,
  3101. .clkr = {
  3102. .enable_reg = 0x6820c,
  3103. .enable_mask = BIT(0),
  3104. .hw.init = &(struct clk_init_data){
  3105. .name = "gcc_ubi0_ahb_clk",
  3106. .parent_names = (const char *[]){
  3107. "nss_ce_clk_src"
  3108. },
  3109. .num_parents = 1,
  3110. .flags = CLK_SET_RATE_PARENT,
  3111. .ops = &clk_branch2_ops,
  3112. },
  3113. },
  3114. };
  3115. static struct clk_branch gcc_ubi0_axi_clk = {
  3116. .halt_reg = 0x68200,
  3117. .clkr = {
  3118. .enable_reg = 0x68200,
  3119. .enable_mask = BIT(0),
  3120. .hw.init = &(struct clk_init_data){
  3121. .name = "gcc_ubi0_axi_clk",
  3122. .parent_names = (const char *[]){
  3123. "nss_noc_clk_src"
  3124. },
  3125. .num_parents = 1,
  3126. .flags = CLK_SET_RATE_PARENT,
  3127. .ops = &clk_branch2_ops,
  3128. },
  3129. },
  3130. };
  3131. static struct clk_branch gcc_ubi0_nc_axi_clk = {
  3132. .halt_reg = 0x68204,
  3133. .clkr = {
  3134. .enable_reg = 0x68204,
  3135. .enable_mask = BIT(0),
  3136. .hw.init = &(struct clk_init_data){
  3137. .name = "gcc_ubi0_nc_axi_clk",
  3138. .parent_names = (const char *[]){
  3139. "nss_noc_clk_src"
  3140. },
  3141. .num_parents = 1,
  3142. .flags = CLK_SET_RATE_PARENT,
  3143. .ops = &clk_branch2_ops,
  3144. },
  3145. },
  3146. };
  3147. static struct clk_branch gcc_ubi0_core_clk = {
  3148. .halt_reg = 0x68210,
  3149. .clkr = {
  3150. .enable_reg = 0x68210,
  3151. .enable_mask = BIT(0),
  3152. .hw.init = &(struct clk_init_data){
  3153. .name = "gcc_ubi0_core_clk",
  3154. .parent_names = (const char *[]){
  3155. "nss_ubi0_div_clk_src"
  3156. },
  3157. .num_parents = 1,
  3158. .flags = CLK_SET_RATE_PARENT,
  3159. .ops = &clk_branch2_ops,
  3160. },
  3161. },
  3162. };
  3163. static struct clk_branch gcc_ubi0_mpt_clk = {
  3164. .halt_reg = 0x68208,
  3165. .clkr = {
  3166. .enable_reg = 0x68208,
  3167. .enable_mask = BIT(0),
  3168. .hw.init = &(struct clk_init_data){
  3169. .name = "gcc_ubi0_mpt_clk",
  3170. .parent_names = (const char *[]){
  3171. "ubi_mpt_clk_src"
  3172. },
  3173. .num_parents = 1,
  3174. .flags = CLK_SET_RATE_PARENT,
  3175. .ops = &clk_branch2_ops,
  3176. },
  3177. },
  3178. };
  3179. static struct clk_branch gcc_ubi1_ahb_clk = {
  3180. .halt_reg = 0x6822c,
  3181. .clkr = {
  3182. .enable_reg = 0x6822c,
  3183. .enable_mask = BIT(0),
  3184. .hw.init = &(struct clk_init_data){
  3185. .name = "gcc_ubi1_ahb_clk",
  3186. .parent_names = (const char *[]){
  3187. "nss_ce_clk_src"
  3188. },
  3189. .num_parents = 1,
  3190. .flags = CLK_SET_RATE_PARENT,
  3191. .ops = &clk_branch2_ops,
  3192. },
  3193. },
  3194. };
  3195. static struct clk_branch gcc_ubi1_axi_clk = {
  3196. .halt_reg = 0x68220,
  3197. .clkr = {
  3198. .enable_reg = 0x68220,
  3199. .enable_mask = BIT(0),
  3200. .hw.init = &(struct clk_init_data){
  3201. .name = "gcc_ubi1_axi_clk",
  3202. .parent_names = (const char *[]){
  3203. "nss_noc_clk_src"
  3204. },
  3205. .num_parents = 1,
  3206. .flags = CLK_SET_RATE_PARENT,
  3207. .ops = &clk_branch2_ops,
  3208. },
  3209. },
  3210. };
  3211. static struct clk_branch gcc_ubi1_nc_axi_clk = {
  3212. .halt_reg = 0x68224,
  3213. .clkr = {
  3214. .enable_reg = 0x68224,
  3215. .enable_mask = BIT(0),
  3216. .hw.init = &(struct clk_init_data){
  3217. .name = "gcc_ubi1_nc_axi_clk",
  3218. .parent_names = (const char *[]){
  3219. "nss_noc_clk_src"
  3220. },
  3221. .num_parents = 1,
  3222. .flags = CLK_SET_RATE_PARENT,
  3223. .ops = &clk_branch2_ops,
  3224. },
  3225. },
  3226. };
  3227. static struct clk_branch gcc_ubi1_core_clk = {
  3228. .halt_reg = 0x68230,
  3229. .clkr = {
  3230. .enable_reg = 0x68230,
  3231. .enable_mask = BIT(0),
  3232. .hw.init = &(struct clk_init_data){
  3233. .name = "gcc_ubi1_core_clk",
  3234. .parent_names = (const char *[]){
  3235. "nss_ubi1_div_clk_src"
  3236. },
  3237. .num_parents = 1,
  3238. .flags = CLK_SET_RATE_PARENT,
  3239. .ops = &clk_branch2_ops,
  3240. },
  3241. },
  3242. };
  3243. static struct clk_branch gcc_ubi1_mpt_clk = {
  3244. .halt_reg = 0x68228,
  3245. .clkr = {
  3246. .enable_reg = 0x68228,
  3247. .enable_mask = BIT(0),
  3248. .hw.init = &(struct clk_init_data){
  3249. .name = "gcc_ubi1_mpt_clk",
  3250. .parent_names = (const char *[]){
  3251. "ubi_mpt_clk_src"
  3252. },
  3253. .num_parents = 1,
  3254. .flags = CLK_SET_RATE_PARENT,
  3255. .ops = &clk_branch2_ops,
  3256. },
  3257. },
  3258. };
  3259. static struct clk_branch gcc_cmn_12gpll_ahb_clk = {
  3260. .halt_reg = 0x56308,
  3261. .clkr = {
  3262. .enable_reg = 0x56308,
  3263. .enable_mask = BIT(0),
  3264. .hw.init = &(struct clk_init_data){
  3265. .name = "gcc_cmn_12gpll_ahb_clk",
  3266. .parent_names = (const char *[]){
  3267. "pcnoc_clk_src"
  3268. },
  3269. .num_parents = 1,
  3270. .flags = CLK_SET_RATE_PARENT,
  3271. .ops = &clk_branch2_ops,
  3272. },
  3273. },
  3274. };
  3275. static struct clk_branch gcc_cmn_12gpll_sys_clk = {
  3276. .halt_reg = 0x5630c,
  3277. .clkr = {
  3278. .enable_reg = 0x5630c,
  3279. .enable_mask = BIT(0),
  3280. .hw.init = &(struct clk_init_data){
  3281. .name = "gcc_cmn_12gpll_sys_clk",
  3282. .parent_names = (const char *[]){
  3283. "gcc_xo_clk_src"
  3284. },
  3285. .num_parents = 1,
  3286. .flags = CLK_SET_RATE_PARENT,
  3287. .ops = &clk_branch2_ops,
  3288. },
  3289. },
  3290. };
  3291. static struct clk_branch gcc_mdio_ahb_clk = {
  3292. .halt_reg = 0x58004,
  3293. .clkr = {
  3294. .enable_reg = 0x58004,
  3295. .enable_mask = BIT(0),
  3296. .hw.init = &(struct clk_init_data){
  3297. .name = "gcc_mdio_ahb_clk",
  3298. .parent_names = (const char *[]){
  3299. "pcnoc_clk_src"
  3300. },
  3301. .num_parents = 1,
  3302. .flags = CLK_SET_RATE_PARENT,
  3303. .ops = &clk_branch2_ops,
  3304. },
  3305. },
  3306. };
  3307. static struct clk_branch gcc_uniphy0_ahb_clk = {
  3308. .halt_reg = 0x56008,
  3309. .clkr = {
  3310. .enable_reg = 0x56008,
  3311. .enable_mask = BIT(0),
  3312. .hw.init = &(struct clk_init_data){
  3313. .name = "gcc_uniphy0_ahb_clk",
  3314. .parent_names = (const char *[]){
  3315. "pcnoc_clk_src"
  3316. },
  3317. .num_parents = 1,
  3318. .flags = CLK_SET_RATE_PARENT,
  3319. .ops = &clk_branch2_ops,
  3320. },
  3321. },
  3322. };
  3323. static struct clk_branch gcc_uniphy0_sys_clk = {
  3324. .halt_reg = 0x5600c,
  3325. .clkr = {
  3326. .enable_reg = 0x5600c,
  3327. .enable_mask = BIT(0),
  3328. .hw.init = &(struct clk_init_data){
  3329. .name = "gcc_uniphy0_sys_clk",
  3330. .parent_names = (const char *[]){
  3331. "gcc_xo_clk_src"
  3332. },
  3333. .num_parents = 1,
  3334. .flags = CLK_SET_RATE_PARENT,
  3335. .ops = &clk_branch2_ops,
  3336. },
  3337. },
  3338. };
  3339. static struct clk_branch gcc_uniphy1_ahb_clk = {
  3340. .halt_reg = 0x56108,
  3341. .clkr = {
  3342. .enable_reg = 0x56108,
  3343. .enable_mask = BIT(0),
  3344. .hw.init = &(struct clk_init_data){
  3345. .name = "gcc_uniphy1_ahb_clk",
  3346. .parent_names = (const char *[]){
  3347. "pcnoc_clk_src"
  3348. },
  3349. .num_parents = 1,
  3350. .flags = CLK_SET_RATE_PARENT,
  3351. .ops = &clk_branch2_ops,
  3352. },
  3353. },
  3354. };
  3355. static struct clk_branch gcc_uniphy1_sys_clk = {
  3356. .halt_reg = 0x5610c,
  3357. .clkr = {
  3358. .enable_reg = 0x5610c,
  3359. .enable_mask = BIT(0),
  3360. .hw.init = &(struct clk_init_data){
  3361. .name = "gcc_uniphy1_sys_clk",
  3362. .parent_names = (const char *[]){
  3363. "gcc_xo_clk_src"
  3364. },
  3365. .num_parents = 1,
  3366. .flags = CLK_SET_RATE_PARENT,
  3367. .ops = &clk_branch2_ops,
  3368. },
  3369. },
  3370. };
  3371. static struct clk_branch gcc_uniphy2_ahb_clk = {
  3372. .halt_reg = 0x56208,
  3373. .clkr = {
  3374. .enable_reg = 0x56208,
  3375. .enable_mask = BIT(0),
  3376. .hw.init = &(struct clk_init_data){
  3377. .name = "gcc_uniphy2_ahb_clk",
  3378. .parent_names = (const char *[]){
  3379. "pcnoc_clk_src"
  3380. },
  3381. .num_parents = 1,
  3382. .flags = CLK_SET_RATE_PARENT,
  3383. .ops = &clk_branch2_ops,
  3384. },
  3385. },
  3386. };
  3387. static struct clk_branch gcc_uniphy2_sys_clk = {
  3388. .halt_reg = 0x5620c,
  3389. .clkr = {
  3390. .enable_reg = 0x5620c,
  3391. .enable_mask = BIT(0),
  3392. .hw.init = &(struct clk_init_data){
  3393. .name = "gcc_uniphy2_sys_clk",
  3394. .parent_names = (const char *[]){
  3395. "gcc_xo_clk_src"
  3396. },
  3397. .num_parents = 1,
  3398. .flags = CLK_SET_RATE_PARENT,
  3399. .ops = &clk_branch2_ops,
  3400. },
  3401. },
  3402. };
  3403. static struct clk_branch gcc_nss_port1_rx_clk = {
  3404. .halt_reg = 0x68240,
  3405. .clkr = {
  3406. .enable_reg = 0x68240,
  3407. .enable_mask = BIT(0),
  3408. .hw.init = &(struct clk_init_data){
  3409. .name = "gcc_nss_port1_rx_clk",
  3410. .parent_names = (const char *[]){
  3411. "nss_port1_rx_div_clk_src"
  3412. },
  3413. .num_parents = 1,
  3414. .flags = CLK_SET_RATE_PARENT,
  3415. .ops = &clk_branch2_ops,
  3416. },
  3417. },
  3418. };
  3419. static struct clk_branch gcc_nss_port1_tx_clk = {
  3420. .halt_reg = 0x68244,
  3421. .clkr = {
  3422. .enable_reg = 0x68244,
  3423. .enable_mask = BIT(0),
  3424. .hw.init = &(struct clk_init_data){
  3425. .name = "gcc_nss_port1_tx_clk",
  3426. .parent_names = (const char *[]){
  3427. "nss_port1_tx_div_clk_src"
  3428. },
  3429. .num_parents = 1,
  3430. .flags = CLK_SET_RATE_PARENT,
  3431. .ops = &clk_branch2_ops,
  3432. },
  3433. },
  3434. };
  3435. static struct clk_branch gcc_nss_port2_rx_clk = {
  3436. .halt_reg = 0x68248,
  3437. .clkr = {
  3438. .enable_reg = 0x68248,
  3439. .enable_mask = BIT(0),
  3440. .hw.init = &(struct clk_init_data){
  3441. .name = "gcc_nss_port2_rx_clk",
  3442. .parent_names = (const char *[]){
  3443. "nss_port2_rx_div_clk_src"
  3444. },
  3445. .num_parents = 1,
  3446. .flags = CLK_SET_RATE_PARENT,
  3447. .ops = &clk_branch2_ops,
  3448. },
  3449. },
  3450. };
  3451. static struct clk_branch gcc_nss_port2_tx_clk = {
  3452. .halt_reg = 0x6824c,
  3453. .clkr = {
  3454. .enable_reg = 0x6824c,
  3455. .enable_mask = BIT(0),
  3456. .hw.init = &(struct clk_init_data){
  3457. .name = "gcc_nss_port2_tx_clk",
  3458. .parent_names = (const char *[]){
  3459. "nss_port2_tx_div_clk_src"
  3460. },
  3461. .num_parents = 1,
  3462. .flags = CLK_SET_RATE_PARENT,
  3463. .ops = &clk_branch2_ops,
  3464. },
  3465. },
  3466. };
  3467. static struct clk_branch gcc_nss_port3_rx_clk = {
  3468. .halt_reg = 0x68250,
  3469. .clkr = {
  3470. .enable_reg = 0x68250,
  3471. .enable_mask = BIT(0),
  3472. .hw.init = &(struct clk_init_data){
  3473. .name = "gcc_nss_port3_rx_clk",
  3474. .parent_names = (const char *[]){
  3475. "nss_port3_rx_div_clk_src"
  3476. },
  3477. .num_parents = 1,
  3478. .flags = CLK_SET_RATE_PARENT,
  3479. .ops = &clk_branch2_ops,
  3480. },
  3481. },
  3482. };
  3483. static struct clk_branch gcc_nss_port3_tx_clk = {
  3484. .halt_reg = 0x68254,
  3485. .clkr = {
  3486. .enable_reg = 0x68254,
  3487. .enable_mask = BIT(0),
  3488. .hw.init = &(struct clk_init_data){
  3489. .name = "gcc_nss_port3_tx_clk",
  3490. .parent_names = (const char *[]){
  3491. "nss_port3_tx_div_clk_src"
  3492. },
  3493. .num_parents = 1,
  3494. .flags = CLK_SET_RATE_PARENT,
  3495. .ops = &clk_branch2_ops,
  3496. },
  3497. },
  3498. };
  3499. static struct clk_branch gcc_nss_port4_rx_clk = {
  3500. .halt_reg = 0x68258,
  3501. .clkr = {
  3502. .enable_reg = 0x68258,
  3503. .enable_mask = BIT(0),
  3504. .hw.init = &(struct clk_init_data){
  3505. .name = "gcc_nss_port4_rx_clk",
  3506. .parent_names = (const char *[]){
  3507. "nss_port4_rx_div_clk_src"
  3508. },
  3509. .num_parents = 1,
  3510. .flags = CLK_SET_RATE_PARENT,
  3511. .ops = &clk_branch2_ops,
  3512. },
  3513. },
  3514. };
  3515. static struct clk_branch gcc_nss_port4_tx_clk = {
  3516. .halt_reg = 0x6825c,
  3517. .clkr = {
  3518. .enable_reg = 0x6825c,
  3519. .enable_mask = BIT(0),
  3520. .hw.init = &(struct clk_init_data){
  3521. .name = "gcc_nss_port4_tx_clk",
  3522. .parent_names = (const char *[]){
  3523. "nss_port4_tx_div_clk_src"
  3524. },
  3525. .num_parents = 1,
  3526. .flags = CLK_SET_RATE_PARENT,
  3527. .ops = &clk_branch2_ops,
  3528. },
  3529. },
  3530. };
  3531. static struct clk_branch gcc_nss_port5_rx_clk = {
  3532. .halt_reg = 0x68260,
  3533. .clkr = {
  3534. .enable_reg = 0x68260,
  3535. .enable_mask = BIT(0),
  3536. .hw.init = &(struct clk_init_data){
  3537. .name = "gcc_nss_port5_rx_clk",
  3538. .parent_names = (const char *[]){
  3539. "nss_port5_rx_div_clk_src"
  3540. },
  3541. .num_parents = 1,
  3542. .flags = CLK_SET_RATE_PARENT,
  3543. .ops = &clk_branch2_ops,
  3544. },
  3545. },
  3546. };
  3547. static struct clk_branch gcc_nss_port5_tx_clk = {
  3548. .halt_reg = 0x68264,
  3549. .clkr = {
  3550. .enable_reg = 0x68264,
  3551. .enable_mask = BIT(0),
  3552. .hw.init = &(struct clk_init_data){
  3553. .name = "gcc_nss_port5_tx_clk",
  3554. .parent_names = (const char *[]){
  3555. "nss_port5_tx_div_clk_src"
  3556. },
  3557. .num_parents = 1,
  3558. .flags = CLK_SET_RATE_PARENT,
  3559. .ops = &clk_branch2_ops,
  3560. },
  3561. },
  3562. };
  3563. static struct clk_branch gcc_nss_port6_rx_clk = {
  3564. .halt_reg = 0x68268,
  3565. .clkr = {
  3566. .enable_reg = 0x68268,
  3567. .enable_mask = BIT(0),
  3568. .hw.init = &(struct clk_init_data){
  3569. .name = "gcc_nss_port6_rx_clk",
  3570. .parent_names = (const char *[]){
  3571. "nss_port6_rx_div_clk_src"
  3572. },
  3573. .num_parents = 1,
  3574. .flags = CLK_SET_RATE_PARENT,
  3575. .ops = &clk_branch2_ops,
  3576. },
  3577. },
  3578. };
  3579. static struct clk_branch gcc_nss_port6_tx_clk = {
  3580. .halt_reg = 0x6826c,
  3581. .clkr = {
  3582. .enable_reg = 0x6826c,
  3583. .enable_mask = BIT(0),
  3584. .hw.init = &(struct clk_init_data){
  3585. .name = "gcc_nss_port6_tx_clk",
  3586. .parent_names = (const char *[]){
  3587. "nss_port6_tx_div_clk_src"
  3588. },
  3589. .num_parents = 1,
  3590. .flags = CLK_SET_RATE_PARENT,
  3591. .ops = &clk_branch2_ops,
  3592. },
  3593. },
  3594. };
  3595. static struct clk_branch gcc_port1_mac_clk = {
  3596. .halt_reg = 0x68320,
  3597. .clkr = {
  3598. .enable_reg = 0x68320,
  3599. .enable_mask = BIT(0),
  3600. .hw.init = &(struct clk_init_data){
  3601. .name = "gcc_port1_mac_clk",
  3602. .parent_names = (const char *[]){
  3603. "nss_ppe_clk_src"
  3604. },
  3605. .num_parents = 1,
  3606. .flags = CLK_SET_RATE_PARENT,
  3607. .ops = &clk_branch2_ops,
  3608. },
  3609. },
  3610. };
  3611. static struct clk_branch gcc_port2_mac_clk = {
  3612. .halt_reg = 0x68324,
  3613. .clkr = {
  3614. .enable_reg = 0x68324,
  3615. .enable_mask = BIT(0),
  3616. .hw.init = &(struct clk_init_data){
  3617. .name = "gcc_port2_mac_clk",
  3618. .parent_names = (const char *[]){
  3619. "nss_ppe_clk_src"
  3620. },
  3621. .num_parents = 1,
  3622. .flags = CLK_SET_RATE_PARENT,
  3623. .ops = &clk_branch2_ops,
  3624. },
  3625. },
  3626. };
  3627. static struct clk_branch gcc_port3_mac_clk = {
  3628. .halt_reg = 0x68328,
  3629. .clkr = {
  3630. .enable_reg = 0x68328,
  3631. .enable_mask = BIT(0),
  3632. .hw.init = &(struct clk_init_data){
  3633. .name = "gcc_port3_mac_clk",
  3634. .parent_names = (const char *[]){
  3635. "nss_ppe_clk_src"
  3636. },
  3637. .num_parents = 1,
  3638. .flags = CLK_SET_RATE_PARENT,
  3639. .ops = &clk_branch2_ops,
  3640. },
  3641. },
  3642. };
  3643. static struct clk_branch gcc_port4_mac_clk = {
  3644. .halt_reg = 0x6832c,
  3645. .clkr = {
  3646. .enable_reg = 0x6832c,
  3647. .enable_mask = BIT(0),
  3648. .hw.init = &(struct clk_init_data){
  3649. .name = "gcc_port4_mac_clk",
  3650. .parent_names = (const char *[]){
  3651. "nss_ppe_clk_src"
  3652. },
  3653. .num_parents = 1,
  3654. .flags = CLK_SET_RATE_PARENT,
  3655. .ops = &clk_branch2_ops,
  3656. },
  3657. },
  3658. };
  3659. static struct clk_branch gcc_port5_mac_clk = {
  3660. .halt_reg = 0x68330,
  3661. .clkr = {
  3662. .enable_reg = 0x68330,
  3663. .enable_mask = BIT(0),
  3664. .hw.init = &(struct clk_init_data){
  3665. .name = "gcc_port5_mac_clk",
  3666. .parent_names = (const char *[]){
  3667. "nss_ppe_clk_src"
  3668. },
  3669. .num_parents = 1,
  3670. .flags = CLK_SET_RATE_PARENT,
  3671. .ops = &clk_branch2_ops,
  3672. },
  3673. },
  3674. };
  3675. static struct clk_branch gcc_port6_mac_clk = {
  3676. .halt_reg = 0x68334,
  3677. .clkr = {
  3678. .enable_reg = 0x68334,
  3679. .enable_mask = BIT(0),
  3680. .hw.init = &(struct clk_init_data){
  3681. .name = "gcc_port6_mac_clk",
  3682. .parent_names = (const char *[]){
  3683. "nss_ppe_clk_src"
  3684. },
  3685. .num_parents = 1,
  3686. .flags = CLK_SET_RATE_PARENT,
  3687. .ops = &clk_branch2_ops,
  3688. },
  3689. },
  3690. };
  3691. static struct clk_branch gcc_uniphy0_port1_rx_clk = {
  3692. .halt_reg = 0x56010,
  3693. .clkr = {
  3694. .enable_reg = 0x56010,
  3695. .enable_mask = BIT(0),
  3696. .hw.init = &(struct clk_init_data){
  3697. .name = "gcc_uniphy0_port1_rx_clk",
  3698. .parent_names = (const char *[]){
  3699. "nss_port1_rx_div_clk_src"
  3700. },
  3701. .num_parents = 1,
  3702. .flags = CLK_SET_RATE_PARENT,
  3703. .ops = &clk_branch2_ops,
  3704. },
  3705. },
  3706. };
  3707. static struct clk_branch gcc_uniphy0_port1_tx_clk = {
  3708. .halt_reg = 0x56014,
  3709. .clkr = {
  3710. .enable_reg = 0x56014,
  3711. .enable_mask = BIT(0),
  3712. .hw.init = &(struct clk_init_data){
  3713. .name = "gcc_uniphy0_port1_tx_clk",
  3714. .parent_names = (const char *[]){
  3715. "nss_port1_tx_div_clk_src"
  3716. },
  3717. .num_parents = 1,
  3718. .flags = CLK_SET_RATE_PARENT,
  3719. .ops = &clk_branch2_ops,
  3720. },
  3721. },
  3722. };
  3723. static struct clk_branch gcc_uniphy0_port2_rx_clk = {
  3724. .halt_reg = 0x56018,
  3725. .clkr = {
  3726. .enable_reg = 0x56018,
  3727. .enable_mask = BIT(0),
  3728. .hw.init = &(struct clk_init_data){
  3729. .name = "gcc_uniphy0_port2_rx_clk",
  3730. .parent_names = (const char *[]){
  3731. "nss_port2_rx_div_clk_src"
  3732. },
  3733. .num_parents = 1,
  3734. .flags = CLK_SET_RATE_PARENT,
  3735. .ops = &clk_branch2_ops,
  3736. },
  3737. },
  3738. };
  3739. static struct clk_branch gcc_uniphy0_port2_tx_clk = {
  3740. .halt_reg = 0x5601c,
  3741. .clkr = {
  3742. .enable_reg = 0x5601c,
  3743. .enable_mask = BIT(0),
  3744. .hw.init = &(struct clk_init_data){
  3745. .name = "gcc_uniphy0_port2_tx_clk",
  3746. .parent_names = (const char *[]){
  3747. "nss_port2_tx_div_clk_src"
  3748. },
  3749. .num_parents = 1,
  3750. .flags = CLK_SET_RATE_PARENT,
  3751. .ops = &clk_branch2_ops,
  3752. },
  3753. },
  3754. };
  3755. static struct clk_branch gcc_uniphy0_port3_rx_clk = {
  3756. .halt_reg = 0x56020,
  3757. .clkr = {
  3758. .enable_reg = 0x56020,
  3759. .enable_mask = BIT(0),
  3760. .hw.init = &(struct clk_init_data){
  3761. .name = "gcc_uniphy0_port3_rx_clk",
  3762. .parent_names = (const char *[]){
  3763. "nss_port3_rx_div_clk_src"
  3764. },
  3765. .num_parents = 1,
  3766. .flags = CLK_SET_RATE_PARENT,
  3767. .ops = &clk_branch2_ops,
  3768. },
  3769. },
  3770. };
  3771. static struct clk_branch gcc_uniphy0_port3_tx_clk = {
  3772. .halt_reg = 0x56024,
  3773. .clkr = {
  3774. .enable_reg = 0x56024,
  3775. .enable_mask = BIT(0),
  3776. .hw.init = &(struct clk_init_data){
  3777. .name = "gcc_uniphy0_port3_tx_clk",
  3778. .parent_names = (const char *[]){
  3779. "nss_port3_tx_div_clk_src"
  3780. },
  3781. .num_parents = 1,
  3782. .flags = CLK_SET_RATE_PARENT,
  3783. .ops = &clk_branch2_ops,
  3784. },
  3785. },
  3786. };
  3787. static struct clk_branch gcc_uniphy0_port4_rx_clk = {
  3788. .halt_reg = 0x56028,
  3789. .clkr = {
  3790. .enable_reg = 0x56028,
  3791. .enable_mask = BIT(0),
  3792. .hw.init = &(struct clk_init_data){
  3793. .name = "gcc_uniphy0_port4_rx_clk",
  3794. .parent_names = (const char *[]){
  3795. "nss_port4_rx_div_clk_src"
  3796. },
  3797. .num_parents = 1,
  3798. .flags = CLK_SET_RATE_PARENT,
  3799. .ops = &clk_branch2_ops,
  3800. },
  3801. },
  3802. };
  3803. static struct clk_branch gcc_uniphy0_port4_tx_clk = {
  3804. .halt_reg = 0x5602c,
  3805. .clkr = {
  3806. .enable_reg = 0x5602c,
  3807. .enable_mask = BIT(0),
  3808. .hw.init = &(struct clk_init_data){
  3809. .name = "gcc_uniphy0_port4_tx_clk",
  3810. .parent_names = (const char *[]){
  3811. "nss_port4_tx_div_clk_src"
  3812. },
  3813. .num_parents = 1,
  3814. .flags = CLK_SET_RATE_PARENT,
  3815. .ops = &clk_branch2_ops,
  3816. },
  3817. },
  3818. };
  3819. static struct clk_branch gcc_uniphy0_port5_rx_clk = {
  3820. .halt_reg = 0x56030,
  3821. .clkr = {
  3822. .enable_reg = 0x56030,
  3823. .enable_mask = BIT(0),
  3824. .hw.init = &(struct clk_init_data){
  3825. .name = "gcc_uniphy0_port5_rx_clk",
  3826. .parent_names = (const char *[]){
  3827. "nss_port5_rx_div_clk_src"
  3828. },
  3829. .num_parents = 1,
  3830. .flags = CLK_SET_RATE_PARENT,
  3831. .ops = &clk_branch2_ops,
  3832. },
  3833. },
  3834. };
  3835. static struct clk_branch gcc_uniphy0_port5_tx_clk = {
  3836. .halt_reg = 0x56034,
  3837. .clkr = {
  3838. .enable_reg = 0x56034,
  3839. .enable_mask = BIT(0),
  3840. .hw.init = &(struct clk_init_data){
  3841. .name = "gcc_uniphy0_port5_tx_clk",
  3842. .parent_names = (const char *[]){
  3843. "nss_port5_tx_div_clk_src"
  3844. },
  3845. .num_parents = 1,
  3846. .flags = CLK_SET_RATE_PARENT,
  3847. .ops = &clk_branch2_ops,
  3848. },
  3849. },
  3850. };
  3851. static struct clk_branch gcc_uniphy1_port5_rx_clk = {
  3852. .halt_reg = 0x56110,
  3853. .clkr = {
  3854. .enable_reg = 0x56110,
  3855. .enable_mask = BIT(0),
  3856. .hw.init = &(struct clk_init_data){
  3857. .name = "gcc_uniphy1_port5_rx_clk",
  3858. .parent_names = (const char *[]){
  3859. "nss_port5_rx_div_clk_src"
  3860. },
  3861. .num_parents = 1,
  3862. .flags = CLK_SET_RATE_PARENT,
  3863. .ops = &clk_branch2_ops,
  3864. },
  3865. },
  3866. };
  3867. static struct clk_branch gcc_uniphy1_port5_tx_clk = {
  3868. .halt_reg = 0x56114,
  3869. .clkr = {
  3870. .enable_reg = 0x56114,
  3871. .enable_mask = BIT(0),
  3872. .hw.init = &(struct clk_init_data){
  3873. .name = "gcc_uniphy1_port5_tx_clk",
  3874. .parent_names = (const char *[]){
  3875. "nss_port5_tx_div_clk_src"
  3876. },
  3877. .num_parents = 1,
  3878. .flags = CLK_SET_RATE_PARENT,
  3879. .ops = &clk_branch2_ops,
  3880. },
  3881. },
  3882. };
  3883. static struct clk_branch gcc_uniphy2_port6_rx_clk = {
  3884. .halt_reg = 0x56210,
  3885. .clkr = {
  3886. .enable_reg = 0x56210,
  3887. .enable_mask = BIT(0),
  3888. .hw.init = &(struct clk_init_data){
  3889. .name = "gcc_uniphy2_port6_rx_clk",
  3890. .parent_names = (const char *[]){
  3891. "nss_port6_rx_div_clk_src"
  3892. },
  3893. .num_parents = 1,
  3894. .flags = CLK_SET_RATE_PARENT,
  3895. .ops = &clk_branch2_ops,
  3896. },
  3897. },
  3898. };
  3899. static struct clk_branch gcc_uniphy2_port6_tx_clk = {
  3900. .halt_reg = 0x56214,
  3901. .clkr = {
  3902. .enable_reg = 0x56214,
  3903. .enable_mask = BIT(0),
  3904. .hw.init = &(struct clk_init_data){
  3905. .name = "gcc_uniphy2_port6_tx_clk",
  3906. .parent_names = (const char *[]){
  3907. "nss_port6_tx_div_clk_src"
  3908. },
  3909. .num_parents = 1,
  3910. .flags = CLK_SET_RATE_PARENT,
  3911. .ops = &clk_branch2_ops,
  3912. },
  3913. },
  3914. };
  3915. static struct clk_branch gcc_crypto_ahb_clk = {
  3916. .halt_reg = 0x16024,
  3917. .halt_check = BRANCH_HALT_VOTED,
  3918. .clkr = {
  3919. .enable_reg = 0x0b004,
  3920. .enable_mask = BIT(0),
  3921. .hw.init = &(struct clk_init_data){
  3922. .name = "gcc_crypto_ahb_clk",
  3923. .parent_names = (const char *[]){
  3924. "pcnoc_clk_src"
  3925. },
  3926. .num_parents = 1,
  3927. .flags = CLK_SET_RATE_PARENT,
  3928. .ops = &clk_branch2_ops,
  3929. },
  3930. },
  3931. };
  3932. static struct clk_branch gcc_crypto_axi_clk = {
  3933. .halt_reg = 0x16020,
  3934. .halt_check = BRANCH_HALT_VOTED,
  3935. .clkr = {
  3936. .enable_reg = 0x0b004,
  3937. .enable_mask = BIT(1),
  3938. .hw.init = &(struct clk_init_data){
  3939. .name = "gcc_crypto_axi_clk",
  3940. .parent_names = (const char *[]){
  3941. "pcnoc_clk_src"
  3942. },
  3943. .num_parents = 1,
  3944. .flags = CLK_SET_RATE_PARENT,
  3945. .ops = &clk_branch2_ops,
  3946. },
  3947. },
  3948. };
  3949. static struct clk_branch gcc_crypto_clk = {
  3950. .halt_reg = 0x1601c,
  3951. .halt_check = BRANCH_HALT_VOTED,
  3952. .clkr = {
  3953. .enable_reg = 0x0b004,
  3954. .enable_mask = BIT(2),
  3955. .hw.init = &(struct clk_init_data){
  3956. .name = "gcc_crypto_clk",
  3957. .parent_names = (const char *[]){
  3958. "crypto_clk_src"
  3959. },
  3960. .num_parents = 1,
  3961. .flags = CLK_SET_RATE_PARENT,
  3962. .ops = &clk_branch2_ops,
  3963. },
  3964. },
  3965. };
  3966. static struct clk_branch gcc_gp1_clk = {
  3967. .halt_reg = 0x08000,
  3968. .clkr = {
  3969. .enable_reg = 0x08000,
  3970. .enable_mask = BIT(0),
  3971. .hw.init = &(struct clk_init_data){
  3972. .name = "gcc_gp1_clk",
  3973. .parent_names = (const char *[]){
  3974. "gp1_clk_src"
  3975. },
  3976. .num_parents = 1,
  3977. .flags = CLK_SET_RATE_PARENT,
  3978. .ops = &clk_branch2_ops,
  3979. },
  3980. },
  3981. };
  3982. static struct clk_branch gcc_gp2_clk = {
  3983. .halt_reg = 0x09000,
  3984. .clkr = {
  3985. .enable_reg = 0x09000,
  3986. .enable_mask = BIT(0),
  3987. .hw.init = &(struct clk_init_data){
  3988. .name = "gcc_gp2_clk",
  3989. .parent_names = (const char *[]){
  3990. "gp2_clk_src"
  3991. },
  3992. .num_parents = 1,
  3993. .flags = CLK_SET_RATE_PARENT,
  3994. .ops = &clk_branch2_ops,
  3995. },
  3996. },
  3997. };
  3998. static struct clk_branch gcc_gp3_clk = {
  3999. .halt_reg = 0x0a000,
  4000. .clkr = {
  4001. .enable_reg = 0x0a000,
  4002. .enable_mask = BIT(0),
  4003. .hw.init = &(struct clk_init_data){
  4004. .name = "gcc_gp3_clk",
  4005. .parent_names = (const char *[]){
  4006. "gp3_clk_src"
  4007. },
  4008. .num_parents = 1,
  4009. .flags = CLK_SET_RATE_PARENT,
  4010. .ops = &clk_branch2_ops,
  4011. },
  4012. },
  4013. };
  4014. static struct clk_hw *gcc_ipq8074_hws[] = {
  4015. &gpll0_out_main_div2.hw,
  4016. &gpll6_out_main_div2.hw,
  4017. &pcnoc_clk_src.hw,
  4018. &system_noc_clk_src.hw,
  4019. &gcc_xo_div4_clk_src.hw,
  4020. &nss_noc_clk_src.hw,
  4021. &nss_ppe_cdiv_clk_src.hw,
  4022. };
  4023. static struct clk_regmap *gcc_ipq8074_clks[] = {
  4024. [GPLL0_MAIN] = &gpll0_main.clkr,
  4025. [GPLL0] = &gpll0.clkr,
  4026. [GPLL2_MAIN] = &gpll2_main.clkr,
  4027. [GPLL2] = &gpll2.clkr,
  4028. [GPLL4_MAIN] = &gpll4_main.clkr,
  4029. [GPLL4] = &gpll4.clkr,
  4030. [GPLL6_MAIN] = &gpll6_main.clkr,
  4031. [GPLL6] = &gpll6.clkr,
  4032. [UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
  4033. [UBI32_PLL] = &ubi32_pll.clkr,
  4034. [NSS_CRYPTO_PLL_MAIN] = &nss_crypto_pll_main.clkr,
  4035. [NSS_CRYPTO_PLL] = &nss_crypto_pll.clkr,
  4036. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  4037. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  4038. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  4039. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  4040. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  4041. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  4042. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  4043. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  4044. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  4045. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  4046. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  4047. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  4048. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  4049. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  4050. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  4051. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  4052. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  4053. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  4054. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  4055. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  4056. [PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
  4057. [PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
  4058. [PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
  4059. [PCIE1_AXI_CLK_SRC] = &pcie1_axi_clk_src.clkr,
  4060. [PCIE1_AUX_CLK_SRC] = &pcie1_aux_clk_src.clkr,
  4061. [PCIE1_PIPE_CLK_SRC] = &pcie1_pipe_clk_src.clkr,
  4062. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  4063. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  4064. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  4065. [USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
  4066. [USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
  4067. [USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
  4068. [USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
  4069. [USB1_MASTER_CLK_SRC] = &usb1_master_clk_src.clkr,
  4070. [USB1_AUX_CLK_SRC] = &usb1_aux_clk_src.clkr,
  4071. [USB1_MOCK_UTMI_CLK_SRC] = &usb1_mock_utmi_clk_src.clkr,
  4072. [USB1_PIPE_CLK_SRC] = &usb1_pipe_clk_src.clkr,
  4073. [GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
  4074. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  4075. [NSS_CE_CLK_SRC] = &nss_ce_clk_src.clkr,
  4076. [NSS_NOC_BFDCD_CLK_SRC] = &nss_noc_bfdcd_clk_src.clkr,
  4077. [NSS_CRYPTO_CLK_SRC] = &nss_crypto_clk_src.clkr,
  4078. [NSS_UBI0_CLK_SRC] = &nss_ubi0_clk_src.clkr,
  4079. [NSS_UBI0_DIV_CLK_SRC] = &nss_ubi0_div_clk_src.clkr,
  4080. [NSS_UBI1_CLK_SRC] = &nss_ubi1_clk_src.clkr,
  4081. [NSS_UBI1_DIV_CLK_SRC] = &nss_ubi1_div_clk_src.clkr,
  4082. [UBI_MPT_CLK_SRC] = &ubi_mpt_clk_src.clkr,
  4083. [NSS_IMEM_CLK_SRC] = &nss_imem_clk_src.clkr,
  4084. [NSS_PPE_CLK_SRC] = &nss_ppe_clk_src.clkr,
  4085. [NSS_PORT1_RX_CLK_SRC] = &nss_port1_rx_clk_src.clkr,
  4086. [NSS_PORT1_RX_DIV_CLK_SRC] = &nss_port1_rx_div_clk_src.clkr,
  4087. [NSS_PORT1_TX_CLK_SRC] = &nss_port1_tx_clk_src.clkr,
  4088. [NSS_PORT1_TX_DIV_CLK_SRC] = &nss_port1_tx_div_clk_src.clkr,
  4089. [NSS_PORT2_RX_CLK_SRC] = &nss_port2_rx_clk_src.clkr,
  4090. [NSS_PORT2_RX_DIV_CLK_SRC] = &nss_port2_rx_div_clk_src.clkr,
  4091. [NSS_PORT2_TX_CLK_SRC] = &nss_port2_tx_clk_src.clkr,
  4092. [NSS_PORT2_TX_DIV_CLK_SRC] = &nss_port2_tx_div_clk_src.clkr,
  4093. [NSS_PORT3_RX_CLK_SRC] = &nss_port3_rx_clk_src.clkr,
  4094. [NSS_PORT3_RX_DIV_CLK_SRC] = &nss_port3_rx_div_clk_src.clkr,
  4095. [NSS_PORT3_TX_CLK_SRC] = &nss_port3_tx_clk_src.clkr,
  4096. [NSS_PORT3_TX_DIV_CLK_SRC] = &nss_port3_tx_div_clk_src.clkr,
  4097. [NSS_PORT4_RX_CLK_SRC] = &nss_port4_rx_clk_src.clkr,
  4098. [NSS_PORT4_RX_DIV_CLK_SRC] = &nss_port4_rx_div_clk_src.clkr,
  4099. [NSS_PORT4_TX_CLK_SRC] = &nss_port4_tx_clk_src.clkr,
  4100. [NSS_PORT4_TX_DIV_CLK_SRC] = &nss_port4_tx_div_clk_src.clkr,
  4101. [NSS_PORT5_RX_CLK_SRC] = &nss_port5_rx_clk_src.clkr,
  4102. [NSS_PORT5_RX_DIV_CLK_SRC] = &nss_port5_rx_div_clk_src.clkr,
  4103. [NSS_PORT5_TX_CLK_SRC] = &nss_port5_tx_clk_src.clkr,
  4104. [NSS_PORT5_TX_DIV_CLK_SRC] = &nss_port5_tx_div_clk_src.clkr,
  4105. [NSS_PORT6_RX_CLK_SRC] = &nss_port6_rx_clk_src.clkr,
  4106. [NSS_PORT6_RX_DIV_CLK_SRC] = &nss_port6_rx_div_clk_src.clkr,
  4107. [NSS_PORT6_TX_CLK_SRC] = &nss_port6_tx_clk_src.clkr,
  4108. [NSS_PORT6_TX_DIV_CLK_SRC] = &nss_port6_tx_div_clk_src.clkr,
  4109. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  4110. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  4111. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  4112. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  4113. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  4114. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  4115. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  4116. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  4117. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  4118. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  4119. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  4120. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  4121. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  4122. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  4123. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  4124. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  4125. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  4126. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  4127. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  4128. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  4129. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  4130. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  4131. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  4132. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  4133. [GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
  4134. [GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
  4135. [GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
  4136. [GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
  4137. [GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
  4138. [GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
  4139. [GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
  4140. [GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
  4141. [GCC_PCIE1_AHB_CLK] = &gcc_pcie1_ahb_clk.clkr,
  4142. [GCC_PCIE1_AUX_CLK] = &gcc_pcie1_aux_clk.clkr,
  4143. [GCC_PCIE1_AXI_M_CLK] = &gcc_pcie1_axi_m_clk.clkr,
  4144. [GCC_PCIE1_AXI_S_CLK] = &gcc_pcie1_axi_s_clk.clkr,
  4145. [GCC_PCIE1_PIPE_CLK] = &gcc_pcie1_pipe_clk.clkr,
  4146. [GCC_SYS_NOC_PCIE1_AXI_CLK] = &gcc_sys_noc_pcie1_axi_clk.clkr,
  4147. [GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
  4148. [GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
  4149. [GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
  4150. [GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
  4151. [GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
  4152. [GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
  4153. [GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
  4154. [GCC_USB1_AUX_CLK] = &gcc_usb1_aux_clk.clkr,
  4155. [GCC_SYS_NOC_USB1_AXI_CLK] = &gcc_sys_noc_usb1_axi_clk.clkr,
  4156. [GCC_USB1_MASTER_CLK] = &gcc_usb1_master_clk.clkr,
  4157. [GCC_USB1_MOCK_UTMI_CLK] = &gcc_usb1_mock_utmi_clk.clkr,
  4158. [GCC_USB1_PHY_CFG_AHB_CLK] = &gcc_usb1_phy_cfg_ahb_clk.clkr,
  4159. [GCC_USB1_PIPE_CLK] = &gcc_usb1_pipe_clk.clkr,
  4160. [GCC_USB1_SLEEP_CLK] = &gcc_usb1_sleep_clk.clkr,
  4161. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  4162. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  4163. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  4164. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  4165. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  4166. [GCC_MEM_NOC_NSS_AXI_CLK] = &gcc_mem_noc_nss_axi_clk.clkr,
  4167. [GCC_NSS_CE_APB_CLK] = &gcc_nss_ce_apb_clk.clkr,
  4168. [GCC_NSS_CE_AXI_CLK] = &gcc_nss_ce_axi_clk.clkr,
  4169. [GCC_NSS_CFG_CLK] = &gcc_nss_cfg_clk.clkr,
  4170. [GCC_NSS_CRYPTO_CLK] = &gcc_nss_crypto_clk.clkr,
  4171. [GCC_NSS_CSR_CLK] = &gcc_nss_csr_clk.clkr,
  4172. [GCC_NSS_EDMA_CFG_CLK] = &gcc_nss_edma_cfg_clk.clkr,
  4173. [GCC_NSS_EDMA_CLK] = &gcc_nss_edma_clk.clkr,
  4174. [GCC_NSS_IMEM_CLK] = &gcc_nss_imem_clk.clkr,
  4175. [GCC_NSS_NOC_CLK] = &gcc_nss_noc_clk.clkr,
  4176. [GCC_NSS_PPE_BTQ_CLK] = &gcc_nss_ppe_btq_clk.clkr,
  4177. [GCC_NSS_PPE_CFG_CLK] = &gcc_nss_ppe_cfg_clk.clkr,
  4178. [GCC_NSS_PPE_CLK] = &gcc_nss_ppe_clk.clkr,
  4179. [GCC_NSS_PPE_IPE_CLK] = &gcc_nss_ppe_ipe_clk.clkr,
  4180. [GCC_NSS_PTP_REF_CLK] = &gcc_nss_ptp_ref_clk.clkr,
  4181. [GCC_NSSNOC_CE_APB_CLK] = &gcc_nssnoc_ce_apb_clk.clkr,
  4182. [GCC_NSSNOC_CE_AXI_CLK] = &gcc_nssnoc_ce_axi_clk.clkr,
  4183. [GCC_NSSNOC_CRYPTO_CLK] = &gcc_nssnoc_crypto_clk.clkr,
  4184. [GCC_NSSNOC_PPE_CFG_CLK] = &gcc_nssnoc_ppe_cfg_clk.clkr,
  4185. [GCC_NSSNOC_PPE_CLK] = &gcc_nssnoc_ppe_clk.clkr,
  4186. [GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr,
  4187. [GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr,
  4188. [GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr,
  4189. [GCC_NSSNOC_UBI0_AHB_CLK] = &gcc_nssnoc_ubi0_ahb_clk.clkr,
  4190. [GCC_NSSNOC_UBI1_AHB_CLK] = &gcc_nssnoc_ubi1_ahb_clk.clkr,
  4191. [GCC_UBI0_AHB_CLK] = &gcc_ubi0_ahb_clk.clkr,
  4192. [GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
  4193. [GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
  4194. [GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
  4195. [GCC_UBI0_MPT_CLK] = &gcc_ubi0_mpt_clk.clkr,
  4196. [GCC_UBI1_AHB_CLK] = &gcc_ubi1_ahb_clk.clkr,
  4197. [GCC_UBI1_AXI_CLK] = &gcc_ubi1_axi_clk.clkr,
  4198. [GCC_UBI1_NC_AXI_CLK] = &gcc_ubi1_nc_axi_clk.clkr,
  4199. [GCC_UBI1_CORE_CLK] = &gcc_ubi1_core_clk.clkr,
  4200. [GCC_UBI1_MPT_CLK] = &gcc_ubi1_mpt_clk.clkr,
  4201. [GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr,
  4202. [GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr,
  4203. [GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr,
  4204. [GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr,
  4205. [GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr,
  4206. [GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr,
  4207. [GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr,
  4208. [GCC_UNIPHY2_AHB_CLK] = &gcc_uniphy2_ahb_clk.clkr,
  4209. [GCC_UNIPHY2_SYS_CLK] = &gcc_uniphy2_sys_clk.clkr,
  4210. [GCC_NSS_PORT1_RX_CLK] = &gcc_nss_port1_rx_clk.clkr,
  4211. [GCC_NSS_PORT1_TX_CLK] = &gcc_nss_port1_tx_clk.clkr,
  4212. [GCC_NSS_PORT2_RX_CLK] = &gcc_nss_port2_rx_clk.clkr,
  4213. [GCC_NSS_PORT2_TX_CLK] = &gcc_nss_port2_tx_clk.clkr,
  4214. [GCC_NSS_PORT3_RX_CLK] = &gcc_nss_port3_rx_clk.clkr,
  4215. [GCC_NSS_PORT3_TX_CLK] = &gcc_nss_port3_tx_clk.clkr,
  4216. [GCC_NSS_PORT4_RX_CLK] = &gcc_nss_port4_rx_clk.clkr,
  4217. [GCC_NSS_PORT4_TX_CLK] = &gcc_nss_port4_tx_clk.clkr,
  4218. [GCC_NSS_PORT5_RX_CLK] = &gcc_nss_port5_rx_clk.clkr,
  4219. [GCC_NSS_PORT5_TX_CLK] = &gcc_nss_port5_tx_clk.clkr,
  4220. [GCC_NSS_PORT6_RX_CLK] = &gcc_nss_port6_rx_clk.clkr,
  4221. [GCC_NSS_PORT6_TX_CLK] = &gcc_nss_port6_tx_clk.clkr,
  4222. [GCC_PORT1_MAC_CLK] = &gcc_port1_mac_clk.clkr,
  4223. [GCC_PORT2_MAC_CLK] = &gcc_port2_mac_clk.clkr,
  4224. [GCC_PORT3_MAC_CLK] = &gcc_port3_mac_clk.clkr,
  4225. [GCC_PORT4_MAC_CLK] = &gcc_port4_mac_clk.clkr,
  4226. [GCC_PORT5_MAC_CLK] = &gcc_port5_mac_clk.clkr,
  4227. [GCC_PORT6_MAC_CLK] = &gcc_port6_mac_clk.clkr,
  4228. [GCC_UNIPHY0_PORT1_RX_CLK] = &gcc_uniphy0_port1_rx_clk.clkr,
  4229. [GCC_UNIPHY0_PORT1_TX_CLK] = &gcc_uniphy0_port1_tx_clk.clkr,
  4230. [GCC_UNIPHY0_PORT2_RX_CLK] = &gcc_uniphy0_port2_rx_clk.clkr,
  4231. [GCC_UNIPHY0_PORT2_TX_CLK] = &gcc_uniphy0_port2_tx_clk.clkr,
  4232. [GCC_UNIPHY0_PORT3_RX_CLK] = &gcc_uniphy0_port3_rx_clk.clkr,
  4233. [GCC_UNIPHY0_PORT3_TX_CLK] = &gcc_uniphy0_port3_tx_clk.clkr,
  4234. [GCC_UNIPHY0_PORT4_RX_CLK] = &gcc_uniphy0_port4_rx_clk.clkr,
  4235. [GCC_UNIPHY0_PORT4_TX_CLK] = &gcc_uniphy0_port4_tx_clk.clkr,
  4236. [GCC_UNIPHY0_PORT5_RX_CLK] = &gcc_uniphy0_port5_rx_clk.clkr,
  4237. [GCC_UNIPHY0_PORT5_TX_CLK] = &gcc_uniphy0_port5_tx_clk.clkr,
  4238. [GCC_UNIPHY1_PORT5_RX_CLK] = &gcc_uniphy1_port5_rx_clk.clkr,
  4239. [GCC_UNIPHY1_PORT5_TX_CLK] = &gcc_uniphy1_port5_tx_clk.clkr,
  4240. [GCC_UNIPHY2_PORT6_RX_CLK] = &gcc_uniphy2_port6_rx_clk.clkr,
  4241. [GCC_UNIPHY2_PORT6_TX_CLK] = &gcc_uniphy2_port6_tx_clk.clkr,
  4242. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  4243. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  4244. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  4245. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  4246. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  4247. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  4248. };
  4249. static const struct qcom_reset_map gcc_ipq8074_resets[] = {
  4250. [GCC_BLSP1_BCR] = { 0x01000, 0 },
  4251. [GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
  4252. [GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
  4253. [GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
  4254. [GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
  4255. [GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
  4256. [GCC_BLSP1_UART3_BCR] = { 0x04028, 0 },
  4257. [GCC_BLSP1_QUP4_BCR] = { 0x05008, 0 },
  4258. [GCC_BLSP1_UART4_BCR] = { 0x05028, 0 },
  4259. [GCC_BLSP1_QUP5_BCR] = { 0x06008, 0 },
  4260. [GCC_BLSP1_UART5_BCR] = { 0x06028, 0 },
  4261. [GCC_BLSP1_QUP6_BCR] = { 0x07008, 0 },
  4262. [GCC_BLSP1_UART6_BCR] = { 0x07028, 0 },
  4263. [GCC_IMEM_BCR] = { 0x0e000, 0 },
  4264. [GCC_SMMU_BCR] = { 0x12000, 0 },
  4265. [GCC_APSS_TCU_BCR] = { 0x12050, 0 },
  4266. [GCC_SMMU_XPU_BCR] = { 0x12054, 0 },
  4267. [GCC_PCNOC_TBU_BCR] = { 0x12058, 0 },
  4268. [GCC_SMMU_CFG_BCR] = { 0x1208c, 0 },
  4269. [GCC_PRNG_BCR] = { 0x13000, 0 },
  4270. [GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
  4271. [GCC_CRYPTO_BCR] = { 0x16000, 0 },
  4272. [GCC_WCSS_BCR] = { 0x18000, 0 },
  4273. [GCC_WCSS_Q6_BCR] = { 0x18100, 0 },
  4274. [GCC_NSS_BCR] = { 0x19000, 0 },
  4275. [GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
  4276. [GCC_ADSS_BCR] = { 0x1c000, 0 },
  4277. [GCC_DDRSS_BCR] = { 0x1e000, 0 },
  4278. [GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
  4279. [GCC_PCNOC_BCR] = { 0x27018, 0 },
  4280. [GCC_TCSR_BCR] = { 0x28000, 0 },
  4281. [GCC_QDSS_BCR] = { 0x29000, 0 },
  4282. [GCC_DCD_BCR] = { 0x2a000, 0 },
  4283. [GCC_MSG_RAM_BCR] = { 0x2b000, 0 },
  4284. [GCC_MPM_BCR] = { 0x2c000, 0 },
  4285. [GCC_SPMI_BCR] = { 0x2e000, 0 },
  4286. [GCC_SPDM_BCR] = { 0x2f000, 0 },
  4287. [GCC_RBCPR_BCR] = { 0x33000, 0 },
  4288. [GCC_RBCPR_MX_BCR] = { 0x33014, 0 },
  4289. [GCC_TLMM_BCR] = { 0x34000, 0 },
  4290. [GCC_RBCPR_WCSS_BCR] = { 0x3a000, 0 },
  4291. [GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
  4292. [GCC_USB3PHY_0_PHY_BCR] = { 0x3e03c, 0 },
  4293. [GCC_USB0_BCR] = { 0x3e070, 0 },
  4294. [GCC_USB1_PHY_BCR] = { 0x3f034, 0 },
  4295. [GCC_USB3PHY_1_PHY_BCR] = { 0x3f03c, 0 },
  4296. [GCC_USB1_BCR] = { 0x3f070, 0 },
  4297. [GCC_QUSB2_0_PHY_BCR] = { 0x4103c, 0 },
  4298. [GCC_QUSB2_1_PHY_BCR] = { 0x41040, 0 },
  4299. [GCC_SDCC1_BCR] = { 0x42000, 0 },
  4300. [GCC_SDCC2_BCR] = { 0x43000, 0 },
  4301. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000, 0 },
  4302. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x47008, 0 },
  4303. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x47010, 0 },
  4304. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
  4305. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
  4306. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
  4307. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
  4308. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
  4309. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
  4310. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
  4311. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
  4312. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
  4313. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
  4314. [GCC_UNIPHY0_BCR] = { 0x56000, 0 },
  4315. [GCC_UNIPHY1_BCR] = { 0x56100, 0 },
  4316. [GCC_UNIPHY2_BCR] = { 0x56200, 0 },
  4317. [GCC_CMN_12GPLL_BCR] = { 0x56300, 0 },
  4318. [GCC_QPIC_BCR] = { 0x57018, 0 },
  4319. [GCC_MDIO_BCR] = { 0x58000, 0 },
  4320. [GCC_PCIE1_TBU_BCR] = { 0x65000, 0 },
  4321. [GCC_WCSS_CORE_TBU_BCR] = { 0x66000, 0 },
  4322. [GCC_WCSS_Q6_TBU_BCR] = { 0x67000, 0 },
  4323. [GCC_USB0_TBU_BCR] = { 0x6a000, 0 },
  4324. [GCC_USB1_TBU_BCR] = { 0x6a004, 0 },
  4325. [GCC_PCIE0_TBU_BCR] = { 0x6b000, 0 },
  4326. [GCC_NSS_NOC_TBU_BCR] = { 0x6e000, 0 },
  4327. [GCC_PCIE0_BCR] = { 0x75004, 0 },
  4328. [GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
  4329. [GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
  4330. [GCC_PCIE0_LINK_DOWN_BCR] = { 0x75044, 0 },
  4331. [GCC_PCIE1_BCR] = { 0x76004, 0 },
  4332. [GCC_PCIE1_PHY_BCR] = { 0x76038, 0 },
  4333. [GCC_PCIE1PHY_PHY_BCR] = { 0x7603c, 0 },
  4334. [GCC_PCIE1_LINK_DOWN_BCR] = { 0x76044, 0 },
  4335. [GCC_DCC_BCR] = { 0x77000, 0 },
  4336. [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
  4337. [GCC_APC1_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x79000, 0 },
  4338. [GCC_SMMU_CATS_BCR] = { 0x7c000, 0 },
  4339. [GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
  4340. [GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
  4341. [GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
  4342. [GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
  4343. [GCC_UBI0_CORE_CLAMP_ENABLE] = { 0x68010, 4 },
  4344. [GCC_UBI0_CLKRST_CLAMP_ENABLE] = { 0x68010, 5 },
  4345. [GCC_UBI1_AXI_ARES] = { 0x68010, 8 },
  4346. [GCC_UBI1_AHB_ARES] = { 0x68010, 9 },
  4347. [GCC_UBI1_NC_AXI_ARES] = { 0x68010, 10 },
  4348. [GCC_UBI1_DBG_ARES] = { 0x68010, 11 },
  4349. [GCC_UBI1_CORE_CLAMP_ENABLE] = { 0x68010, 12 },
  4350. [GCC_UBI1_CLKRST_CLAMP_ENABLE] = { 0x68010, 13 },
  4351. [GCC_NSS_CFG_ARES] = { 0x68010, 16 },
  4352. [GCC_NSS_IMEM_ARES] = { 0x68010, 17 },
  4353. [GCC_NSS_NOC_ARES] = { 0x68010, 18 },
  4354. [GCC_NSS_CRYPTO_ARES] = { 0x68010, 19 },
  4355. [GCC_NSS_CSR_ARES] = { 0x68010, 20 },
  4356. [GCC_NSS_CE_APB_ARES] = { 0x68010, 21 },
  4357. [GCC_NSS_CE_AXI_ARES] = { 0x68010, 22 },
  4358. [GCC_NSSNOC_CE_APB_ARES] = { 0x68010, 23 },
  4359. [GCC_NSSNOC_CE_AXI_ARES] = { 0x68010, 24 },
  4360. [GCC_NSSNOC_UBI0_AHB_ARES] = { 0x68010, 25 },
  4361. [GCC_NSSNOC_UBI1_AHB_ARES] = { 0x68010, 26 },
  4362. [GCC_NSSNOC_SNOC_ARES] = { 0x68010, 27 },
  4363. [GCC_NSSNOC_CRYPTO_ARES] = { 0x68010, 28 },
  4364. [GCC_NSSNOC_ATB_ARES] = { 0x68010, 29 },
  4365. [GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x68010, 30 },
  4366. [GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x68010, 31 },
  4367. [GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
  4368. [GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
  4369. [GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
  4370. [GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
  4371. [GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
  4372. [GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
  4373. [GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
  4374. [GCC_PCIE1_PIPE_ARES] = { 0x76040, 0 },
  4375. [GCC_PCIE1_SLEEP_ARES] = { 0x76040, 1 },
  4376. [GCC_PCIE1_CORE_STICKY_ARES] = { 0x76040, 2 },
  4377. [GCC_PCIE1_AXI_MASTER_ARES] = { 0x76040, 3 },
  4378. [GCC_PCIE1_AXI_SLAVE_ARES] = { 0x76040, 4 },
  4379. [GCC_PCIE1_AHB_ARES] = { 0x76040, 5 },
  4380. [GCC_PCIE1_AXI_MASTER_STICKY_ARES] = { 0x76040, 6 },
  4381. };
  4382. static const struct of_device_id gcc_ipq8074_match_table[] = {
  4383. { .compatible = "qcom,gcc-ipq8074" },
  4384. { }
  4385. };
  4386. MODULE_DEVICE_TABLE(of, gcc_ipq8074_match_table);
  4387. static const struct regmap_config gcc_ipq8074_regmap_config = {
  4388. .reg_bits = 32,
  4389. .reg_stride = 4,
  4390. .val_bits = 32,
  4391. .max_register = 0x7fffc,
  4392. .fast_io = true,
  4393. };
  4394. static const struct qcom_cc_desc gcc_ipq8074_desc = {
  4395. .config = &gcc_ipq8074_regmap_config,
  4396. .clks = gcc_ipq8074_clks,
  4397. .num_clks = ARRAY_SIZE(gcc_ipq8074_clks),
  4398. .resets = gcc_ipq8074_resets,
  4399. .num_resets = ARRAY_SIZE(gcc_ipq8074_resets),
  4400. };
  4401. static int gcc_ipq8074_probe(struct platform_device *pdev)
  4402. {
  4403. int ret, i;
  4404. for (i = 0; i < ARRAY_SIZE(gcc_ipq8074_hws); i++) {
  4405. ret = devm_clk_hw_register(&pdev->dev, gcc_ipq8074_hws[i]);
  4406. if (ret)
  4407. return ret;
  4408. }
  4409. return qcom_cc_probe(pdev, &gcc_ipq8074_desc);
  4410. }
  4411. static struct platform_driver gcc_ipq8074_driver = {
  4412. .probe = gcc_ipq8074_probe,
  4413. .driver = {
  4414. .name = "qcom,gcc-ipq8074",
  4415. .of_match_table = gcc_ipq8074_match_table,
  4416. },
  4417. };
  4418. static int __init gcc_ipq8074_init(void)
  4419. {
  4420. return platform_driver_register(&gcc_ipq8074_driver);
  4421. }
  4422. core_initcall(gcc_ipq8074_init);
  4423. static void __exit gcc_ipq8074_exit(void)
  4424. {
  4425. platform_driver_unregister(&gcc_ipq8074_driver);
  4426. }
  4427. module_exit(gcc_ipq8074_exit);
  4428. MODULE_DESCRIPTION("QCOM GCC IPQ8074 Driver");
  4429. MODULE_LICENSE("GPL v2");
  4430. MODULE_ALIAS("platform:gcc-ipq8074");