gcc-apq8084.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-apq8084.h>
  24. #include <dt-bindings/reset/qcom,gcc-apq8084.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #include "gdsc.h"
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL1,
  36. P_GPLL4,
  37. P_PCIE_0_1_PIPE_CLK,
  38. P_SATA_ASIC0_CLK,
  39. P_SATA_RX_CLK,
  40. P_SLEEP_CLK,
  41. };
  42. static const struct parent_map gcc_xo_gpll0_map[] = {
  43. { P_XO, 0 },
  44. { P_GPLL0, 1 }
  45. };
  46. static const char * const gcc_xo_gpll0[] = {
  47. "xo",
  48. "gpll0_vote",
  49. };
  50. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  51. { P_XO, 0 },
  52. { P_GPLL0, 1 },
  53. { P_GPLL4, 5 }
  54. };
  55. static const char * const gcc_xo_gpll0_gpll4[] = {
  56. "xo",
  57. "gpll0_vote",
  58. "gpll4_vote",
  59. };
  60. static const struct parent_map gcc_xo_sata_asic0_map[] = {
  61. { P_XO, 0 },
  62. { P_SATA_ASIC0_CLK, 2 }
  63. };
  64. static const char * const gcc_xo_sata_asic0[] = {
  65. "xo",
  66. "sata_asic0_clk",
  67. };
  68. static const struct parent_map gcc_xo_sata_rx_map[] = {
  69. { P_XO, 0 },
  70. { P_SATA_RX_CLK, 2}
  71. };
  72. static const char * const gcc_xo_sata_rx[] = {
  73. "xo",
  74. "sata_rx_clk",
  75. };
  76. static const struct parent_map gcc_xo_pcie_map[] = {
  77. { P_XO, 0 },
  78. { P_PCIE_0_1_PIPE_CLK, 2 }
  79. };
  80. static const char * const gcc_xo_pcie[] = {
  81. "xo",
  82. "pcie_pipe",
  83. };
  84. static const struct parent_map gcc_xo_pcie_sleep_map[] = {
  85. { P_XO, 0 },
  86. { P_SLEEP_CLK, 6 }
  87. };
  88. static const char * const gcc_xo_pcie_sleep[] = {
  89. "xo",
  90. "sleep_clk_src",
  91. };
  92. static struct clk_pll gpll0 = {
  93. .l_reg = 0x0004,
  94. .m_reg = 0x0008,
  95. .n_reg = 0x000c,
  96. .config_reg = 0x0014,
  97. .mode_reg = 0x0000,
  98. .status_reg = 0x001c,
  99. .status_bit = 17,
  100. .clkr.hw.init = &(struct clk_init_data){
  101. .name = "gpll0",
  102. .parent_names = (const char *[]){ "xo" },
  103. .num_parents = 1,
  104. .ops = &clk_pll_ops,
  105. },
  106. };
  107. static struct clk_regmap gpll0_vote = {
  108. .enable_reg = 0x1480,
  109. .enable_mask = BIT(0),
  110. .hw.init = &(struct clk_init_data){
  111. .name = "gpll0_vote",
  112. .parent_names = (const char *[]){ "gpll0" },
  113. .num_parents = 1,
  114. .ops = &clk_pll_vote_ops,
  115. },
  116. };
  117. static struct clk_rcg2 config_noc_clk_src = {
  118. .cmd_rcgr = 0x0150,
  119. .hid_width = 5,
  120. .parent_map = gcc_xo_gpll0_map,
  121. .clkr.hw.init = &(struct clk_init_data){
  122. .name = "config_noc_clk_src",
  123. .parent_names = gcc_xo_gpll0,
  124. .num_parents = 2,
  125. .ops = &clk_rcg2_ops,
  126. },
  127. };
  128. static struct clk_rcg2 periph_noc_clk_src = {
  129. .cmd_rcgr = 0x0190,
  130. .hid_width = 5,
  131. .parent_map = gcc_xo_gpll0_map,
  132. .clkr.hw.init = &(struct clk_init_data){
  133. .name = "periph_noc_clk_src",
  134. .parent_names = gcc_xo_gpll0,
  135. .num_parents = 2,
  136. .ops = &clk_rcg2_ops,
  137. },
  138. };
  139. static struct clk_rcg2 system_noc_clk_src = {
  140. .cmd_rcgr = 0x0120,
  141. .hid_width = 5,
  142. .parent_map = gcc_xo_gpll0_map,
  143. .clkr.hw.init = &(struct clk_init_data){
  144. .name = "system_noc_clk_src",
  145. .parent_names = gcc_xo_gpll0,
  146. .num_parents = 2,
  147. .ops = &clk_rcg2_ops,
  148. },
  149. };
  150. static struct clk_pll gpll1 = {
  151. .l_reg = 0x0044,
  152. .m_reg = 0x0048,
  153. .n_reg = 0x004c,
  154. .config_reg = 0x0054,
  155. .mode_reg = 0x0040,
  156. .status_reg = 0x005c,
  157. .status_bit = 17,
  158. .clkr.hw.init = &(struct clk_init_data){
  159. .name = "gpll1",
  160. .parent_names = (const char *[]){ "xo" },
  161. .num_parents = 1,
  162. .ops = &clk_pll_ops,
  163. },
  164. };
  165. static struct clk_regmap gpll1_vote = {
  166. .enable_reg = 0x1480,
  167. .enable_mask = BIT(1),
  168. .hw.init = &(struct clk_init_data){
  169. .name = "gpll1_vote",
  170. .parent_names = (const char *[]){ "gpll1" },
  171. .num_parents = 1,
  172. .ops = &clk_pll_vote_ops,
  173. },
  174. };
  175. static struct clk_pll gpll4 = {
  176. .l_reg = 0x1dc4,
  177. .m_reg = 0x1dc8,
  178. .n_reg = 0x1dcc,
  179. .config_reg = 0x1dd4,
  180. .mode_reg = 0x1dc0,
  181. .status_reg = 0x1ddc,
  182. .status_bit = 17,
  183. .clkr.hw.init = &(struct clk_init_data){
  184. .name = "gpll4",
  185. .parent_names = (const char *[]){ "xo" },
  186. .num_parents = 1,
  187. .ops = &clk_pll_ops,
  188. },
  189. };
  190. static struct clk_regmap gpll4_vote = {
  191. .enable_reg = 0x1480,
  192. .enable_mask = BIT(4),
  193. .hw.init = &(struct clk_init_data){
  194. .name = "gpll4_vote",
  195. .parent_names = (const char *[]){ "gpll4" },
  196. .num_parents = 1,
  197. .ops = &clk_pll_vote_ops,
  198. },
  199. };
  200. static const struct freq_tbl ftbl_gcc_ufs_axi_clk[] = {
  201. F(100000000, P_GPLL0, 6, 0, 0),
  202. F(200000000, P_GPLL0, 3, 0, 0),
  203. F(240000000, P_GPLL0, 2.5, 0, 0),
  204. { }
  205. };
  206. static struct clk_rcg2 ufs_axi_clk_src = {
  207. .cmd_rcgr = 0x1d64,
  208. .mnd_width = 8,
  209. .hid_width = 5,
  210. .parent_map = gcc_xo_gpll0_map,
  211. .freq_tbl = ftbl_gcc_ufs_axi_clk,
  212. .clkr.hw.init = &(struct clk_init_data){
  213. .name = "ufs_axi_clk_src",
  214. .parent_names = gcc_xo_gpll0,
  215. .num_parents = 2,
  216. .ops = &clk_rcg2_ops,
  217. },
  218. };
  219. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  220. F(125000000, P_GPLL0, 1, 5, 24),
  221. { }
  222. };
  223. static struct clk_rcg2 usb30_master_clk_src = {
  224. .cmd_rcgr = 0x03d4,
  225. .mnd_width = 8,
  226. .hid_width = 5,
  227. .parent_map = gcc_xo_gpll0_map,
  228. .freq_tbl = ftbl_gcc_usb30_master_clk,
  229. .clkr.hw.init = &(struct clk_init_data){
  230. .name = "usb30_master_clk_src",
  231. .parent_names = gcc_xo_gpll0,
  232. .num_parents = 2,
  233. .ops = &clk_rcg2_ops,
  234. },
  235. };
  236. static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk[] = {
  237. F(125000000, P_GPLL0, 1, 5, 24),
  238. { }
  239. };
  240. static struct clk_rcg2 usb30_sec_master_clk_src = {
  241. .cmd_rcgr = 0x1bd4,
  242. .mnd_width = 8,
  243. .hid_width = 5,
  244. .parent_map = gcc_xo_gpll0_map,
  245. .freq_tbl = ftbl_gcc_usb30_sec_master_clk,
  246. .clkr.hw.init = &(struct clk_init_data){
  247. .name = "usb30_sec_master_clk_src",
  248. .parent_names = gcc_xo_gpll0,
  249. .num_parents = 2,
  250. .ops = &clk_rcg2_ops,
  251. },
  252. };
  253. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  254. .halt_reg = 0x1bd0,
  255. .clkr = {
  256. .enable_reg = 0x1bd0,
  257. .enable_mask = BIT(0),
  258. .hw.init = &(struct clk_init_data){
  259. .name = "gcc_usb30_sec_mock_utmi_clk",
  260. .parent_names = (const char *[]){
  261. "usb30_sec_mock_utmi_clk_src",
  262. },
  263. .num_parents = 1,
  264. .flags = CLK_SET_RATE_PARENT,
  265. .ops = &clk_branch2_ops,
  266. },
  267. },
  268. };
  269. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  270. .halt_reg = 0x1bcc,
  271. .clkr = {
  272. .enable_reg = 0x1bcc,
  273. .enable_mask = BIT(0),
  274. .hw.init = &(struct clk_init_data){
  275. .name = "gcc_usb30_sec_sleep_clk",
  276. .parent_names = (const char *[]){
  277. "sleep_clk_src",
  278. },
  279. .num_parents = 1,
  280. .flags = CLK_SET_RATE_PARENT,
  281. .ops = &clk_branch2_ops,
  282. },
  283. },
  284. };
  285. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  286. F(19200000, P_XO, 1, 0, 0),
  287. F(50000000, P_GPLL0, 12, 0, 0),
  288. { }
  289. };
  290. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  291. .cmd_rcgr = 0x0660,
  292. .hid_width = 5,
  293. .parent_map = gcc_xo_gpll0_map,
  294. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  295. .clkr.hw.init = &(struct clk_init_data){
  296. .name = "blsp1_qup1_i2c_apps_clk_src",
  297. .parent_names = gcc_xo_gpll0,
  298. .num_parents = 2,
  299. .ops = &clk_rcg2_ops,
  300. },
  301. };
  302. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  303. F(960000, P_XO, 10, 1, 2),
  304. F(4800000, P_XO, 4, 0, 0),
  305. F(9600000, P_XO, 2, 0, 0),
  306. F(15000000, P_GPLL0, 10, 1, 4),
  307. F(19200000, P_XO, 1, 0, 0),
  308. F(25000000, P_GPLL0, 12, 1, 2),
  309. F(50000000, P_GPLL0, 12, 0, 0),
  310. { }
  311. };
  312. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  313. .cmd_rcgr = 0x064c,
  314. .mnd_width = 8,
  315. .hid_width = 5,
  316. .parent_map = gcc_xo_gpll0_map,
  317. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  318. .clkr.hw.init = &(struct clk_init_data){
  319. .name = "blsp1_qup1_spi_apps_clk_src",
  320. .parent_names = gcc_xo_gpll0,
  321. .num_parents = 2,
  322. .ops = &clk_rcg2_ops,
  323. },
  324. };
  325. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  326. .cmd_rcgr = 0x06e0,
  327. .hid_width = 5,
  328. .parent_map = gcc_xo_gpll0_map,
  329. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  330. .clkr.hw.init = &(struct clk_init_data){
  331. .name = "blsp1_qup2_i2c_apps_clk_src",
  332. .parent_names = gcc_xo_gpll0,
  333. .num_parents = 2,
  334. .ops = &clk_rcg2_ops,
  335. },
  336. };
  337. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  338. .cmd_rcgr = 0x06cc,
  339. .mnd_width = 8,
  340. .hid_width = 5,
  341. .parent_map = gcc_xo_gpll0_map,
  342. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  343. .clkr.hw.init = &(struct clk_init_data){
  344. .name = "blsp1_qup2_spi_apps_clk_src",
  345. .parent_names = gcc_xo_gpll0,
  346. .num_parents = 2,
  347. .ops = &clk_rcg2_ops,
  348. },
  349. };
  350. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  351. .cmd_rcgr = 0x0760,
  352. .hid_width = 5,
  353. .parent_map = gcc_xo_gpll0_map,
  354. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  355. .clkr.hw.init = &(struct clk_init_data){
  356. .name = "blsp1_qup3_i2c_apps_clk_src",
  357. .parent_names = gcc_xo_gpll0,
  358. .num_parents = 2,
  359. .ops = &clk_rcg2_ops,
  360. },
  361. };
  362. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  363. .cmd_rcgr = 0x074c,
  364. .mnd_width = 8,
  365. .hid_width = 5,
  366. .parent_map = gcc_xo_gpll0_map,
  367. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  368. .clkr.hw.init = &(struct clk_init_data){
  369. .name = "blsp1_qup3_spi_apps_clk_src",
  370. .parent_names = gcc_xo_gpll0,
  371. .num_parents = 2,
  372. .ops = &clk_rcg2_ops,
  373. },
  374. };
  375. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  376. .cmd_rcgr = 0x07e0,
  377. .hid_width = 5,
  378. .parent_map = gcc_xo_gpll0_map,
  379. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "blsp1_qup4_i2c_apps_clk_src",
  382. .parent_names = gcc_xo_gpll0,
  383. .num_parents = 2,
  384. .ops = &clk_rcg2_ops,
  385. },
  386. };
  387. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  388. .cmd_rcgr = 0x07cc,
  389. .mnd_width = 8,
  390. .hid_width = 5,
  391. .parent_map = gcc_xo_gpll0_map,
  392. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  393. .clkr.hw.init = &(struct clk_init_data){
  394. .name = "blsp1_qup4_spi_apps_clk_src",
  395. .parent_names = gcc_xo_gpll0,
  396. .num_parents = 2,
  397. .ops = &clk_rcg2_ops,
  398. },
  399. };
  400. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  401. .cmd_rcgr = 0x0860,
  402. .hid_width = 5,
  403. .parent_map = gcc_xo_gpll0_map,
  404. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  405. .clkr.hw.init = &(struct clk_init_data){
  406. .name = "blsp1_qup5_i2c_apps_clk_src",
  407. .parent_names = gcc_xo_gpll0,
  408. .num_parents = 2,
  409. .ops = &clk_rcg2_ops,
  410. },
  411. };
  412. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  413. .cmd_rcgr = 0x084c,
  414. .mnd_width = 8,
  415. .hid_width = 5,
  416. .parent_map = gcc_xo_gpll0_map,
  417. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  418. .clkr.hw.init = &(struct clk_init_data){
  419. .name = "blsp1_qup5_spi_apps_clk_src",
  420. .parent_names = gcc_xo_gpll0,
  421. .num_parents = 2,
  422. .ops = &clk_rcg2_ops,
  423. },
  424. };
  425. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  426. .cmd_rcgr = 0x08e0,
  427. .hid_width = 5,
  428. .parent_map = gcc_xo_gpll0_map,
  429. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  430. .clkr.hw.init = &(struct clk_init_data){
  431. .name = "blsp1_qup6_i2c_apps_clk_src",
  432. .parent_names = gcc_xo_gpll0,
  433. .num_parents = 2,
  434. .ops = &clk_rcg2_ops,
  435. },
  436. };
  437. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  438. .cmd_rcgr = 0x08cc,
  439. .mnd_width = 8,
  440. .hid_width = 5,
  441. .parent_map = gcc_xo_gpll0_map,
  442. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  443. .clkr.hw.init = &(struct clk_init_data){
  444. .name = "blsp1_qup6_spi_apps_clk_src",
  445. .parent_names = gcc_xo_gpll0,
  446. .num_parents = 2,
  447. .ops = &clk_rcg2_ops,
  448. },
  449. };
  450. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  451. F(3686400, P_GPLL0, 1, 96, 15625),
  452. F(7372800, P_GPLL0, 1, 192, 15625),
  453. F(14745600, P_GPLL0, 1, 384, 15625),
  454. F(16000000, P_GPLL0, 5, 2, 15),
  455. F(19200000, P_XO, 1, 0, 0),
  456. F(24000000, P_GPLL0, 5, 1, 5),
  457. F(32000000, P_GPLL0, 1, 4, 75),
  458. F(40000000, P_GPLL0, 15, 0, 0),
  459. F(46400000, P_GPLL0, 1, 29, 375),
  460. F(48000000, P_GPLL0, 12.5, 0, 0),
  461. F(51200000, P_GPLL0, 1, 32, 375),
  462. F(56000000, P_GPLL0, 1, 7, 75),
  463. F(58982400, P_GPLL0, 1, 1536, 15625),
  464. F(60000000, P_GPLL0, 10, 0, 0),
  465. F(63160000, P_GPLL0, 9.5, 0, 0),
  466. { }
  467. };
  468. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  469. .cmd_rcgr = 0x068c,
  470. .mnd_width = 16,
  471. .hid_width = 5,
  472. .parent_map = gcc_xo_gpll0_map,
  473. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  474. .clkr.hw.init = &(struct clk_init_data){
  475. .name = "blsp1_uart1_apps_clk_src",
  476. .parent_names = gcc_xo_gpll0,
  477. .num_parents = 2,
  478. .ops = &clk_rcg2_ops,
  479. },
  480. };
  481. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  482. .cmd_rcgr = 0x070c,
  483. .mnd_width = 16,
  484. .hid_width = 5,
  485. .parent_map = gcc_xo_gpll0_map,
  486. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  487. .clkr.hw.init = &(struct clk_init_data){
  488. .name = "blsp1_uart2_apps_clk_src",
  489. .parent_names = gcc_xo_gpll0,
  490. .num_parents = 2,
  491. .ops = &clk_rcg2_ops,
  492. },
  493. };
  494. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  495. .cmd_rcgr = 0x078c,
  496. .mnd_width = 16,
  497. .hid_width = 5,
  498. .parent_map = gcc_xo_gpll0_map,
  499. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  500. .clkr.hw.init = &(struct clk_init_data){
  501. .name = "blsp1_uart3_apps_clk_src",
  502. .parent_names = gcc_xo_gpll0,
  503. .num_parents = 2,
  504. .ops = &clk_rcg2_ops,
  505. },
  506. };
  507. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  508. .cmd_rcgr = 0x080c,
  509. .mnd_width = 16,
  510. .hid_width = 5,
  511. .parent_map = gcc_xo_gpll0_map,
  512. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  513. .clkr.hw.init = &(struct clk_init_data){
  514. .name = "blsp1_uart4_apps_clk_src",
  515. .parent_names = gcc_xo_gpll0,
  516. .num_parents = 2,
  517. .ops = &clk_rcg2_ops,
  518. },
  519. };
  520. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  521. .cmd_rcgr = 0x088c,
  522. .mnd_width = 16,
  523. .hid_width = 5,
  524. .parent_map = gcc_xo_gpll0_map,
  525. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  526. .clkr.hw.init = &(struct clk_init_data){
  527. .name = "blsp1_uart5_apps_clk_src",
  528. .parent_names = gcc_xo_gpll0,
  529. .num_parents = 2,
  530. .ops = &clk_rcg2_ops,
  531. },
  532. };
  533. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  534. .cmd_rcgr = 0x090c,
  535. .mnd_width = 16,
  536. .hid_width = 5,
  537. .parent_map = gcc_xo_gpll0_map,
  538. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  539. .clkr.hw.init = &(struct clk_init_data){
  540. .name = "blsp1_uart6_apps_clk_src",
  541. .parent_names = gcc_xo_gpll0,
  542. .num_parents = 2,
  543. .ops = &clk_rcg2_ops,
  544. },
  545. };
  546. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  547. .cmd_rcgr = 0x09a0,
  548. .hid_width = 5,
  549. .parent_map = gcc_xo_gpll0_map,
  550. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  551. .clkr.hw.init = &(struct clk_init_data){
  552. .name = "blsp2_qup1_i2c_apps_clk_src",
  553. .parent_names = gcc_xo_gpll0,
  554. .num_parents = 2,
  555. .ops = &clk_rcg2_ops,
  556. },
  557. };
  558. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  559. .cmd_rcgr = 0x098c,
  560. .mnd_width = 8,
  561. .hid_width = 5,
  562. .parent_map = gcc_xo_gpll0_map,
  563. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  564. .clkr.hw.init = &(struct clk_init_data){
  565. .name = "blsp2_qup1_spi_apps_clk_src",
  566. .parent_names = gcc_xo_gpll0,
  567. .num_parents = 2,
  568. .ops = &clk_rcg2_ops,
  569. },
  570. };
  571. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  572. .cmd_rcgr = 0x0a20,
  573. .hid_width = 5,
  574. .parent_map = gcc_xo_gpll0_map,
  575. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  576. .clkr.hw.init = &(struct clk_init_data){
  577. .name = "blsp2_qup2_i2c_apps_clk_src",
  578. .parent_names = gcc_xo_gpll0,
  579. .num_parents = 2,
  580. .ops = &clk_rcg2_ops,
  581. },
  582. };
  583. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  584. .cmd_rcgr = 0x0a0c,
  585. .mnd_width = 8,
  586. .hid_width = 5,
  587. .parent_map = gcc_xo_gpll0_map,
  588. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  589. .clkr.hw.init = &(struct clk_init_data){
  590. .name = "blsp2_qup2_spi_apps_clk_src",
  591. .parent_names = gcc_xo_gpll0,
  592. .num_parents = 2,
  593. .ops = &clk_rcg2_ops,
  594. },
  595. };
  596. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  597. .cmd_rcgr = 0x0aa0,
  598. .hid_width = 5,
  599. .parent_map = gcc_xo_gpll0_map,
  600. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "blsp2_qup3_i2c_apps_clk_src",
  603. .parent_names = gcc_xo_gpll0,
  604. .num_parents = 2,
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  609. .cmd_rcgr = 0x0a8c,
  610. .mnd_width = 8,
  611. .hid_width = 5,
  612. .parent_map = gcc_xo_gpll0_map,
  613. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  614. .clkr.hw.init = &(struct clk_init_data){
  615. .name = "blsp2_qup3_spi_apps_clk_src",
  616. .parent_names = gcc_xo_gpll0,
  617. .num_parents = 2,
  618. .ops = &clk_rcg2_ops,
  619. },
  620. };
  621. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  622. .cmd_rcgr = 0x0b20,
  623. .hid_width = 5,
  624. .parent_map = gcc_xo_gpll0_map,
  625. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  626. .clkr.hw.init = &(struct clk_init_data){
  627. .name = "blsp2_qup4_i2c_apps_clk_src",
  628. .parent_names = gcc_xo_gpll0,
  629. .num_parents = 2,
  630. .ops = &clk_rcg2_ops,
  631. },
  632. };
  633. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  634. .cmd_rcgr = 0x0b0c,
  635. .mnd_width = 8,
  636. .hid_width = 5,
  637. .parent_map = gcc_xo_gpll0_map,
  638. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  639. .clkr.hw.init = &(struct clk_init_data){
  640. .name = "blsp2_qup4_spi_apps_clk_src",
  641. .parent_names = gcc_xo_gpll0,
  642. .num_parents = 2,
  643. .ops = &clk_rcg2_ops,
  644. },
  645. };
  646. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  647. .cmd_rcgr = 0x0ba0,
  648. .hid_width = 5,
  649. .parent_map = gcc_xo_gpll0_map,
  650. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  651. .clkr.hw.init = &(struct clk_init_data){
  652. .name = "blsp2_qup5_i2c_apps_clk_src",
  653. .parent_names = gcc_xo_gpll0,
  654. .num_parents = 2,
  655. .ops = &clk_rcg2_ops,
  656. },
  657. };
  658. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  659. .cmd_rcgr = 0x0b8c,
  660. .mnd_width = 8,
  661. .hid_width = 5,
  662. .parent_map = gcc_xo_gpll0_map,
  663. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  664. .clkr.hw.init = &(struct clk_init_data){
  665. .name = "blsp2_qup5_spi_apps_clk_src",
  666. .parent_names = gcc_xo_gpll0,
  667. .num_parents = 2,
  668. .ops = &clk_rcg2_ops,
  669. },
  670. };
  671. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  672. .cmd_rcgr = 0x0c20,
  673. .hid_width = 5,
  674. .parent_map = gcc_xo_gpll0_map,
  675. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  676. .clkr.hw.init = &(struct clk_init_data){
  677. .name = "blsp2_qup6_i2c_apps_clk_src",
  678. .parent_names = gcc_xo_gpll0,
  679. .num_parents = 2,
  680. .ops = &clk_rcg2_ops,
  681. },
  682. };
  683. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  684. .cmd_rcgr = 0x0c0c,
  685. .mnd_width = 8,
  686. .hid_width = 5,
  687. .parent_map = gcc_xo_gpll0_map,
  688. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  689. .clkr.hw.init = &(struct clk_init_data){
  690. .name = "blsp2_qup6_spi_apps_clk_src",
  691. .parent_names = gcc_xo_gpll0,
  692. .num_parents = 2,
  693. .ops = &clk_rcg2_ops,
  694. },
  695. };
  696. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  697. .cmd_rcgr = 0x09cc,
  698. .mnd_width = 16,
  699. .hid_width = 5,
  700. .parent_map = gcc_xo_gpll0_map,
  701. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  702. .clkr.hw.init = &(struct clk_init_data){
  703. .name = "blsp2_uart1_apps_clk_src",
  704. .parent_names = gcc_xo_gpll0,
  705. .num_parents = 2,
  706. .ops = &clk_rcg2_ops,
  707. },
  708. };
  709. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  710. .cmd_rcgr = 0x0a4c,
  711. .mnd_width = 16,
  712. .hid_width = 5,
  713. .parent_map = gcc_xo_gpll0_map,
  714. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  715. .clkr.hw.init = &(struct clk_init_data){
  716. .name = "blsp2_uart2_apps_clk_src",
  717. .parent_names = gcc_xo_gpll0,
  718. .num_parents = 2,
  719. .ops = &clk_rcg2_ops,
  720. },
  721. };
  722. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  723. .cmd_rcgr = 0x0acc,
  724. .mnd_width = 16,
  725. .hid_width = 5,
  726. .parent_map = gcc_xo_gpll0_map,
  727. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "blsp2_uart3_apps_clk_src",
  730. .parent_names = gcc_xo_gpll0,
  731. .num_parents = 2,
  732. .ops = &clk_rcg2_ops,
  733. },
  734. };
  735. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  736. .cmd_rcgr = 0x0b4c,
  737. .mnd_width = 16,
  738. .hid_width = 5,
  739. .parent_map = gcc_xo_gpll0_map,
  740. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  741. .clkr.hw.init = &(struct clk_init_data){
  742. .name = "blsp2_uart4_apps_clk_src",
  743. .parent_names = gcc_xo_gpll0,
  744. .num_parents = 2,
  745. .ops = &clk_rcg2_ops,
  746. },
  747. };
  748. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  749. .cmd_rcgr = 0x0bcc,
  750. .mnd_width = 16,
  751. .hid_width = 5,
  752. .parent_map = gcc_xo_gpll0_map,
  753. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  754. .clkr.hw.init = &(struct clk_init_data){
  755. .name = "blsp2_uart5_apps_clk_src",
  756. .parent_names = gcc_xo_gpll0,
  757. .num_parents = 2,
  758. .ops = &clk_rcg2_ops,
  759. },
  760. };
  761. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  762. .cmd_rcgr = 0x0c4c,
  763. .mnd_width = 16,
  764. .hid_width = 5,
  765. .parent_map = gcc_xo_gpll0_map,
  766. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  767. .clkr.hw.init = &(struct clk_init_data){
  768. .name = "blsp2_uart6_apps_clk_src",
  769. .parent_names = gcc_xo_gpll0,
  770. .num_parents = 2,
  771. .ops = &clk_rcg2_ops,
  772. },
  773. };
  774. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  775. F(50000000, P_GPLL0, 12, 0, 0),
  776. F(85710000, P_GPLL0, 7, 0, 0),
  777. F(100000000, P_GPLL0, 6, 0, 0),
  778. F(171430000, P_GPLL0, 3.5, 0, 0),
  779. { }
  780. };
  781. static struct clk_rcg2 ce1_clk_src = {
  782. .cmd_rcgr = 0x1050,
  783. .hid_width = 5,
  784. .parent_map = gcc_xo_gpll0_map,
  785. .freq_tbl = ftbl_gcc_ce1_clk,
  786. .clkr.hw.init = &(struct clk_init_data){
  787. .name = "ce1_clk_src",
  788. .parent_names = gcc_xo_gpll0,
  789. .num_parents = 2,
  790. .ops = &clk_rcg2_ops,
  791. },
  792. };
  793. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  794. F(50000000, P_GPLL0, 12, 0, 0),
  795. F(85710000, P_GPLL0, 7, 0, 0),
  796. F(100000000, P_GPLL0, 6, 0, 0),
  797. F(171430000, P_GPLL0, 3.5, 0, 0),
  798. { }
  799. };
  800. static struct clk_rcg2 ce2_clk_src = {
  801. .cmd_rcgr = 0x1090,
  802. .hid_width = 5,
  803. .parent_map = gcc_xo_gpll0_map,
  804. .freq_tbl = ftbl_gcc_ce2_clk,
  805. .clkr.hw.init = &(struct clk_init_data){
  806. .name = "ce2_clk_src",
  807. .parent_names = gcc_xo_gpll0,
  808. .num_parents = 2,
  809. .ops = &clk_rcg2_ops,
  810. },
  811. };
  812. static const struct freq_tbl ftbl_gcc_ce3_clk[] = {
  813. F(50000000, P_GPLL0, 12, 0, 0),
  814. F(85710000, P_GPLL0, 7, 0, 0),
  815. F(100000000, P_GPLL0, 6, 0, 0),
  816. F(171430000, P_GPLL0, 3.5, 0, 0),
  817. { }
  818. };
  819. static struct clk_rcg2 ce3_clk_src = {
  820. .cmd_rcgr = 0x1d10,
  821. .hid_width = 5,
  822. .parent_map = gcc_xo_gpll0_map,
  823. .freq_tbl = ftbl_gcc_ce3_clk,
  824. .clkr.hw.init = &(struct clk_init_data){
  825. .name = "ce3_clk_src",
  826. .parent_names = gcc_xo_gpll0,
  827. .num_parents = 2,
  828. .ops = &clk_rcg2_ops,
  829. },
  830. };
  831. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  832. F(19200000, P_XO, 1, 0, 0),
  833. F(100000000, P_GPLL0, 6, 0, 0),
  834. F(200000000, P_GPLL0, 3, 0, 0),
  835. { }
  836. };
  837. static struct clk_rcg2 gp1_clk_src = {
  838. .cmd_rcgr = 0x1904,
  839. .mnd_width = 8,
  840. .hid_width = 5,
  841. .parent_map = gcc_xo_gpll0_map,
  842. .freq_tbl = ftbl_gcc_gp_clk,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "gp1_clk_src",
  845. .parent_names = gcc_xo_gpll0,
  846. .num_parents = 2,
  847. .ops = &clk_rcg2_ops,
  848. },
  849. };
  850. static struct clk_rcg2 gp2_clk_src = {
  851. .cmd_rcgr = 0x1944,
  852. .mnd_width = 8,
  853. .hid_width = 5,
  854. .parent_map = gcc_xo_gpll0_map,
  855. .freq_tbl = ftbl_gcc_gp_clk,
  856. .clkr.hw.init = &(struct clk_init_data){
  857. .name = "gp2_clk_src",
  858. .parent_names = gcc_xo_gpll0,
  859. .num_parents = 2,
  860. .ops = &clk_rcg2_ops,
  861. },
  862. };
  863. static struct clk_rcg2 gp3_clk_src = {
  864. .cmd_rcgr = 0x1984,
  865. .mnd_width = 8,
  866. .hid_width = 5,
  867. .parent_map = gcc_xo_gpll0_map,
  868. .freq_tbl = ftbl_gcc_gp_clk,
  869. .clkr.hw.init = &(struct clk_init_data){
  870. .name = "gp3_clk_src",
  871. .parent_names = gcc_xo_gpll0,
  872. .num_parents = 2,
  873. .ops = &clk_rcg2_ops,
  874. },
  875. };
  876. static const struct freq_tbl ftbl_gcc_pcie_0_1_aux_clk[] = {
  877. F(1010000, P_XO, 1, 1, 19),
  878. { }
  879. };
  880. static struct clk_rcg2 pcie_0_aux_clk_src = {
  881. .cmd_rcgr = 0x1b2c,
  882. .mnd_width = 16,
  883. .hid_width = 5,
  884. .parent_map = gcc_xo_pcie_sleep_map,
  885. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  886. .clkr.hw.init = &(struct clk_init_data){
  887. .name = "pcie_0_aux_clk_src",
  888. .parent_names = gcc_xo_pcie_sleep,
  889. .num_parents = 2,
  890. .ops = &clk_rcg2_ops,
  891. },
  892. };
  893. static struct clk_rcg2 pcie_1_aux_clk_src = {
  894. .cmd_rcgr = 0x1bac,
  895. .mnd_width = 16,
  896. .hid_width = 5,
  897. .parent_map = gcc_xo_pcie_sleep_map,
  898. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  899. .clkr.hw.init = &(struct clk_init_data){
  900. .name = "pcie_1_aux_clk_src",
  901. .parent_names = gcc_xo_pcie_sleep,
  902. .num_parents = 2,
  903. .ops = &clk_rcg2_ops,
  904. },
  905. };
  906. static const struct freq_tbl ftbl_gcc_pcie_0_1_pipe_clk[] = {
  907. F(125000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  908. F(250000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  909. { }
  910. };
  911. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  912. .cmd_rcgr = 0x1b18,
  913. .hid_width = 5,
  914. .parent_map = gcc_xo_pcie_map,
  915. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  916. .clkr.hw.init = &(struct clk_init_data){
  917. .name = "pcie_0_pipe_clk_src",
  918. .parent_names = gcc_xo_pcie,
  919. .num_parents = 2,
  920. .ops = &clk_rcg2_ops,
  921. },
  922. };
  923. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  924. .cmd_rcgr = 0x1b98,
  925. .hid_width = 5,
  926. .parent_map = gcc_xo_pcie_map,
  927. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  928. .clkr.hw.init = &(struct clk_init_data){
  929. .name = "pcie_1_pipe_clk_src",
  930. .parent_names = gcc_xo_pcie,
  931. .num_parents = 2,
  932. .ops = &clk_rcg2_ops,
  933. },
  934. };
  935. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  936. F(60000000, P_GPLL0, 10, 0, 0),
  937. { }
  938. };
  939. static struct clk_rcg2 pdm2_clk_src = {
  940. .cmd_rcgr = 0x0cd0,
  941. .hid_width = 5,
  942. .parent_map = gcc_xo_gpll0_map,
  943. .freq_tbl = ftbl_gcc_pdm2_clk,
  944. .clkr.hw.init = &(struct clk_init_data){
  945. .name = "pdm2_clk_src",
  946. .parent_names = gcc_xo_gpll0,
  947. .num_parents = 2,
  948. .ops = &clk_rcg2_ops,
  949. },
  950. };
  951. static const struct freq_tbl ftbl_gcc_sata_asic0_clk[] = {
  952. F(75000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  953. F(150000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  954. F(300000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  955. { }
  956. };
  957. static struct clk_rcg2 sata_asic0_clk_src = {
  958. .cmd_rcgr = 0x1c94,
  959. .hid_width = 5,
  960. .parent_map = gcc_xo_sata_asic0_map,
  961. .freq_tbl = ftbl_gcc_sata_asic0_clk,
  962. .clkr.hw.init = &(struct clk_init_data){
  963. .name = "sata_asic0_clk_src",
  964. .parent_names = gcc_xo_sata_asic0,
  965. .num_parents = 2,
  966. .ops = &clk_rcg2_ops,
  967. },
  968. };
  969. static const struct freq_tbl ftbl_gcc_sata_pmalive_clk[] = {
  970. F(19200000, P_XO, 1, 0, 0),
  971. F(50000000, P_GPLL0, 12, 0, 0),
  972. F(100000000, P_GPLL0, 6, 0, 0),
  973. { }
  974. };
  975. static struct clk_rcg2 sata_pmalive_clk_src = {
  976. .cmd_rcgr = 0x1c80,
  977. .hid_width = 5,
  978. .parent_map = gcc_xo_gpll0_map,
  979. .freq_tbl = ftbl_gcc_sata_pmalive_clk,
  980. .clkr.hw.init = &(struct clk_init_data){
  981. .name = "sata_pmalive_clk_src",
  982. .parent_names = gcc_xo_gpll0,
  983. .num_parents = 2,
  984. .ops = &clk_rcg2_ops,
  985. },
  986. };
  987. static const struct freq_tbl ftbl_gcc_sata_rx_clk[] = {
  988. F(75000000, P_SATA_RX_CLK, 1, 0, 0),
  989. F(150000000, P_SATA_RX_CLK, 1, 0, 0),
  990. F(300000000, P_SATA_RX_CLK, 1, 0, 0),
  991. { }
  992. };
  993. static struct clk_rcg2 sata_rx_clk_src = {
  994. .cmd_rcgr = 0x1ca8,
  995. .hid_width = 5,
  996. .parent_map = gcc_xo_sata_rx_map,
  997. .freq_tbl = ftbl_gcc_sata_rx_clk,
  998. .clkr.hw.init = &(struct clk_init_data){
  999. .name = "sata_rx_clk_src",
  1000. .parent_names = gcc_xo_sata_rx,
  1001. .num_parents = 2,
  1002. .ops = &clk_rcg2_ops,
  1003. },
  1004. };
  1005. static const struct freq_tbl ftbl_gcc_sata_rx_oob_clk[] = {
  1006. F(100000000, P_GPLL0, 6, 0, 0),
  1007. { }
  1008. };
  1009. static struct clk_rcg2 sata_rx_oob_clk_src = {
  1010. .cmd_rcgr = 0x1c5c,
  1011. .hid_width = 5,
  1012. .parent_map = gcc_xo_gpll0_map,
  1013. .freq_tbl = ftbl_gcc_sata_rx_oob_clk,
  1014. .clkr.hw.init = &(struct clk_init_data){
  1015. .name = "sata_rx_oob_clk_src",
  1016. .parent_names = gcc_xo_gpll0,
  1017. .num_parents = 2,
  1018. .ops = &clk_rcg2_ops,
  1019. },
  1020. };
  1021. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  1022. F(144000, P_XO, 16, 3, 25),
  1023. F(400000, P_XO, 12, 1, 4),
  1024. F(20000000, P_GPLL0, 15, 1, 2),
  1025. F(25000000, P_GPLL0, 12, 1, 2),
  1026. F(50000000, P_GPLL0, 12, 0, 0),
  1027. F(100000000, P_GPLL0, 6, 0, 0),
  1028. F(192000000, P_GPLL4, 4, 0, 0),
  1029. F(200000000, P_GPLL0, 3, 0, 0),
  1030. F(384000000, P_GPLL4, 2, 0, 0),
  1031. { }
  1032. };
  1033. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1034. .cmd_rcgr = 0x04d0,
  1035. .mnd_width = 8,
  1036. .hid_width = 5,
  1037. .parent_map = gcc_xo_gpll0_gpll4_map,
  1038. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1039. .clkr.hw.init = &(struct clk_init_data){
  1040. .name = "sdcc1_apps_clk_src",
  1041. .parent_names = gcc_xo_gpll0_gpll4,
  1042. .num_parents = 3,
  1043. .ops = &clk_rcg2_floor_ops,
  1044. },
  1045. };
  1046. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1047. .cmd_rcgr = 0x0510,
  1048. .mnd_width = 8,
  1049. .hid_width = 5,
  1050. .parent_map = gcc_xo_gpll0_map,
  1051. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1052. .clkr.hw.init = &(struct clk_init_data){
  1053. .name = "sdcc2_apps_clk_src",
  1054. .parent_names = gcc_xo_gpll0,
  1055. .num_parents = 2,
  1056. .ops = &clk_rcg2_floor_ops,
  1057. },
  1058. };
  1059. static struct clk_rcg2 sdcc3_apps_clk_src = {
  1060. .cmd_rcgr = 0x0550,
  1061. .mnd_width = 8,
  1062. .hid_width = 5,
  1063. .parent_map = gcc_xo_gpll0_map,
  1064. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1065. .clkr.hw.init = &(struct clk_init_data){
  1066. .name = "sdcc3_apps_clk_src",
  1067. .parent_names = gcc_xo_gpll0,
  1068. .num_parents = 2,
  1069. .ops = &clk_rcg2_floor_ops,
  1070. },
  1071. };
  1072. static struct clk_rcg2 sdcc4_apps_clk_src = {
  1073. .cmd_rcgr = 0x0590,
  1074. .mnd_width = 8,
  1075. .hid_width = 5,
  1076. .parent_map = gcc_xo_gpll0_map,
  1077. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1078. .clkr.hw.init = &(struct clk_init_data){
  1079. .name = "sdcc4_apps_clk_src",
  1080. .parent_names = gcc_xo_gpll0,
  1081. .num_parents = 2,
  1082. .ops = &clk_rcg2_floor_ops,
  1083. },
  1084. };
  1085. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  1086. F(105000, P_XO, 2, 1, 91),
  1087. { }
  1088. };
  1089. static struct clk_rcg2 tsif_ref_clk_src = {
  1090. .cmd_rcgr = 0x0d90,
  1091. .mnd_width = 8,
  1092. .hid_width = 5,
  1093. .parent_map = gcc_xo_gpll0_map,
  1094. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  1095. .clkr.hw.init = &(struct clk_init_data){
  1096. .name = "tsif_ref_clk_src",
  1097. .parent_names = gcc_xo_gpll0,
  1098. .num_parents = 2,
  1099. .ops = &clk_rcg2_ops,
  1100. },
  1101. };
  1102. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  1103. F(60000000, P_GPLL0, 10, 0, 0),
  1104. { }
  1105. };
  1106. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1107. .cmd_rcgr = 0x03e8,
  1108. .hid_width = 5,
  1109. .parent_map = gcc_xo_gpll0_map,
  1110. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  1111. .clkr.hw.init = &(struct clk_init_data){
  1112. .name = "usb30_mock_utmi_clk_src",
  1113. .parent_names = gcc_xo_gpll0,
  1114. .num_parents = 2,
  1115. .ops = &clk_rcg2_ops,
  1116. },
  1117. };
  1118. static const struct freq_tbl ftbl_gcc_usb30_sec_mock_utmi_clk[] = {
  1119. F(125000000, P_GPLL0, 1, 5, 24),
  1120. { }
  1121. };
  1122. static struct clk_rcg2 usb30_sec_mock_utmi_clk_src = {
  1123. .cmd_rcgr = 0x1be8,
  1124. .hid_width = 5,
  1125. .parent_map = gcc_xo_gpll0_map,
  1126. .freq_tbl = ftbl_gcc_usb30_sec_mock_utmi_clk,
  1127. .clkr.hw.init = &(struct clk_init_data){
  1128. .name = "usb30_sec_mock_utmi_clk_src",
  1129. .parent_names = gcc_xo_gpll0,
  1130. .num_parents = 2,
  1131. .ops = &clk_rcg2_ops,
  1132. },
  1133. };
  1134. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1135. F(75000000, P_GPLL0, 8, 0, 0),
  1136. { }
  1137. };
  1138. static struct clk_rcg2 usb_hs_system_clk_src = {
  1139. .cmd_rcgr = 0x0490,
  1140. .hid_width = 5,
  1141. .parent_map = gcc_xo_gpll0_map,
  1142. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1143. .clkr.hw.init = &(struct clk_init_data){
  1144. .name = "usb_hs_system_clk_src",
  1145. .parent_names = gcc_xo_gpll0,
  1146. .num_parents = 2,
  1147. .ops = &clk_rcg2_ops,
  1148. },
  1149. };
  1150. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  1151. F(480000000, P_GPLL1, 1, 0, 0),
  1152. { }
  1153. };
  1154. static const struct parent_map usb_hsic_clk_src_map[] = {
  1155. { P_XO, 0 },
  1156. { P_GPLL1, 4 }
  1157. };
  1158. static struct clk_rcg2 usb_hsic_clk_src = {
  1159. .cmd_rcgr = 0x0440,
  1160. .hid_width = 5,
  1161. .parent_map = usb_hsic_clk_src_map,
  1162. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  1163. .clkr.hw.init = &(struct clk_init_data){
  1164. .name = "usb_hsic_clk_src",
  1165. .parent_names = (const char *[]){
  1166. "xo",
  1167. "gpll1_vote",
  1168. },
  1169. .num_parents = 2,
  1170. .ops = &clk_rcg2_ops,
  1171. },
  1172. };
  1173. static const struct freq_tbl ftbl_gcc_usb_hsic_ahb_clk_src[] = {
  1174. F(60000000, P_GPLL1, 8, 0, 0),
  1175. { }
  1176. };
  1177. static struct clk_rcg2 usb_hsic_ahb_clk_src = {
  1178. .cmd_rcgr = 0x046c,
  1179. .mnd_width = 8,
  1180. .hid_width = 5,
  1181. .parent_map = usb_hsic_clk_src_map,
  1182. .freq_tbl = ftbl_gcc_usb_hsic_ahb_clk_src,
  1183. .clkr.hw.init = &(struct clk_init_data){
  1184. .name = "usb_hsic_ahb_clk_src",
  1185. .parent_names = (const char *[]){
  1186. "xo",
  1187. "gpll1_vote",
  1188. },
  1189. .num_parents = 2,
  1190. .ops = &clk_rcg2_ops,
  1191. },
  1192. };
  1193. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  1194. F(9600000, P_XO, 2, 0, 0),
  1195. { }
  1196. };
  1197. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  1198. .cmd_rcgr = 0x0458,
  1199. .hid_width = 5,
  1200. .parent_map = gcc_xo_gpll0_map,
  1201. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  1202. .clkr.hw.init = &(struct clk_init_data){
  1203. .name = "usb_hsic_io_cal_clk_src",
  1204. .parent_names = gcc_xo_gpll0,
  1205. .num_parents = 1,
  1206. .ops = &clk_rcg2_ops,
  1207. },
  1208. };
  1209. static struct clk_branch gcc_usb_hsic_mock_utmi_clk = {
  1210. .halt_reg = 0x1f14,
  1211. .clkr = {
  1212. .enable_reg = 0x1f14,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_usb_hsic_mock_utmi_clk",
  1216. .parent_names = (const char *[]){
  1217. "usb_hsic_mock_utmi_clk_src",
  1218. },
  1219. .num_parents = 1,
  1220. .flags = CLK_SET_RATE_PARENT,
  1221. .ops = &clk_branch2_ops,
  1222. },
  1223. },
  1224. };
  1225. static const struct freq_tbl ftbl_gcc_usb_hsic_mock_utmi_clk[] = {
  1226. F(60000000, P_GPLL0, 10, 0, 0),
  1227. { }
  1228. };
  1229. static struct clk_rcg2 usb_hsic_mock_utmi_clk_src = {
  1230. .cmd_rcgr = 0x1f00,
  1231. .hid_width = 5,
  1232. .parent_map = gcc_xo_gpll0_map,
  1233. .freq_tbl = ftbl_gcc_usb_hsic_mock_utmi_clk,
  1234. .clkr.hw.init = &(struct clk_init_data){
  1235. .name = "usb_hsic_mock_utmi_clk_src",
  1236. .parent_names = gcc_xo_gpll0,
  1237. .num_parents = 1,
  1238. .ops = &clk_rcg2_ops,
  1239. },
  1240. };
  1241. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  1242. F(75000000, P_GPLL0, 8, 0, 0),
  1243. { }
  1244. };
  1245. static struct clk_rcg2 usb_hsic_system_clk_src = {
  1246. .cmd_rcgr = 0x041c,
  1247. .hid_width = 5,
  1248. .parent_map = gcc_xo_gpll0_map,
  1249. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  1250. .clkr.hw.init = &(struct clk_init_data){
  1251. .name = "usb_hsic_system_clk_src",
  1252. .parent_names = gcc_xo_gpll0,
  1253. .num_parents = 2,
  1254. .ops = &clk_rcg2_ops,
  1255. },
  1256. };
  1257. static struct clk_branch gcc_bam_dma_ahb_clk = {
  1258. .halt_reg = 0x0d44,
  1259. .halt_check = BRANCH_HALT_VOTED,
  1260. .clkr = {
  1261. .enable_reg = 0x1484,
  1262. .enable_mask = BIT(12),
  1263. .hw.init = &(struct clk_init_data){
  1264. .name = "gcc_bam_dma_ahb_clk",
  1265. .parent_names = (const char *[]){
  1266. "periph_noc_clk_src",
  1267. },
  1268. .num_parents = 1,
  1269. .ops = &clk_branch2_ops,
  1270. },
  1271. },
  1272. };
  1273. static struct clk_branch gcc_blsp1_ahb_clk = {
  1274. .halt_reg = 0x05c4,
  1275. .halt_check = BRANCH_HALT_VOTED,
  1276. .clkr = {
  1277. .enable_reg = 0x1484,
  1278. .enable_mask = BIT(17),
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "gcc_blsp1_ahb_clk",
  1281. .parent_names = (const char *[]){
  1282. "periph_noc_clk_src",
  1283. },
  1284. .num_parents = 1,
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1290. .halt_reg = 0x0648,
  1291. .clkr = {
  1292. .enable_reg = 0x0648,
  1293. .enable_mask = BIT(0),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1296. .parent_names = (const char *[]){
  1297. "blsp1_qup1_i2c_apps_clk_src",
  1298. },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1306. .halt_reg = 0x0644,
  1307. .clkr = {
  1308. .enable_reg = 0x0644,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1312. .parent_names = (const char *[]){
  1313. "blsp1_qup1_spi_apps_clk_src",
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1322. .halt_reg = 0x06c8,
  1323. .clkr = {
  1324. .enable_reg = 0x06c8,
  1325. .enable_mask = BIT(0),
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1328. .parent_names = (const char *[]){
  1329. "blsp1_qup2_i2c_apps_clk_src",
  1330. },
  1331. .num_parents = 1,
  1332. .flags = CLK_SET_RATE_PARENT,
  1333. .ops = &clk_branch2_ops,
  1334. },
  1335. },
  1336. };
  1337. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1338. .halt_reg = 0x06c4,
  1339. .clkr = {
  1340. .enable_reg = 0x06c4,
  1341. .enable_mask = BIT(0),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1344. .parent_names = (const char *[]){
  1345. "blsp1_qup2_spi_apps_clk_src",
  1346. },
  1347. .num_parents = 1,
  1348. .flags = CLK_SET_RATE_PARENT,
  1349. .ops = &clk_branch2_ops,
  1350. },
  1351. },
  1352. };
  1353. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1354. .halt_reg = 0x0748,
  1355. .clkr = {
  1356. .enable_reg = 0x0748,
  1357. .enable_mask = BIT(0),
  1358. .hw.init = &(struct clk_init_data){
  1359. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1360. .parent_names = (const char *[]){
  1361. "blsp1_qup3_i2c_apps_clk_src",
  1362. },
  1363. .num_parents = 1,
  1364. .flags = CLK_SET_RATE_PARENT,
  1365. .ops = &clk_branch2_ops,
  1366. },
  1367. },
  1368. };
  1369. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1370. .halt_reg = 0x0744,
  1371. .clkr = {
  1372. .enable_reg = 0x0744,
  1373. .enable_mask = BIT(0),
  1374. .hw.init = &(struct clk_init_data){
  1375. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1376. .parent_names = (const char *[]){
  1377. "blsp1_qup3_spi_apps_clk_src",
  1378. },
  1379. .num_parents = 1,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. .ops = &clk_branch2_ops,
  1382. },
  1383. },
  1384. };
  1385. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1386. .halt_reg = 0x07c8,
  1387. .clkr = {
  1388. .enable_reg = 0x07c8,
  1389. .enable_mask = BIT(0),
  1390. .hw.init = &(struct clk_init_data){
  1391. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1392. .parent_names = (const char *[]){
  1393. "blsp1_qup4_i2c_apps_clk_src",
  1394. },
  1395. .num_parents = 1,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. .ops = &clk_branch2_ops,
  1398. },
  1399. },
  1400. };
  1401. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1402. .halt_reg = 0x07c4,
  1403. .clkr = {
  1404. .enable_reg = 0x07c4,
  1405. .enable_mask = BIT(0),
  1406. .hw.init = &(struct clk_init_data){
  1407. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1408. .parent_names = (const char *[]){
  1409. "blsp1_qup4_spi_apps_clk_src",
  1410. },
  1411. .num_parents = 1,
  1412. .flags = CLK_SET_RATE_PARENT,
  1413. .ops = &clk_branch2_ops,
  1414. },
  1415. },
  1416. };
  1417. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1418. .halt_reg = 0x0848,
  1419. .clkr = {
  1420. .enable_reg = 0x0848,
  1421. .enable_mask = BIT(0),
  1422. .hw.init = &(struct clk_init_data){
  1423. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1424. .parent_names = (const char *[]){
  1425. "blsp1_qup5_i2c_apps_clk_src",
  1426. },
  1427. .num_parents = 1,
  1428. .flags = CLK_SET_RATE_PARENT,
  1429. .ops = &clk_branch2_ops,
  1430. },
  1431. },
  1432. };
  1433. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1434. .halt_reg = 0x0844,
  1435. .clkr = {
  1436. .enable_reg = 0x0844,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1440. .parent_names = (const char *[]){
  1441. "blsp1_qup5_spi_apps_clk_src",
  1442. },
  1443. .num_parents = 1,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1450. .halt_reg = 0x08c8,
  1451. .clkr = {
  1452. .enable_reg = 0x08c8,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data){
  1455. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1456. .parent_names = (const char *[]){
  1457. "blsp1_qup6_i2c_apps_clk_src",
  1458. },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. .ops = &clk_branch2_ops,
  1462. },
  1463. },
  1464. };
  1465. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1466. .halt_reg = 0x08c4,
  1467. .clkr = {
  1468. .enable_reg = 0x08c4,
  1469. .enable_mask = BIT(0),
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1472. .parent_names = (const char *[]){
  1473. "blsp1_qup6_spi_apps_clk_src",
  1474. },
  1475. .num_parents = 1,
  1476. .flags = CLK_SET_RATE_PARENT,
  1477. .ops = &clk_branch2_ops,
  1478. },
  1479. },
  1480. };
  1481. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1482. .halt_reg = 0x0684,
  1483. .clkr = {
  1484. .enable_reg = 0x0684,
  1485. .enable_mask = BIT(0),
  1486. .hw.init = &(struct clk_init_data){
  1487. .name = "gcc_blsp1_uart1_apps_clk",
  1488. .parent_names = (const char *[]){
  1489. "blsp1_uart1_apps_clk_src",
  1490. },
  1491. .num_parents = 1,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. .ops = &clk_branch2_ops,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1498. .halt_reg = 0x0704,
  1499. .clkr = {
  1500. .enable_reg = 0x0704,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(struct clk_init_data){
  1503. .name = "gcc_blsp1_uart2_apps_clk",
  1504. .parent_names = (const char *[]){
  1505. "blsp1_uart2_apps_clk_src",
  1506. },
  1507. .num_parents = 1,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. .ops = &clk_branch2_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1514. .halt_reg = 0x0784,
  1515. .clkr = {
  1516. .enable_reg = 0x0784,
  1517. .enable_mask = BIT(0),
  1518. .hw.init = &(struct clk_init_data){
  1519. .name = "gcc_blsp1_uart3_apps_clk",
  1520. .parent_names = (const char *[]){
  1521. "blsp1_uart3_apps_clk_src",
  1522. },
  1523. .num_parents = 1,
  1524. .flags = CLK_SET_RATE_PARENT,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1530. .halt_reg = 0x0804,
  1531. .clkr = {
  1532. .enable_reg = 0x0804,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "gcc_blsp1_uart4_apps_clk",
  1536. .parent_names = (const char *[]){
  1537. "blsp1_uart4_apps_clk_src",
  1538. },
  1539. .num_parents = 1,
  1540. .flags = CLK_SET_RATE_PARENT,
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1546. .halt_reg = 0x0884,
  1547. .clkr = {
  1548. .enable_reg = 0x0884,
  1549. .enable_mask = BIT(0),
  1550. .hw.init = &(struct clk_init_data){
  1551. .name = "gcc_blsp1_uart5_apps_clk",
  1552. .parent_names = (const char *[]){
  1553. "blsp1_uart5_apps_clk_src",
  1554. },
  1555. .num_parents = 1,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1562. .halt_reg = 0x0904,
  1563. .clkr = {
  1564. .enable_reg = 0x0904,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "gcc_blsp1_uart6_apps_clk",
  1568. .parent_names = (const char *[]){
  1569. "blsp1_uart6_apps_clk_src",
  1570. },
  1571. .num_parents = 1,
  1572. .flags = CLK_SET_RATE_PARENT,
  1573. .ops = &clk_branch2_ops,
  1574. },
  1575. },
  1576. };
  1577. static struct clk_branch gcc_blsp2_ahb_clk = {
  1578. .halt_reg = 0x0944,
  1579. .halt_check = BRANCH_HALT_VOTED,
  1580. .clkr = {
  1581. .enable_reg = 0x1484,
  1582. .enable_mask = BIT(15),
  1583. .hw.init = &(struct clk_init_data){
  1584. .name = "gcc_blsp2_ahb_clk",
  1585. .parent_names = (const char *[]){
  1586. "periph_noc_clk_src",
  1587. },
  1588. .num_parents = 1,
  1589. .ops = &clk_branch2_ops,
  1590. },
  1591. },
  1592. };
  1593. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1594. .halt_reg = 0x0988,
  1595. .clkr = {
  1596. .enable_reg = 0x0988,
  1597. .enable_mask = BIT(0),
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1600. .parent_names = (const char *[]){
  1601. "blsp2_qup1_i2c_apps_clk_src",
  1602. },
  1603. .num_parents = 1,
  1604. .flags = CLK_SET_RATE_PARENT,
  1605. .ops = &clk_branch2_ops,
  1606. },
  1607. },
  1608. };
  1609. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1610. .halt_reg = 0x0984,
  1611. .clkr = {
  1612. .enable_reg = 0x0984,
  1613. .enable_mask = BIT(0),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1616. .parent_names = (const char *[]){
  1617. "blsp2_qup1_spi_apps_clk_src",
  1618. },
  1619. .num_parents = 1,
  1620. .flags = CLK_SET_RATE_PARENT,
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1626. .halt_reg = 0x0a08,
  1627. .clkr = {
  1628. .enable_reg = 0x0a08,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1632. .parent_names = (const char *[]){
  1633. "blsp2_qup2_i2c_apps_clk_src",
  1634. },
  1635. .num_parents = 1,
  1636. .flags = CLK_SET_RATE_PARENT,
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1642. .halt_reg = 0x0a04,
  1643. .clkr = {
  1644. .enable_reg = 0x0a04,
  1645. .enable_mask = BIT(0),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1648. .parent_names = (const char *[]){
  1649. "blsp2_qup2_spi_apps_clk_src",
  1650. },
  1651. .num_parents = 1,
  1652. .flags = CLK_SET_RATE_PARENT,
  1653. .ops = &clk_branch2_ops,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1658. .halt_reg = 0x0a88,
  1659. .clkr = {
  1660. .enable_reg = 0x0a88,
  1661. .enable_mask = BIT(0),
  1662. .hw.init = &(struct clk_init_data){
  1663. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1664. .parent_names = (const char *[]){
  1665. "blsp2_qup3_i2c_apps_clk_src",
  1666. },
  1667. .num_parents = 1,
  1668. .flags = CLK_SET_RATE_PARENT,
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1674. .halt_reg = 0x0a84,
  1675. .clkr = {
  1676. .enable_reg = 0x0a84,
  1677. .enable_mask = BIT(0),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1680. .parent_names = (const char *[]){
  1681. "blsp2_qup3_spi_apps_clk_src",
  1682. },
  1683. .num_parents = 1,
  1684. .flags = CLK_SET_RATE_PARENT,
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1690. .halt_reg = 0x0b08,
  1691. .clkr = {
  1692. .enable_reg = 0x0b08,
  1693. .enable_mask = BIT(0),
  1694. .hw.init = &(struct clk_init_data){
  1695. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1696. .parent_names = (const char *[]){
  1697. "blsp2_qup4_i2c_apps_clk_src",
  1698. },
  1699. .num_parents = 1,
  1700. .flags = CLK_SET_RATE_PARENT,
  1701. .ops = &clk_branch2_ops,
  1702. },
  1703. },
  1704. };
  1705. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1706. .halt_reg = 0x0b04,
  1707. .clkr = {
  1708. .enable_reg = 0x0b04,
  1709. .enable_mask = BIT(0),
  1710. .hw.init = &(struct clk_init_data){
  1711. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1712. .parent_names = (const char *[]){
  1713. "blsp2_qup4_spi_apps_clk_src",
  1714. },
  1715. .num_parents = 1,
  1716. .flags = CLK_SET_RATE_PARENT,
  1717. .ops = &clk_branch2_ops,
  1718. },
  1719. },
  1720. };
  1721. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1722. .halt_reg = 0x0b88,
  1723. .clkr = {
  1724. .enable_reg = 0x0b88,
  1725. .enable_mask = BIT(0),
  1726. .hw.init = &(struct clk_init_data){
  1727. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1728. .parent_names = (const char *[]){
  1729. "blsp2_qup5_i2c_apps_clk_src",
  1730. },
  1731. .num_parents = 1,
  1732. .flags = CLK_SET_RATE_PARENT,
  1733. .ops = &clk_branch2_ops,
  1734. },
  1735. },
  1736. };
  1737. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1738. .halt_reg = 0x0b84,
  1739. .clkr = {
  1740. .enable_reg = 0x0b84,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1744. .parent_names = (const char *[]){
  1745. "blsp2_qup5_spi_apps_clk_src",
  1746. },
  1747. .num_parents = 1,
  1748. .flags = CLK_SET_RATE_PARENT,
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1754. .halt_reg = 0x0c08,
  1755. .clkr = {
  1756. .enable_reg = 0x0c08,
  1757. .enable_mask = BIT(0),
  1758. .hw.init = &(struct clk_init_data){
  1759. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1760. .parent_names = (const char *[]){
  1761. "blsp2_qup6_i2c_apps_clk_src",
  1762. },
  1763. .num_parents = 1,
  1764. .flags = CLK_SET_RATE_PARENT,
  1765. .ops = &clk_branch2_ops,
  1766. },
  1767. },
  1768. };
  1769. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1770. .halt_reg = 0x0c04,
  1771. .clkr = {
  1772. .enable_reg = 0x0c04,
  1773. .enable_mask = BIT(0),
  1774. .hw.init = &(struct clk_init_data){
  1775. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1776. .parent_names = (const char *[]){
  1777. "blsp2_qup6_spi_apps_clk_src",
  1778. },
  1779. .num_parents = 1,
  1780. .flags = CLK_SET_RATE_PARENT,
  1781. .ops = &clk_branch2_ops,
  1782. },
  1783. },
  1784. };
  1785. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1786. .halt_reg = 0x09c4,
  1787. .clkr = {
  1788. .enable_reg = 0x09c4,
  1789. .enable_mask = BIT(0),
  1790. .hw.init = &(struct clk_init_data){
  1791. .name = "gcc_blsp2_uart1_apps_clk",
  1792. .parent_names = (const char *[]){
  1793. "blsp2_uart1_apps_clk_src",
  1794. },
  1795. .num_parents = 1,
  1796. .flags = CLK_SET_RATE_PARENT,
  1797. .ops = &clk_branch2_ops,
  1798. },
  1799. },
  1800. };
  1801. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1802. .halt_reg = 0x0a44,
  1803. .clkr = {
  1804. .enable_reg = 0x0a44,
  1805. .enable_mask = BIT(0),
  1806. .hw.init = &(struct clk_init_data){
  1807. .name = "gcc_blsp2_uart2_apps_clk",
  1808. .parent_names = (const char *[]){
  1809. "blsp2_uart2_apps_clk_src",
  1810. },
  1811. .num_parents = 1,
  1812. .flags = CLK_SET_RATE_PARENT,
  1813. .ops = &clk_branch2_ops,
  1814. },
  1815. },
  1816. };
  1817. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1818. .halt_reg = 0x0ac4,
  1819. .clkr = {
  1820. .enable_reg = 0x0ac4,
  1821. .enable_mask = BIT(0),
  1822. .hw.init = &(struct clk_init_data){
  1823. .name = "gcc_blsp2_uart3_apps_clk",
  1824. .parent_names = (const char *[]){
  1825. "blsp2_uart3_apps_clk_src",
  1826. },
  1827. .num_parents = 1,
  1828. .flags = CLK_SET_RATE_PARENT,
  1829. .ops = &clk_branch2_ops,
  1830. },
  1831. },
  1832. };
  1833. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1834. .halt_reg = 0x0b44,
  1835. .clkr = {
  1836. .enable_reg = 0x0b44,
  1837. .enable_mask = BIT(0),
  1838. .hw.init = &(struct clk_init_data){
  1839. .name = "gcc_blsp2_uart4_apps_clk",
  1840. .parent_names = (const char *[]){
  1841. "blsp2_uart4_apps_clk_src",
  1842. },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1850. .halt_reg = 0x0bc4,
  1851. .clkr = {
  1852. .enable_reg = 0x0bc4,
  1853. .enable_mask = BIT(0),
  1854. .hw.init = &(struct clk_init_data){
  1855. .name = "gcc_blsp2_uart5_apps_clk",
  1856. .parent_names = (const char *[]){
  1857. "blsp2_uart5_apps_clk_src",
  1858. },
  1859. .num_parents = 1,
  1860. .flags = CLK_SET_RATE_PARENT,
  1861. .ops = &clk_branch2_ops,
  1862. },
  1863. },
  1864. };
  1865. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1866. .halt_reg = 0x0c44,
  1867. .clkr = {
  1868. .enable_reg = 0x0c44,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(struct clk_init_data){
  1871. .name = "gcc_blsp2_uart6_apps_clk",
  1872. .parent_names = (const char *[]){
  1873. "blsp2_uart6_apps_clk_src",
  1874. },
  1875. .num_parents = 1,
  1876. .flags = CLK_SET_RATE_PARENT,
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1882. .halt_reg = 0x0e04,
  1883. .halt_check = BRANCH_HALT_VOTED,
  1884. .clkr = {
  1885. .enable_reg = 0x1484,
  1886. .enable_mask = BIT(10),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "gcc_boot_rom_ahb_clk",
  1889. .parent_names = (const char *[]){
  1890. "config_noc_clk_src",
  1891. },
  1892. .num_parents = 1,
  1893. .ops = &clk_branch2_ops,
  1894. },
  1895. },
  1896. };
  1897. static struct clk_branch gcc_ce1_ahb_clk = {
  1898. .halt_reg = 0x104c,
  1899. .halt_check = BRANCH_HALT_VOTED,
  1900. .clkr = {
  1901. .enable_reg = 0x1484,
  1902. .enable_mask = BIT(3),
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "gcc_ce1_ahb_clk",
  1905. .parent_names = (const char *[]){
  1906. "config_noc_clk_src",
  1907. },
  1908. .num_parents = 1,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch gcc_ce1_axi_clk = {
  1914. .halt_reg = 0x1048,
  1915. .halt_check = BRANCH_HALT_VOTED,
  1916. .clkr = {
  1917. .enable_reg = 0x1484,
  1918. .enable_mask = BIT(4),
  1919. .hw.init = &(struct clk_init_data){
  1920. .name = "gcc_ce1_axi_clk",
  1921. .parent_names = (const char *[]){
  1922. "system_noc_clk_src",
  1923. },
  1924. .num_parents = 1,
  1925. .ops = &clk_branch2_ops,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch gcc_ce1_clk = {
  1930. .halt_reg = 0x1050,
  1931. .halt_check = BRANCH_HALT_VOTED,
  1932. .clkr = {
  1933. .enable_reg = 0x1484,
  1934. .enable_mask = BIT(5),
  1935. .hw.init = &(struct clk_init_data){
  1936. .name = "gcc_ce1_clk",
  1937. .parent_names = (const char *[]){
  1938. "ce1_clk_src",
  1939. },
  1940. .num_parents = 1,
  1941. .flags = CLK_SET_RATE_PARENT,
  1942. .ops = &clk_branch2_ops,
  1943. },
  1944. },
  1945. };
  1946. static struct clk_branch gcc_ce2_ahb_clk = {
  1947. .halt_reg = 0x108c,
  1948. .halt_check = BRANCH_HALT_VOTED,
  1949. .clkr = {
  1950. .enable_reg = 0x1484,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data){
  1953. .name = "gcc_ce2_ahb_clk",
  1954. .parent_names = (const char *[]){
  1955. "config_noc_clk_src",
  1956. },
  1957. .num_parents = 1,
  1958. .ops = &clk_branch2_ops,
  1959. },
  1960. },
  1961. };
  1962. static struct clk_branch gcc_ce2_axi_clk = {
  1963. .halt_reg = 0x1088,
  1964. .halt_check = BRANCH_HALT_VOTED,
  1965. .clkr = {
  1966. .enable_reg = 0x1484,
  1967. .enable_mask = BIT(1),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "gcc_ce2_axi_clk",
  1970. .parent_names = (const char *[]){
  1971. "system_noc_clk_src",
  1972. },
  1973. .num_parents = 1,
  1974. .ops = &clk_branch2_ops,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_branch gcc_ce2_clk = {
  1979. .halt_reg = 0x1090,
  1980. .halt_check = BRANCH_HALT_VOTED,
  1981. .clkr = {
  1982. .enable_reg = 0x1484,
  1983. .enable_mask = BIT(2),
  1984. .hw.init = &(struct clk_init_data){
  1985. .name = "gcc_ce2_clk",
  1986. .parent_names = (const char *[]){
  1987. "ce2_clk_src",
  1988. },
  1989. .num_parents = 1,
  1990. .flags = CLK_SET_RATE_PARENT,
  1991. .ops = &clk_branch2_ops,
  1992. },
  1993. },
  1994. };
  1995. static struct clk_branch gcc_ce3_ahb_clk = {
  1996. .halt_reg = 0x1d0c,
  1997. .halt_check = BRANCH_HALT_VOTED,
  1998. .clkr = {
  1999. .enable_reg = 0x1d0c,
  2000. .enable_mask = BIT(0),
  2001. .hw.init = &(struct clk_init_data){
  2002. .name = "gcc_ce3_ahb_clk",
  2003. .parent_names = (const char *[]){
  2004. "config_noc_clk_src",
  2005. },
  2006. .num_parents = 1,
  2007. .ops = &clk_branch2_ops,
  2008. },
  2009. },
  2010. };
  2011. static struct clk_branch gcc_ce3_axi_clk = {
  2012. .halt_reg = 0x1088,
  2013. .halt_check = BRANCH_HALT_VOTED,
  2014. .clkr = {
  2015. .enable_reg = 0x1d08,
  2016. .enable_mask = BIT(0),
  2017. .hw.init = &(struct clk_init_data){
  2018. .name = "gcc_ce3_axi_clk",
  2019. .parent_names = (const char *[]){
  2020. "system_noc_clk_src",
  2021. },
  2022. .num_parents = 1,
  2023. .ops = &clk_branch2_ops,
  2024. },
  2025. },
  2026. };
  2027. static struct clk_branch gcc_ce3_clk = {
  2028. .halt_reg = 0x1090,
  2029. .halt_check = BRANCH_HALT_VOTED,
  2030. .clkr = {
  2031. .enable_reg = 0x1d04,
  2032. .enable_mask = BIT(0),
  2033. .hw.init = &(struct clk_init_data){
  2034. .name = "gcc_ce3_clk",
  2035. .parent_names = (const char *[]){
  2036. "ce3_clk_src",
  2037. },
  2038. .num_parents = 1,
  2039. .flags = CLK_SET_RATE_PARENT,
  2040. .ops = &clk_branch2_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch gcc_gp1_clk = {
  2045. .halt_reg = 0x1900,
  2046. .clkr = {
  2047. .enable_reg = 0x1900,
  2048. .enable_mask = BIT(0),
  2049. .hw.init = &(struct clk_init_data){
  2050. .name = "gcc_gp1_clk",
  2051. .parent_names = (const char *[]){
  2052. "gp1_clk_src",
  2053. },
  2054. .num_parents = 1,
  2055. .flags = CLK_SET_RATE_PARENT,
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch gcc_gp2_clk = {
  2061. .halt_reg = 0x1940,
  2062. .clkr = {
  2063. .enable_reg = 0x1940,
  2064. .enable_mask = BIT(0),
  2065. .hw.init = &(struct clk_init_data){
  2066. .name = "gcc_gp2_clk",
  2067. .parent_names = (const char *[]){
  2068. "gp2_clk_src",
  2069. },
  2070. .num_parents = 1,
  2071. .flags = CLK_SET_RATE_PARENT,
  2072. .ops = &clk_branch2_ops,
  2073. },
  2074. },
  2075. };
  2076. static struct clk_branch gcc_gp3_clk = {
  2077. .halt_reg = 0x1980,
  2078. .clkr = {
  2079. .enable_reg = 0x1980,
  2080. .enable_mask = BIT(0),
  2081. .hw.init = &(struct clk_init_data){
  2082. .name = "gcc_gp3_clk",
  2083. .parent_names = (const char *[]){
  2084. "gp3_clk_src",
  2085. },
  2086. .num_parents = 1,
  2087. .flags = CLK_SET_RATE_PARENT,
  2088. .ops = &clk_branch2_ops,
  2089. },
  2090. },
  2091. };
  2092. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  2093. .halt_reg = 0x0248,
  2094. .clkr = {
  2095. .enable_reg = 0x0248,
  2096. .enable_mask = BIT(0),
  2097. .hw.init = &(struct clk_init_data){
  2098. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  2099. .parent_names = (const char *[]){
  2100. "config_noc_clk_src",
  2101. },
  2102. .num_parents = 1,
  2103. .ops = &clk_branch2_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch gcc_pcie_0_aux_clk = {
  2108. .halt_reg = 0x1b10,
  2109. .clkr = {
  2110. .enable_reg = 0x1b10,
  2111. .enable_mask = BIT(0),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "gcc_pcie_0_aux_clk",
  2114. .parent_names = (const char *[]){
  2115. "pcie_0_aux_clk_src",
  2116. },
  2117. .num_parents = 1,
  2118. .flags = CLK_SET_RATE_PARENT,
  2119. .ops = &clk_branch2_ops,
  2120. },
  2121. },
  2122. };
  2123. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2124. .halt_reg = 0x1b0c,
  2125. .clkr = {
  2126. .enable_reg = 0x1b0c,
  2127. .enable_mask = BIT(0),
  2128. .hw.init = &(struct clk_init_data){
  2129. .name = "gcc_pcie_0_cfg_ahb_clk",
  2130. .parent_names = (const char *[]){
  2131. "config_noc_clk_src",
  2132. },
  2133. .num_parents = 1,
  2134. .flags = CLK_SET_RATE_PARENT,
  2135. .ops = &clk_branch2_ops,
  2136. },
  2137. },
  2138. };
  2139. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2140. .halt_reg = 0x1b08,
  2141. .clkr = {
  2142. .enable_reg = 0x1b08,
  2143. .enable_mask = BIT(0),
  2144. .hw.init = &(struct clk_init_data){
  2145. .name = "gcc_pcie_0_mstr_axi_clk",
  2146. .parent_names = (const char *[]){
  2147. "config_noc_clk_src",
  2148. },
  2149. .num_parents = 1,
  2150. .flags = CLK_SET_RATE_PARENT,
  2151. .ops = &clk_branch2_ops,
  2152. },
  2153. },
  2154. };
  2155. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2156. .halt_reg = 0x1b14,
  2157. .clkr = {
  2158. .enable_reg = 0x1b14,
  2159. .enable_mask = BIT(0),
  2160. .hw.init = &(struct clk_init_data){
  2161. .name = "gcc_pcie_0_pipe_clk",
  2162. .parent_names = (const char *[]){
  2163. "pcie_0_pipe_clk_src",
  2164. },
  2165. .num_parents = 1,
  2166. .flags = CLK_SET_RATE_PARENT,
  2167. .ops = &clk_branch2_ops,
  2168. },
  2169. },
  2170. };
  2171. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2172. .halt_reg = 0x1b04,
  2173. .clkr = {
  2174. .enable_reg = 0x1b04,
  2175. .enable_mask = BIT(0),
  2176. .hw.init = &(struct clk_init_data){
  2177. .name = "gcc_pcie_0_slv_axi_clk",
  2178. .parent_names = (const char *[]){
  2179. "config_noc_clk_src",
  2180. },
  2181. .num_parents = 1,
  2182. .flags = CLK_SET_RATE_PARENT,
  2183. .ops = &clk_branch2_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch gcc_pcie_1_aux_clk = {
  2188. .halt_reg = 0x1b90,
  2189. .clkr = {
  2190. .enable_reg = 0x1b90,
  2191. .enable_mask = BIT(0),
  2192. .hw.init = &(struct clk_init_data){
  2193. .name = "gcc_pcie_1_aux_clk",
  2194. .parent_names = (const char *[]){
  2195. "pcie_1_aux_clk_src",
  2196. },
  2197. .num_parents = 1,
  2198. .flags = CLK_SET_RATE_PARENT,
  2199. .ops = &clk_branch2_ops,
  2200. },
  2201. },
  2202. };
  2203. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2204. .halt_reg = 0x1b8c,
  2205. .clkr = {
  2206. .enable_reg = 0x1b8c,
  2207. .enable_mask = BIT(0),
  2208. .hw.init = &(struct clk_init_data){
  2209. .name = "gcc_pcie_1_cfg_ahb_clk",
  2210. .parent_names = (const char *[]){
  2211. "config_noc_clk_src",
  2212. },
  2213. .num_parents = 1,
  2214. .flags = CLK_SET_RATE_PARENT,
  2215. .ops = &clk_branch2_ops,
  2216. },
  2217. },
  2218. };
  2219. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2220. .halt_reg = 0x1b88,
  2221. .clkr = {
  2222. .enable_reg = 0x1b88,
  2223. .enable_mask = BIT(0),
  2224. .hw.init = &(struct clk_init_data){
  2225. .name = "gcc_pcie_1_mstr_axi_clk",
  2226. .parent_names = (const char *[]){
  2227. "config_noc_clk_src",
  2228. },
  2229. .num_parents = 1,
  2230. .flags = CLK_SET_RATE_PARENT,
  2231. .ops = &clk_branch2_ops,
  2232. },
  2233. },
  2234. };
  2235. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2236. .halt_reg = 0x1b94,
  2237. .clkr = {
  2238. .enable_reg = 0x1b94,
  2239. .enable_mask = BIT(0),
  2240. .hw.init = &(struct clk_init_data){
  2241. .name = "gcc_pcie_1_pipe_clk",
  2242. .parent_names = (const char *[]){
  2243. "pcie_1_pipe_clk_src",
  2244. },
  2245. .num_parents = 1,
  2246. .flags = CLK_SET_RATE_PARENT,
  2247. .ops = &clk_branch2_ops,
  2248. },
  2249. },
  2250. };
  2251. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2252. .halt_reg = 0x1b84,
  2253. .clkr = {
  2254. .enable_reg = 0x1b84,
  2255. .enable_mask = BIT(0),
  2256. .hw.init = &(struct clk_init_data){
  2257. .name = "gcc_pcie_1_slv_axi_clk",
  2258. .parent_names = (const char *[]){
  2259. "config_noc_clk_src",
  2260. },
  2261. .num_parents = 1,
  2262. .flags = CLK_SET_RATE_PARENT,
  2263. .ops = &clk_branch2_ops,
  2264. },
  2265. },
  2266. };
  2267. static struct clk_branch gcc_pdm2_clk = {
  2268. .halt_reg = 0x0ccc,
  2269. .clkr = {
  2270. .enable_reg = 0x0ccc,
  2271. .enable_mask = BIT(0),
  2272. .hw.init = &(struct clk_init_data){
  2273. .name = "gcc_pdm2_clk",
  2274. .parent_names = (const char *[]){
  2275. "pdm2_clk_src",
  2276. },
  2277. .num_parents = 1,
  2278. .flags = CLK_SET_RATE_PARENT,
  2279. .ops = &clk_branch2_ops,
  2280. },
  2281. },
  2282. };
  2283. static struct clk_branch gcc_pdm_ahb_clk = {
  2284. .halt_reg = 0x0cc4,
  2285. .clkr = {
  2286. .enable_reg = 0x0cc4,
  2287. .enable_mask = BIT(0),
  2288. .hw.init = &(struct clk_init_data){
  2289. .name = "gcc_pdm_ahb_clk",
  2290. .parent_names = (const char *[]){
  2291. "periph_noc_clk_src",
  2292. },
  2293. .num_parents = 1,
  2294. .ops = &clk_branch2_ops,
  2295. },
  2296. },
  2297. };
  2298. static struct clk_branch gcc_periph_noc_usb_hsic_ahb_clk = {
  2299. .halt_reg = 0x01a4,
  2300. .clkr = {
  2301. .enable_reg = 0x01a4,
  2302. .enable_mask = BIT(0),
  2303. .hw.init = &(struct clk_init_data){
  2304. .name = "gcc_periph_noc_usb_hsic_ahb_clk",
  2305. .parent_names = (const char *[]){
  2306. "usb_hsic_ahb_clk_src",
  2307. },
  2308. .num_parents = 1,
  2309. .flags = CLK_SET_RATE_PARENT,
  2310. .ops = &clk_branch2_ops,
  2311. },
  2312. },
  2313. };
  2314. static struct clk_branch gcc_prng_ahb_clk = {
  2315. .halt_reg = 0x0d04,
  2316. .halt_check = BRANCH_HALT_VOTED,
  2317. .clkr = {
  2318. .enable_reg = 0x1484,
  2319. .enable_mask = BIT(13),
  2320. .hw.init = &(struct clk_init_data){
  2321. .name = "gcc_prng_ahb_clk",
  2322. .parent_names = (const char *[]){
  2323. "periph_noc_clk_src",
  2324. },
  2325. .num_parents = 1,
  2326. .ops = &clk_branch2_ops,
  2327. },
  2328. },
  2329. };
  2330. static struct clk_branch gcc_sata_asic0_clk = {
  2331. .halt_reg = 0x1c54,
  2332. .clkr = {
  2333. .enable_reg = 0x1c54,
  2334. .enable_mask = BIT(0),
  2335. .hw.init = &(struct clk_init_data){
  2336. .name = "gcc_sata_asic0_clk",
  2337. .parent_names = (const char *[]){
  2338. "sata_asic0_clk_src",
  2339. },
  2340. .num_parents = 1,
  2341. .flags = CLK_SET_RATE_PARENT,
  2342. .ops = &clk_branch2_ops,
  2343. },
  2344. },
  2345. };
  2346. static struct clk_branch gcc_sata_axi_clk = {
  2347. .halt_reg = 0x1c44,
  2348. .clkr = {
  2349. .enable_reg = 0x1c44,
  2350. .enable_mask = BIT(0),
  2351. .hw.init = &(struct clk_init_data){
  2352. .name = "gcc_sata_axi_clk",
  2353. .parent_names = (const char *[]){
  2354. "config_noc_clk_src",
  2355. },
  2356. .num_parents = 1,
  2357. .flags = CLK_SET_RATE_PARENT,
  2358. .ops = &clk_branch2_ops,
  2359. },
  2360. },
  2361. };
  2362. static struct clk_branch gcc_sata_cfg_ahb_clk = {
  2363. .halt_reg = 0x1c48,
  2364. .clkr = {
  2365. .enable_reg = 0x1c48,
  2366. .enable_mask = BIT(0),
  2367. .hw.init = &(struct clk_init_data){
  2368. .name = "gcc_sata_cfg_ahb_clk",
  2369. .parent_names = (const char *[]){
  2370. "config_noc_clk_src",
  2371. },
  2372. .num_parents = 1,
  2373. .flags = CLK_SET_RATE_PARENT,
  2374. .ops = &clk_branch2_ops,
  2375. },
  2376. },
  2377. };
  2378. static struct clk_branch gcc_sata_pmalive_clk = {
  2379. .halt_reg = 0x1c50,
  2380. .clkr = {
  2381. .enable_reg = 0x1c50,
  2382. .enable_mask = BIT(0),
  2383. .hw.init = &(struct clk_init_data){
  2384. .name = "gcc_sata_pmalive_clk",
  2385. .parent_names = (const char *[]){
  2386. "sata_pmalive_clk_src",
  2387. },
  2388. .num_parents = 1,
  2389. .flags = CLK_SET_RATE_PARENT,
  2390. .ops = &clk_branch2_ops,
  2391. },
  2392. },
  2393. };
  2394. static struct clk_branch gcc_sata_rx_clk = {
  2395. .halt_reg = 0x1c58,
  2396. .clkr = {
  2397. .enable_reg = 0x1c58,
  2398. .enable_mask = BIT(0),
  2399. .hw.init = &(struct clk_init_data){
  2400. .name = "gcc_sata_rx_clk",
  2401. .parent_names = (const char *[]){
  2402. "sata_rx_clk_src",
  2403. },
  2404. .num_parents = 1,
  2405. .flags = CLK_SET_RATE_PARENT,
  2406. .ops = &clk_branch2_ops,
  2407. },
  2408. },
  2409. };
  2410. static struct clk_branch gcc_sata_rx_oob_clk = {
  2411. .halt_reg = 0x1c4c,
  2412. .clkr = {
  2413. .enable_reg = 0x1c4c,
  2414. .enable_mask = BIT(0),
  2415. .hw.init = &(struct clk_init_data){
  2416. .name = "gcc_sata_rx_oob_clk",
  2417. .parent_names = (const char *[]){
  2418. "sata_rx_oob_clk_src",
  2419. },
  2420. .num_parents = 1,
  2421. .flags = CLK_SET_RATE_PARENT,
  2422. .ops = &clk_branch2_ops,
  2423. },
  2424. },
  2425. };
  2426. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2427. .halt_reg = 0x04c8,
  2428. .clkr = {
  2429. .enable_reg = 0x04c8,
  2430. .enable_mask = BIT(0),
  2431. .hw.init = &(struct clk_init_data){
  2432. .name = "gcc_sdcc1_ahb_clk",
  2433. .parent_names = (const char *[]){
  2434. "periph_noc_clk_src",
  2435. },
  2436. .num_parents = 1,
  2437. .ops = &clk_branch2_ops,
  2438. },
  2439. },
  2440. };
  2441. static struct clk_branch gcc_sdcc1_apps_clk = {
  2442. .halt_reg = 0x04c4,
  2443. .clkr = {
  2444. .enable_reg = 0x04c4,
  2445. .enable_mask = BIT(0),
  2446. .hw.init = &(struct clk_init_data){
  2447. .name = "gcc_sdcc1_apps_clk",
  2448. .parent_names = (const char *[]){
  2449. "sdcc1_apps_clk_src",
  2450. },
  2451. .num_parents = 1,
  2452. .flags = CLK_SET_RATE_PARENT,
  2453. .ops = &clk_branch2_ops,
  2454. },
  2455. },
  2456. };
  2457. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  2458. .halt_reg = 0x04e8,
  2459. .clkr = {
  2460. .enable_reg = 0x04e8,
  2461. .enable_mask = BIT(0),
  2462. .hw.init = &(struct clk_init_data){
  2463. .name = "gcc_sdcc1_cdccal_ff_clk",
  2464. .parent_names = (const char *[]){
  2465. "xo"
  2466. },
  2467. .num_parents = 1,
  2468. .ops = &clk_branch2_ops,
  2469. },
  2470. },
  2471. };
  2472. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  2473. .halt_reg = 0x04e4,
  2474. .clkr = {
  2475. .enable_reg = 0x04e4,
  2476. .enable_mask = BIT(0),
  2477. .hw.init = &(struct clk_init_data){
  2478. .name = "gcc_sdcc1_cdccal_sleep_clk",
  2479. .parent_names = (const char *[]){
  2480. "sleep_clk_src"
  2481. },
  2482. .num_parents = 1,
  2483. .ops = &clk_branch2_ops,
  2484. },
  2485. },
  2486. };
  2487. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2488. .halt_reg = 0x0508,
  2489. .clkr = {
  2490. .enable_reg = 0x0508,
  2491. .enable_mask = BIT(0),
  2492. .hw.init = &(struct clk_init_data){
  2493. .name = "gcc_sdcc2_ahb_clk",
  2494. .parent_names = (const char *[]){
  2495. "periph_noc_clk_src",
  2496. },
  2497. .num_parents = 1,
  2498. .ops = &clk_branch2_ops,
  2499. },
  2500. },
  2501. };
  2502. static struct clk_branch gcc_sdcc2_apps_clk = {
  2503. .halt_reg = 0x0504,
  2504. .clkr = {
  2505. .enable_reg = 0x0504,
  2506. .enable_mask = BIT(0),
  2507. .hw.init = &(struct clk_init_data){
  2508. .name = "gcc_sdcc2_apps_clk",
  2509. .parent_names = (const char *[]){
  2510. "sdcc2_apps_clk_src",
  2511. },
  2512. .num_parents = 1,
  2513. .flags = CLK_SET_RATE_PARENT,
  2514. .ops = &clk_branch2_ops,
  2515. },
  2516. },
  2517. };
  2518. static struct clk_branch gcc_sdcc3_ahb_clk = {
  2519. .halt_reg = 0x0548,
  2520. .clkr = {
  2521. .enable_reg = 0x0548,
  2522. .enable_mask = BIT(0),
  2523. .hw.init = &(struct clk_init_data){
  2524. .name = "gcc_sdcc3_ahb_clk",
  2525. .parent_names = (const char *[]){
  2526. "periph_noc_clk_src",
  2527. },
  2528. .num_parents = 1,
  2529. .ops = &clk_branch2_ops,
  2530. },
  2531. },
  2532. };
  2533. static struct clk_branch gcc_sdcc3_apps_clk = {
  2534. .halt_reg = 0x0544,
  2535. .clkr = {
  2536. .enable_reg = 0x0544,
  2537. .enable_mask = BIT(0),
  2538. .hw.init = &(struct clk_init_data){
  2539. .name = "gcc_sdcc3_apps_clk",
  2540. .parent_names = (const char *[]){
  2541. "sdcc3_apps_clk_src",
  2542. },
  2543. .num_parents = 1,
  2544. .flags = CLK_SET_RATE_PARENT,
  2545. .ops = &clk_branch2_ops,
  2546. },
  2547. },
  2548. };
  2549. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2550. .halt_reg = 0x0588,
  2551. .clkr = {
  2552. .enable_reg = 0x0588,
  2553. .enable_mask = BIT(0),
  2554. .hw.init = &(struct clk_init_data){
  2555. .name = "gcc_sdcc4_ahb_clk",
  2556. .parent_names = (const char *[]){
  2557. "periph_noc_clk_src",
  2558. },
  2559. .num_parents = 1,
  2560. .ops = &clk_branch2_ops,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch gcc_sdcc4_apps_clk = {
  2565. .halt_reg = 0x0584,
  2566. .clkr = {
  2567. .enable_reg = 0x0584,
  2568. .enable_mask = BIT(0),
  2569. .hw.init = &(struct clk_init_data){
  2570. .name = "gcc_sdcc4_apps_clk",
  2571. .parent_names = (const char *[]){
  2572. "sdcc4_apps_clk_src",
  2573. },
  2574. .num_parents = 1,
  2575. .flags = CLK_SET_RATE_PARENT,
  2576. .ops = &clk_branch2_ops,
  2577. },
  2578. },
  2579. };
  2580. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  2581. .halt_reg = 0x013c,
  2582. .clkr = {
  2583. .enable_reg = 0x013c,
  2584. .enable_mask = BIT(0),
  2585. .hw.init = &(struct clk_init_data){
  2586. .name = "gcc_sys_noc_ufs_axi_clk",
  2587. .parent_names = (const char *[]){
  2588. "ufs_axi_clk_src",
  2589. },
  2590. .num_parents = 1,
  2591. .flags = CLK_SET_RATE_PARENT,
  2592. .ops = &clk_branch2_ops,
  2593. },
  2594. },
  2595. };
  2596. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2597. .halt_reg = 0x0108,
  2598. .clkr = {
  2599. .enable_reg = 0x0108,
  2600. .enable_mask = BIT(0),
  2601. .hw.init = &(struct clk_init_data){
  2602. .name = "gcc_sys_noc_usb3_axi_clk",
  2603. .parent_names = (const char *[]){
  2604. "usb30_master_clk_src",
  2605. },
  2606. .num_parents = 1,
  2607. .flags = CLK_SET_RATE_PARENT,
  2608. .ops = &clk_branch2_ops,
  2609. },
  2610. },
  2611. };
  2612. static struct clk_branch gcc_sys_noc_usb3_sec_axi_clk = {
  2613. .halt_reg = 0x0138,
  2614. .clkr = {
  2615. .enable_reg = 0x0138,
  2616. .enable_mask = BIT(0),
  2617. .hw.init = &(struct clk_init_data){
  2618. .name = "gcc_sys_noc_usb3_sec_axi_clk",
  2619. .parent_names = (const char *[]){
  2620. "usb30_sec_master_clk_src",
  2621. },
  2622. .num_parents = 1,
  2623. .flags = CLK_SET_RATE_PARENT,
  2624. .ops = &clk_branch2_ops,
  2625. },
  2626. },
  2627. };
  2628. static struct clk_branch gcc_tsif_ahb_clk = {
  2629. .halt_reg = 0x0d84,
  2630. .clkr = {
  2631. .enable_reg = 0x0d84,
  2632. .enable_mask = BIT(0),
  2633. .hw.init = &(struct clk_init_data){
  2634. .name = "gcc_tsif_ahb_clk",
  2635. .parent_names = (const char *[]){
  2636. "periph_noc_clk_src",
  2637. },
  2638. .num_parents = 1,
  2639. .ops = &clk_branch2_ops,
  2640. },
  2641. },
  2642. };
  2643. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2644. .halt_reg = 0x0d8c,
  2645. .clkr = {
  2646. .enable_reg = 0x0d8c,
  2647. .enable_mask = BIT(0),
  2648. .hw.init = &(struct clk_init_data){
  2649. .name = "gcc_tsif_inactivity_timers_clk",
  2650. .parent_names = (const char *[]){
  2651. "sleep_clk_src",
  2652. },
  2653. .num_parents = 1,
  2654. .flags = CLK_SET_RATE_PARENT,
  2655. .ops = &clk_branch2_ops,
  2656. },
  2657. },
  2658. };
  2659. static struct clk_branch gcc_tsif_ref_clk = {
  2660. .halt_reg = 0x0d88,
  2661. .clkr = {
  2662. .enable_reg = 0x0d88,
  2663. .enable_mask = BIT(0),
  2664. .hw.init = &(struct clk_init_data){
  2665. .name = "gcc_tsif_ref_clk",
  2666. .parent_names = (const char *[]){
  2667. "tsif_ref_clk_src",
  2668. },
  2669. .num_parents = 1,
  2670. .flags = CLK_SET_RATE_PARENT,
  2671. .ops = &clk_branch2_ops,
  2672. },
  2673. },
  2674. };
  2675. static struct clk_branch gcc_ufs_ahb_clk = {
  2676. .halt_reg = 0x1d48,
  2677. .clkr = {
  2678. .enable_reg = 0x1d48,
  2679. .enable_mask = BIT(0),
  2680. .hw.init = &(struct clk_init_data){
  2681. .name = "gcc_ufs_ahb_clk",
  2682. .parent_names = (const char *[]){
  2683. "config_noc_clk_src",
  2684. },
  2685. .num_parents = 1,
  2686. .flags = CLK_SET_RATE_PARENT,
  2687. .ops = &clk_branch2_ops,
  2688. },
  2689. },
  2690. };
  2691. static struct clk_branch gcc_ufs_axi_clk = {
  2692. .halt_reg = 0x1d44,
  2693. .clkr = {
  2694. .enable_reg = 0x1d44,
  2695. .enable_mask = BIT(0),
  2696. .hw.init = &(struct clk_init_data){
  2697. .name = "gcc_ufs_axi_clk",
  2698. .parent_names = (const char *[]){
  2699. "ufs_axi_clk_src",
  2700. },
  2701. .num_parents = 1,
  2702. .flags = CLK_SET_RATE_PARENT,
  2703. .ops = &clk_branch2_ops,
  2704. },
  2705. },
  2706. };
  2707. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2708. .halt_reg = 0x1d50,
  2709. .clkr = {
  2710. .enable_reg = 0x1d50,
  2711. .enable_mask = BIT(0),
  2712. .hw.init = &(struct clk_init_data){
  2713. .name = "gcc_ufs_rx_cfg_clk",
  2714. .parent_names = (const char *[]){
  2715. "ufs_axi_clk_src",
  2716. },
  2717. .num_parents = 1,
  2718. .flags = CLK_SET_RATE_PARENT,
  2719. .ops = &clk_branch2_ops,
  2720. },
  2721. },
  2722. };
  2723. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2724. .halt_reg = 0x1d5c,
  2725. .clkr = {
  2726. .enable_reg = 0x1d5c,
  2727. .enable_mask = BIT(0),
  2728. .hw.init = &(struct clk_init_data){
  2729. .name = "gcc_ufs_rx_symbol_0_clk",
  2730. .parent_names = (const char *[]){
  2731. "ufs_rx_symbol_0_clk_src",
  2732. },
  2733. .num_parents = 1,
  2734. .flags = CLK_SET_RATE_PARENT,
  2735. .ops = &clk_branch2_ops,
  2736. },
  2737. },
  2738. };
  2739. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2740. .halt_reg = 0x1d60,
  2741. .clkr = {
  2742. .enable_reg = 0x1d60,
  2743. .enable_mask = BIT(0),
  2744. .hw.init = &(struct clk_init_data){
  2745. .name = "gcc_ufs_rx_symbol_1_clk",
  2746. .parent_names = (const char *[]){
  2747. "ufs_rx_symbol_1_clk_src",
  2748. },
  2749. .num_parents = 1,
  2750. .flags = CLK_SET_RATE_PARENT,
  2751. .ops = &clk_branch2_ops,
  2752. },
  2753. },
  2754. };
  2755. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2756. .halt_reg = 0x1d4c,
  2757. .clkr = {
  2758. .enable_reg = 0x1d4c,
  2759. .enable_mask = BIT(0),
  2760. .hw.init = &(struct clk_init_data){
  2761. .name = "gcc_ufs_tx_cfg_clk",
  2762. .parent_names = (const char *[]){
  2763. "ufs_axi_clk_src",
  2764. },
  2765. .num_parents = 1,
  2766. .flags = CLK_SET_RATE_PARENT,
  2767. .ops = &clk_branch2_ops,
  2768. },
  2769. },
  2770. };
  2771. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2772. .halt_reg = 0x1d54,
  2773. .clkr = {
  2774. .enable_reg = 0x1d54,
  2775. .enable_mask = BIT(0),
  2776. .hw.init = &(struct clk_init_data){
  2777. .name = "gcc_ufs_tx_symbol_0_clk",
  2778. .parent_names = (const char *[]){
  2779. "ufs_tx_symbol_0_clk_src",
  2780. },
  2781. .num_parents = 1,
  2782. .flags = CLK_SET_RATE_PARENT,
  2783. .ops = &clk_branch2_ops,
  2784. },
  2785. },
  2786. };
  2787. static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
  2788. .halt_reg = 0x1d58,
  2789. .clkr = {
  2790. .enable_reg = 0x1d58,
  2791. .enable_mask = BIT(0),
  2792. .hw.init = &(struct clk_init_data){
  2793. .name = "gcc_ufs_tx_symbol_1_clk",
  2794. .parent_names = (const char *[]){
  2795. "ufs_tx_symbol_1_clk_src",
  2796. },
  2797. .num_parents = 1,
  2798. .flags = CLK_SET_RATE_PARENT,
  2799. .ops = &clk_branch2_ops,
  2800. },
  2801. },
  2802. };
  2803. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2804. .halt_reg = 0x04ac,
  2805. .clkr = {
  2806. .enable_reg = 0x04ac,
  2807. .enable_mask = BIT(0),
  2808. .hw.init = &(struct clk_init_data){
  2809. .name = "gcc_usb2a_phy_sleep_clk",
  2810. .parent_names = (const char *[]){
  2811. "sleep_clk_src",
  2812. },
  2813. .num_parents = 1,
  2814. .ops = &clk_branch2_ops,
  2815. },
  2816. },
  2817. };
  2818. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2819. .halt_reg = 0x04b4,
  2820. .clkr = {
  2821. .enable_reg = 0x04b4,
  2822. .enable_mask = BIT(0),
  2823. .hw.init = &(struct clk_init_data){
  2824. .name = "gcc_usb2b_phy_sleep_clk",
  2825. .parent_names = (const char *[]){
  2826. "sleep_clk_src",
  2827. },
  2828. .num_parents = 1,
  2829. .ops = &clk_branch2_ops,
  2830. },
  2831. },
  2832. };
  2833. static struct clk_branch gcc_usb30_master_clk = {
  2834. .halt_reg = 0x03c8,
  2835. .clkr = {
  2836. .enable_reg = 0x03c8,
  2837. .enable_mask = BIT(0),
  2838. .hw.init = &(struct clk_init_data){
  2839. .name = "gcc_usb30_master_clk",
  2840. .parent_names = (const char *[]){
  2841. "usb30_master_clk_src",
  2842. },
  2843. .num_parents = 1,
  2844. .flags = CLK_SET_RATE_PARENT,
  2845. .ops = &clk_branch2_ops,
  2846. },
  2847. },
  2848. };
  2849. static struct clk_branch gcc_usb30_sec_master_clk = {
  2850. .halt_reg = 0x1bc8,
  2851. .clkr = {
  2852. .enable_reg = 0x1bc8,
  2853. .enable_mask = BIT(0),
  2854. .hw.init = &(struct clk_init_data){
  2855. .name = "gcc_usb30_sec_master_clk",
  2856. .parent_names = (const char *[]){
  2857. "usb30_sec_master_clk_src",
  2858. },
  2859. .num_parents = 1,
  2860. .flags = CLK_SET_RATE_PARENT,
  2861. .ops = &clk_branch2_ops,
  2862. },
  2863. },
  2864. };
  2865. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2866. .halt_reg = 0x03d0,
  2867. .clkr = {
  2868. .enable_reg = 0x03d0,
  2869. .enable_mask = BIT(0),
  2870. .hw.init = &(struct clk_init_data){
  2871. .name = "gcc_usb30_mock_utmi_clk",
  2872. .parent_names = (const char *[]){
  2873. "usb30_mock_utmi_clk_src",
  2874. },
  2875. .num_parents = 1,
  2876. .flags = CLK_SET_RATE_PARENT,
  2877. .ops = &clk_branch2_ops,
  2878. },
  2879. },
  2880. };
  2881. static struct clk_branch gcc_usb30_sleep_clk = {
  2882. .halt_reg = 0x03cc,
  2883. .clkr = {
  2884. .enable_reg = 0x03cc,
  2885. .enable_mask = BIT(0),
  2886. .hw.init = &(struct clk_init_data){
  2887. .name = "gcc_usb30_sleep_clk",
  2888. .parent_names = (const char *[]){
  2889. "sleep_clk_src",
  2890. },
  2891. .num_parents = 1,
  2892. .ops = &clk_branch2_ops,
  2893. },
  2894. },
  2895. };
  2896. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2897. .halt_reg = 0x0488,
  2898. .clkr = {
  2899. .enable_reg = 0x0488,
  2900. .enable_mask = BIT(0),
  2901. .hw.init = &(struct clk_init_data){
  2902. .name = "gcc_usb_hs_ahb_clk",
  2903. .parent_names = (const char *[]){
  2904. "periph_noc_clk_src",
  2905. },
  2906. .num_parents = 1,
  2907. .ops = &clk_branch2_ops,
  2908. },
  2909. },
  2910. };
  2911. static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
  2912. .halt_reg = 0x048c,
  2913. .clkr = {
  2914. .enable_reg = 0x048c,
  2915. .enable_mask = BIT(0),
  2916. .hw.init = &(struct clk_init_data){
  2917. .name = "gcc_usb_hs_inactivity_timers_clk",
  2918. .parent_names = (const char *[]){
  2919. "sleep_clk_src",
  2920. },
  2921. .num_parents = 1,
  2922. .flags = CLK_SET_RATE_PARENT,
  2923. .ops = &clk_branch2_ops,
  2924. },
  2925. },
  2926. };
  2927. static struct clk_branch gcc_usb_hs_system_clk = {
  2928. .halt_reg = 0x0484,
  2929. .clkr = {
  2930. .enable_reg = 0x0484,
  2931. .enable_mask = BIT(0),
  2932. .hw.init = &(struct clk_init_data){
  2933. .name = "gcc_usb_hs_system_clk",
  2934. .parent_names = (const char *[]){
  2935. "usb_hs_system_clk_src",
  2936. },
  2937. .num_parents = 1,
  2938. .flags = CLK_SET_RATE_PARENT,
  2939. .ops = &clk_branch2_ops,
  2940. },
  2941. },
  2942. };
  2943. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2944. .halt_reg = 0x0408,
  2945. .clkr = {
  2946. .enable_reg = 0x0408,
  2947. .enable_mask = BIT(0),
  2948. .hw.init = &(struct clk_init_data){
  2949. .name = "gcc_usb_hsic_ahb_clk",
  2950. .parent_names = (const char *[]){
  2951. "periph_noc_clk_src",
  2952. },
  2953. .num_parents = 1,
  2954. .ops = &clk_branch2_ops,
  2955. },
  2956. },
  2957. };
  2958. static struct clk_branch gcc_usb_hsic_clk = {
  2959. .halt_reg = 0x0410,
  2960. .clkr = {
  2961. .enable_reg = 0x0410,
  2962. .enable_mask = BIT(0),
  2963. .hw.init = &(struct clk_init_data){
  2964. .name = "gcc_usb_hsic_clk",
  2965. .parent_names = (const char *[]){
  2966. "usb_hsic_clk_src",
  2967. },
  2968. .num_parents = 1,
  2969. .flags = CLK_SET_RATE_PARENT,
  2970. .ops = &clk_branch2_ops,
  2971. },
  2972. },
  2973. };
  2974. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2975. .halt_reg = 0x0414,
  2976. .clkr = {
  2977. .enable_reg = 0x0414,
  2978. .enable_mask = BIT(0),
  2979. .hw.init = &(struct clk_init_data){
  2980. .name = "gcc_usb_hsic_io_cal_clk",
  2981. .parent_names = (const char *[]){
  2982. "usb_hsic_io_cal_clk_src",
  2983. },
  2984. .num_parents = 1,
  2985. .flags = CLK_SET_RATE_PARENT,
  2986. .ops = &clk_branch2_ops,
  2987. },
  2988. },
  2989. };
  2990. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2991. .halt_reg = 0x0418,
  2992. .clkr = {
  2993. .enable_reg = 0x0418,
  2994. .enable_mask = BIT(0),
  2995. .hw.init = &(struct clk_init_data){
  2996. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2997. .parent_names = (const char *[]){
  2998. "sleep_clk_src",
  2999. },
  3000. .num_parents = 1,
  3001. .ops = &clk_branch2_ops,
  3002. },
  3003. },
  3004. };
  3005. static struct clk_branch gcc_usb_hsic_system_clk = {
  3006. .halt_reg = 0x040c,
  3007. .clkr = {
  3008. .enable_reg = 0x040c,
  3009. .enable_mask = BIT(0),
  3010. .hw.init = &(struct clk_init_data){
  3011. .name = "gcc_usb_hsic_system_clk",
  3012. .parent_names = (const char *[]){
  3013. "usb_hsic_system_clk_src",
  3014. },
  3015. .num_parents = 1,
  3016. .flags = CLK_SET_RATE_PARENT,
  3017. .ops = &clk_branch2_ops,
  3018. },
  3019. },
  3020. };
  3021. static struct gdsc usb_hs_hsic_gdsc = {
  3022. .gdscr = 0x404,
  3023. .pd = {
  3024. .name = "usb_hs_hsic",
  3025. },
  3026. .pwrsts = PWRSTS_OFF_ON,
  3027. };
  3028. static struct gdsc pcie0_gdsc = {
  3029. .gdscr = 0x1ac4,
  3030. .pd = {
  3031. .name = "pcie0",
  3032. },
  3033. .pwrsts = PWRSTS_OFF_ON,
  3034. };
  3035. static struct gdsc pcie1_gdsc = {
  3036. .gdscr = 0x1b44,
  3037. .pd = {
  3038. .name = "pcie1",
  3039. },
  3040. .pwrsts = PWRSTS_OFF_ON,
  3041. };
  3042. static struct gdsc usb30_gdsc = {
  3043. .gdscr = 0x1e84,
  3044. .pd = {
  3045. .name = "usb30",
  3046. },
  3047. .pwrsts = PWRSTS_OFF_ON,
  3048. };
  3049. static struct clk_regmap *gcc_apq8084_clocks[] = {
  3050. [GPLL0] = &gpll0.clkr,
  3051. [GPLL0_VOTE] = &gpll0_vote,
  3052. [GPLL1] = &gpll1.clkr,
  3053. [GPLL1_VOTE] = &gpll1_vote,
  3054. [GPLL4] = &gpll4.clkr,
  3055. [GPLL4_VOTE] = &gpll4_vote,
  3056. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  3057. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  3058. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  3059. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  3060. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3061. [USB30_SEC_MASTER_CLK_SRC] = &usb30_sec_master_clk_src.clkr,
  3062. [USB_HSIC_AHB_CLK_SRC] = &usb_hsic_ahb_clk_src.clkr,
  3063. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3064. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3065. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3066. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3067. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3068. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3069. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3070. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3071. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3072. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3073. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3074. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3075. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3076. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3077. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3078. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3079. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3080. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3081. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3082. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3083. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3084. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3085. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3086. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3087. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3088. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3089. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  3090. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  3091. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  3092. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  3093. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3094. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3095. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  3096. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  3097. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  3098. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  3099. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  3100. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  3101. [CE3_CLK_SRC] = &ce3_clk_src.clkr,
  3102. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3103. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3104. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3105. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  3106. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  3107. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  3108. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  3109. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3110. [SATA_ASIC0_CLK_SRC] = &sata_asic0_clk_src.clkr,
  3111. [SATA_PMALIVE_CLK_SRC] = &sata_pmalive_clk_src.clkr,
  3112. [SATA_RX_CLK_SRC] = &sata_rx_clk_src.clkr,
  3113. [SATA_RX_OOB_CLK_SRC] = &sata_rx_oob_clk_src.clkr,
  3114. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3115. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3116. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3117. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  3118. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  3119. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3120. [USB30_SEC_MOCK_UTMI_CLK_SRC] = &usb30_sec_mock_utmi_clk_src.clkr,
  3121. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  3122. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  3123. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  3124. [USB_HSIC_MOCK_UTMI_CLK_SRC] = &usb_hsic_mock_utmi_clk_src.clkr,
  3125. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  3126. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  3127. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3128. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3129. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3130. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3131. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3132. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3133. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3134. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3135. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3136. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3137. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3138. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3139. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3140. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3141. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3142. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3143. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3144. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3145. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3146. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3147. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3148. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3149. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3150. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3151. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3152. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3153. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3154. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3155. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3156. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3157. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3158. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3159. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3160. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3161. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3162. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3163. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3164. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3165. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3166. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3167. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3168. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3169. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  3170. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  3171. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  3172. [GCC_CE3_AHB_CLK] = &gcc_ce3_ahb_clk.clkr,
  3173. [GCC_CE3_AXI_CLK] = &gcc_ce3_axi_clk.clkr,
  3174. [GCC_CE3_CLK] = &gcc_ce3_clk.clkr,
  3175. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3176. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3177. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3178. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  3179. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3180. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3181. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3182. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3183. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3184. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3185. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3186. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3187. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3188. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3189. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3190. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3191. [GCC_PERIPH_NOC_USB_HSIC_AHB_CLK] = &gcc_periph_noc_usb_hsic_ahb_clk.clkr,
  3192. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3193. [GCC_SATA_ASIC0_CLK] = &gcc_sata_asic0_clk.clkr,
  3194. [GCC_SATA_AXI_CLK] = &gcc_sata_axi_clk.clkr,
  3195. [GCC_SATA_CFG_AHB_CLK] = &gcc_sata_cfg_ahb_clk.clkr,
  3196. [GCC_SATA_PMALIVE_CLK] = &gcc_sata_pmalive_clk.clkr,
  3197. [GCC_SATA_RX_CLK] = &gcc_sata_rx_clk.clkr,
  3198. [GCC_SATA_RX_OOB_CLK] = &gcc_sata_rx_oob_clk.clkr,
  3199. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3200. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3201. [GCC_SDCC1_CDCCAL_FF_CLK] = &gcc_sdcc1_cdccal_ff_clk.clkr,
  3202. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = &gcc_sdcc1_cdccal_sleep_clk.clkr,
  3203. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3204. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3205. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3206. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3207. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3208. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3209. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3210. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3211. [GCC_SYS_NOC_USB3_SEC_AXI_CLK] = &gcc_sys_noc_usb3_sec_axi_clk.clkr,
  3212. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3213. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3214. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3215. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3216. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3217. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3218. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3219. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3220. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3221. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3222. [GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
  3223. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3224. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  3225. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3226. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3227. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3228. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3229. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3230. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3231. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3232. [GCC_USB_HS_INACTIVITY_TIMERS_CLK] = &gcc_usb_hs_inactivity_timers_clk.clkr,
  3233. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3234. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  3235. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  3236. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  3237. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  3238. [GCC_USB_HSIC_MOCK_UTMI_CLK] = &gcc_usb_hsic_mock_utmi_clk.clkr,
  3239. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  3240. };
  3241. static struct gdsc *gcc_apq8084_gdscs[] = {
  3242. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  3243. [PCIE0_GDSC] = &pcie0_gdsc,
  3244. [PCIE1_GDSC] = &pcie1_gdsc,
  3245. [USB30_GDSC] = &usb30_gdsc,
  3246. };
  3247. static const struct qcom_reset_map gcc_apq8084_resets[] = {
  3248. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  3249. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  3250. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  3251. [GCC_IMEM_BCR] = { 0x0200 },
  3252. [GCC_MMSS_BCR] = { 0x0240 },
  3253. [GCC_QDSS_BCR] = { 0x0300 },
  3254. [GCC_USB_30_BCR] = { 0x03c0 },
  3255. [GCC_USB3_PHY_BCR] = { 0x03fc },
  3256. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  3257. [GCC_USB_HS_BCR] = { 0x0480 },
  3258. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  3259. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  3260. [GCC_SDCC1_BCR] = { 0x04c0 },
  3261. [GCC_SDCC2_BCR] = { 0x0500 },
  3262. [GCC_SDCC3_BCR] = { 0x0540 },
  3263. [GCC_SDCC4_BCR] = { 0x0580 },
  3264. [GCC_BLSP1_BCR] = { 0x05c0 },
  3265. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  3266. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  3267. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  3268. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  3269. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  3270. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  3271. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  3272. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  3273. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  3274. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  3275. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  3276. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  3277. [GCC_BLSP2_BCR] = { 0x0940 },
  3278. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  3279. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  3280. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  3281. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  3282. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  3283. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  3284. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  3285. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  3286. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  3287. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  3288. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  3289. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  3290. [GCC_PDM_BCR] = { 0x0cc0 },
  3291. [GCC_PRNG_BCR] = { 0x0d00 },
  3292. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  3293. [GCC_TSIF_BCR] = { 0x0d80 },
  3294. [GCC_TCSR_BCR] = { 0x0dc0 },
  3295. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  3296. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  3297. [GCC_TLMM_BCR] = { 0x0e80 },
  3298. [GCC_MPM_BCR] = { 0x0ec0 },
  3299. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  3300. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  3301. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  3302. [GCC_SPMI_BCR] = { 0x0fc0 },
  3303. [GCC_SPDM_BCR] = { 0x1000 },
  3304. [GCC_CE1_BCR] = { 0x1040 },
  3305. [GCC_CE2_BCR] = { 0x1080 },
  3306. [GCC_BIMC_BCR] = { 0x1100 },
  3307. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  3308. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  3309. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  3310. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  3311. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  3312. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  3313. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  3314. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  3315. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  3316. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  3317. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  3318. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  3319. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  3320. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  3321. [GCC_DEHR_BCR] = { 0x1300 },
  3322. [GCC_RBCPR_BCR] = { 0x1380 },
  3323. [GCC_MSS_RESTART] = { 0x1680 },
  3324. [GCC_LPASS_RESTART] = { 0x16c0 },
  3325. [GCC_WCSS_RESTART] = { 0x1700 },
  3326. [GCC_VENUS_RESTART] = { 0x1740 },
  3327. [GCC_COPSS_SMMU_BCR] = { 0x1a40 },
  3328. [GCC_SPSS_BCR] = { 0x1a80 },
  3329. [GCC_PCIE_0_BCR] = { 0x1ac0 },
  3330. [GCC_PCIE_0_PHY_BCR] = { 0x1b00 },
  3331. [GCC_PCIE_1_BCR] = { 0x1b40 },
  3332. [GCC_PCIE_1_PHY_BCR] = { 0x1b80 },
  3333. [GCC_USB_30_SEC_BCR] = { 0x1bc0 },
  3334. [GCC_USB3_SEC_PHY_BCR] = { 0x1bfc },
  3335. [GCC_SATA_BCR] = { 0x1c40 },
  3336. [GCC_CE3_BCR] = { 0x1d00 },
  3337. [GCC_UFS_BCR] = { 0x1d40 },
  3338. [GCC_USB30_PHY_COM_BCR] = { 0x1e80 },
  3339. };
  3340. static const struct regmap_config gcc_apq8084_regmap_config = {
  3341. .reg_bits = 32,
  3342. .reg_stride = 4,
  3343. .val_bits = 32,
  3344. .max_register = 0x1fc0,
  3345. .fast_io = true,
  3346. };
  3347. static const struct qcom_cc_desc gcc_apq8084_desc = {
  3348. .config = &gcc_apq8084_regmap_config,
  3349. .clks = gcc_apq8084_clocks,
  3350. .num_clks = ARRAY_SIZE(gcc_apq8084_clocks),
  3351. .resets = gcc_apq8084_resets,
  3352. .num_resets = ARRAY_SIZE(gcc_apq8084_resets),
  3353. .gdscs = gcc_apq8084_gdscs,
  3354. .num_gdscs = ARRAY_SIZE(gcc_apq8084_gdscs),
  3355. };
  3356. static const struct of_device_id gcc_apq8084_match_table[] = {
  3357. { .compatible = "qcom,gcc-apq8084" },
  3358. { }
  3359. };
  3360. MODULE_DEVICE_TABLE(of, gcc_apq8084_match_table);
  3361. static int gcc_apq8084_probe(struct platform_device *pdev)
  3362. {
  3363. int ret;
  3364. struct device *dev = &pdev->dev;
  3365. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  3366. if (ret)
  3367. return ret;
  3368. ret = qcom_cc_register_sleep_clk(dev);
  3369. if (ret)
  3370. return ret;
  3371. return qcom_cc_probe(pdev, &gcc_apq8084_desc);
  3372. }
  3373. static struct platform_driver gcc_apq8084_driver = {
  3374. .probe = gcc_apq8084_probe,
  3375. .driver = {
  3376. .name = "gcc-apq8084",
  3377. .of_match_table = gcc_apq8084_match_table,
  3378. },
  3379. };
  3380. static int __init gcc_apq8084_init(void)
  3381. {
  3382. return platform_driver_register(&gcc_apq8084_driver);
  3383. }
  3384. core_initcall(gcc_apq8084_init);
  3385. static void __exit gcc_apq8084_exit(void)
  3386. {
  3387. platform_driver_unregister(&gcc_apq8084_driver);
  3388. }
  3389. module_exit(gcc_apq8084_exit);
  3390. MODULE_DESCRIPTION("QCOM GCC APQ8084 Driver");
  3391. MODULE_LICENSE("GPL v2");
  3392. MODULE_ALIAS("platform:gcc-apq8084");