common.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/export.h>
  6. #include <linux/module.h>
  7. #include <linux/regmap.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/reset-controller.h>
  11. #include <linux/of.h>
  12. #include "common.h"
  13. #include "clk-rcg.h"
  14. #include "clk-regmap.h"
  15. #include "reset.h"
  16. #include "gdsc.h"
  17. struct qcom_cc {
  18. struct qcom_reset_controller reset;
  19. struct clk_regmap **rclks;
  20. size_t num_rclks;
  21. };
  22. const
  23. struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, unsigned long rate)
  24. {
  25. if (!f)
  26. return NULL;
  27. for (; f->freq; f++)
  28. if (rate <= f->freq)
  29. return f;
  30. /* Default to our fastest rate */
  31. return f - 1;
  32. }
  33. EXPORT_SYMBOL_GPL(qcom_find_freq);
  34. const struct freq_tbl *qcom_find_freq_floor(const struct freq_tbl *f,
  35. unsigned long rate)
  36. {
  37. const struct freq_tbl *best = NULL;
  38. for ( ; f->freq; f++) {
  39. if (rate >= f->freq)
  40. best = f;
  41. else
  42. break;
  43. }
  44. return best;
  45. }
  46. EXPORT_SYMBOL_GPL(qcom_find_freq_floor);
  47. int qcom_find_src_index(struct clk_hw *hw, const struct parent_map *map, u8 src)
  48. {
  49. int i, num_parents = clk_hw_get_num_parents(hw);
  50. for (i = 0; i < num_parents; i++)
  51. if (src == map[i].src)
  52. return i;
  53. return -ENOENT;
  54. }
  55. EXPORT_SYMBOL_GPL(qcom_find_src_index);
  56. struct regmap *
  57. qcom_cc_map(struct platform_device *pdev, const struct qcom_cc_desc *desc)
  58. {
  59. void __iomem *base;
  60. struct resource *res;
  61. struct device *dev = &pdev->dev;
  62. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  63. base = devm_ioremap_resource(dev, res);
  64. if (IS_ERR(base))
  65. return ERR_CAST(base);
  66. return devm_regmap_init_mmio(dev, base, desc->config);
  67. }
  68. EXPORT_SYMBOL_GPL(qcom_cc_map);
  69. void
  70. qcom_pll_set_fsm_mode(struct regmap *map, u32 reg, u8 bias_count, u8 lock_count)
  71. {
  72. u32 val;
  73. u32 mask;
  74. /* De-assert reset to FSM */
  75. regmap_update_bits(map, reg, PLL_VOTE_FSM_RESET, 0);
  76. /* Program bias count and lock count */
  77. val = bias_count << PLL_BIAS_COUNT_SHIFT |
  78. lock_count << PLL_LOCK_COUNT_SHIFT;
  79. mask = PLL_BIAS_COUNT_MASK << PLL_BIAS_COUNT_SHIFT;
  80. mask |= PLL_LOCK_COUNT_MASK << PLL_LOCK_COUNT_SHIFT;
  81. regmap_update_bits(map, reg, mask, val);
  82. /* Enable PLL FSM voting */
  83. regmap_update_bits(map, reg, PLL_VOTE_FSM_ENA, PLL_VOTE_FSM_ENA);
  84. }
  85. EXPORT_SYMBOL_GPL(qcom_pll_set_fsm_mode);
  86. static void qcom_cc_gdsc_unregister(void *data)
  87. {
  88. gdsc_unregister(data);
  89. }
  90. /*
  91. * Backwards compatibility with old DTs. Register a pass-through factor 1/1
  92. * clock to translate 'path' clk into 'name' clk and register the 'path'
  93. * clk as a fixed rate clock if it isn't present.
  94. */
  95. static int _qcom_cc_register_board_clk(struct device *dev, const char *path,
  96. const char *name, unsigned long rate,
  97. bool add_factor)
  98. {
  99. struct device_node *node = NULL;
  100. struct device_node *clocks_node;
  101. struct clk_fixed_factor *factor;
  102. struct clk_fixed_rate *fixed;
  103. struct clk_init_data init_data = { };
  104. int ret;
  105. clocks_node = of_find_node_by_path("/clocks");
  106. if (clocks_node) {
  107. node = of_get_child_by_name(clocks_node, path);
  108. of_node_put(clocks_node);
  109. }
  110. if (!node) {
  111. fixed = devm_kzalloc(dev, sizeof(*fixed), GFP_KERNEL);
  112. if (!fixed)
  113. return -EINVAL;
  114. fixed->fixed_rate = rate;
  115. fixed->hw.init = &init_data;
  116. init_data.name = path;
  117. init_data.ops = &clk_fixed_rate_ops;
  118. ret = devm_clk_hw_register(dev, &fixed->hw);
  119. if (ret)
  120. return ret;
  121. }
  122. of_node_put(node);
  123. if (add_factor) {
  124. factor = devm_kzalloc(dev, sizeof(*factor), GFP_KERNEL);
  125. if (!factor)
  126. return -EINVAL;
  127. factor->mult = factor->div = 1;
  128. factor->hw.init = &init_data;
  129. init_data.name = name;
  130. init_data.parent_names = &path;
  131. init_data.num_parents = 1;
  132. init_data.flags = 0;
  133. init_data.ops = &clk_fixed_factor_ops;
  134. ret = devm_clk_hw_register(dev, &factor->hw);
  135. if (ret)
  136. return ret;
  137. }
  138. return 0;
  139. }
  140. int qcom_cc_register_board_clk(struct device *dev, const char *path,
  141. const char *name, unsigned long rate)
  142. {
  143. bool add_factor = true;
  144. /*
  145. * TODO: The RPM clock driver currently does not support the xo clock.
  146. * When xo is added to the RPM clock driver, we should change this
  147. * function to skip registration of xo factor clocks.
  148. */
  149. return _qcom_cc_register_board_clk(dev, path, name, rate, add_factor);
  150. }
  151. EXPORT_SYMBOL_GPL(qcom_cc_register_board_clk);
  152. int qcom_cc_register_sleep_clk(struct device *dev)
  153. {
  154. return _qcom_cc_register_board_clk(dev, "sleep_clk", "sleep_clk_src",
  155. 32768, true);
  156. }
  157. EXPORT_SYMBOL_GPL(qcom_cc_register_sleep_clk);
  158. /* Drop 'protected-clocks' from the list of clocks to register */
  159. static void qcom_cc_drop_protected(struct device *dev, struct qcom_cc *cc)
  160. {
  161. struct device_node *np = dev->of_node;
  162. struct property *prop;
  163. const __be32 *p;
  164. u32 i;
  165. of_property_for_each_u32(np, "protected-clocks", prop, p, i) {
  166. if (i >= cc->num_rclks)
  167. continue;
  168. cc->rclks[i] = NULL;
  169. }
  170. }
  171. static struct clk_hw *qcom_cc_clk_hw_get(struct of_phandle_args *clkspec,
  172. void *data)
  173. {
  174. struct qcom_cc *cc = data;
  175. unsigned int idx = clkspec->args[0];
  176. if (idx >= cc->num_rclks) {
  177. pr_err("%s: invalid index %u\n", __func__, idx);
  178. return ERR_PTR(-EINVAL);
  179. }
  180. return cc->rclks[idx] ? &cc->rclks[idx]->hw : ERR_PTR(-ENOENT);
  181. }
  182. int qcom_cc_really_probe(struct platform_device *pdev,
  183. const struct qcom_cc_desc *desc, struct regmap *regmap)
  184. {
  185. int i, ret;
  186. struct device *dev = &pdev->dev;
  187. struct qcom_reset_controller *reset;
  188. struct qcom_cc *cc;
  189. struct gdsc_desc *scd;
  190. size_t num_clks = desc->num_clks;
  191. struct clk_regmap **rclks = desc->clks;
  192. cc = devm_kzalloc(dev, sizeof(*cc), GFP_KERNEL);
  193. if (!cc)
  194. return -ENOMEM;
  195. reset = &cc->reset;
  196. reset->rcdev.of_node = dev->of_node;
  197. reset->rcdev.ops = &qcom_reset_ops;
  198. reset->rcdev.owner = dev->driver->owner;
  199. reset->rcdev.nr_resets = desc->num_resets;
  200. reset->regmap = regmap;
  201. reset->reset_map = desc->resets;
  202. ret = devm_reset_controller_register(dev, &reset->rcdev);
  203. if (ret)
  204. return ret;
  205. if (desc->gdscs && desc->num_gdscs) {
  206. scd = devm_kzalloc(dev, sizeof(*scd), GFP_KERNEL);
  207. if (!scd)
  208. return -ENOMEM;
  209. scd->dev = dev;
  210. scd->scs = desc->gdscs;
  211. scd->num = desc->num_gdscs;
  212. ret = gdsc_register(scd, &reset->rcdev, regmap);
  213. if (ret)
  214. return ret;
  215. ret = devm_add_action_or_reset(dev, qcom_cc_gdsc_unregister,
  216. scd);
  217. if (ret)
  218. return ret;
  219. }
  220. cc->rclks = rclks;
  221. cc->num_rclks = num_clks;
  222. qcom_cc_drop_protected(dev, cc);
  223. for (i = 0; i < num_clks; i++) {
  224. if (!rclks[i])
  225. continue;
  226. ret = devm_clk_register_regmap(dev, rclks[i]);
  227. if (ret)
  228. return ret;
  229. }
  230. ret = devm_of_clk_add_hw_provider(dev, qcom_cc_clk_hw_get, cc);
  231. if (ret)
  232. return ret;
  233. return 0;
  234. }
  235. EXPORT_SYMBOL_GPL(qcom_cc_really_probe);
  236. int qcom_cc_probe(struct platform_device *pdev, const struct qcom_cc_desc *desc)
  237. {
  238. struct regmap *regmap;
  239. regmap = qcom_cc_map(pdev, desc);
  240. if (IS_ERR(regmap))
  241. return PTR_ERR(regmap);
  242. return qcom_cc_really_probe(pdev, desc, regmap);
  243. }
  244. EXPORT_SYMBOL_GPL(qcom_cc_probe);
  245. MODULE_LICENSE("GPL v2");