clk-rcg.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright (c) 2013, 2018, The Linux Foundation. All rights reserved. */
  3. #ifndef __QCOM_CLK_RCG_H__
  4. #define __QCOM_CLK_RCG_H__
  5. #include <linux/clk-provider.h>
  6. #include "clk-regmap.h"
  7. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  8. struct freq_tbl {
  9. unsigned long freq;
  10. u8 src;
  11. u8 pre_div;
  12. u16 m;
  13. u16 n;
  14. };
  15. /**
  16. * struct mn - M/N:D counter
  17. * @mnctr_en_bit: bit to enable mn counter
  18. * @mnctr_reset_bit: bit to assert mn counter reset
  19. * @mnctr_mode_shift: lowest bit of mn counter mode field
  20. * @n_val_shift: lowest bit of n value field
  21. * @m_val_shift: lowest bit of m value field
  22. * @width: number of bits in m/n/d values
  23. * @reset_in_cc: true if the mnctr_reset_bit is in the CC register
  24. */
  25. struct mn {
  26. u8 mnctr_en_bit;
  27. u8 mnctr_reset_bit;
  28. u8 mnctr_mode_shift;
  29. #define MNCTR_MODE_DUAL 0x2
  30. #define MNCTR_MODE_MASK 0x3
  31. u8 n_val_shift;
  32. u8 m_val_shift;
  33. u8 width;
  34. bool reset_in_cc;
  35. };
  36. /**
  37. * struct pre_div - pre-divider
  38. * @pre_div_shift: lowest bit of pre divider field
  39. * @pre_div_width: number of bits in predivider
  40. */
  41. struct pre_div {
  42. u8 pre_div_shift;
  43. u8 pre_div_width;
  44. };
  45. /**
  46. * struct src_sel - source selector
  47. * @src_sel_shift: lowest bit of source selection field
  48. * @parent_map: map from software's parent index to hardware's src_sel field
  49. */
  50. struct src_sel {
  51. u8 src_sel_shift;
  52. #define SRC_SEL_MASK 0x7
  53. const struct parent_map *parent_map;
  54. };
  55. /**
  56. * struct clk_rcg - root clock generator
  57. *
  58. * @ns_reg: NS register
  59. * @md_reg: MD register
  60. * @mn: mn counter
  61. * @p: pre divider
  62. * @s: source selector
  63. * @freq_tbl: frequency table
  64. * @clkr: regmap clock handle
  65. * @lock: register lock
  66. *
  67. */
  68. struct clk_rcg {
  69. u32 ns_reg;
  70. u32 md_reg;
  71. struct mn mn;
  72. struct pre_div p;
  73. struct src_sel s;
  74. const struct freq_tbl *freq_tbl;
  75. struct clk_regmap clkr;
  76. };
  77. extern const struct clk_ops clk_rcg_ops;
  78. extern const struct clk_ops clk_rcg_bypass_ops;
  79. extern const struct clk_ops clk_rcg_bypass2_ops;
  80. extern const struct clk_ops clk_rcg_pixel_ops;
  81. extern const struct clk_ops clk_rcg_esc_ops;
  82. extern const struct clk_ops clk_rcg_lcc_ops;
  83. #define to_clk_rcg(_hw) container_of(to_clk_regmap(_hw), struct clk_rcg, clkr)
  84. /**
  85. * struct clk_dyn_rcg - root clock generator with glitch free mux
  86. *
  87. * @mux_sel_bit: bit to switch glitch free mux
  88. * @ns_reg: NS0 and NS1 register
  89. * @md_reg: MD0 and MD1 register
  90. * @bank_reg: register to XOR @mux_sel_bit into to switch glitch free mux
  91. * @mn: mn counter (banked)
  92. * @s: source selector (banked)
  93. * @freq_tbl: frequency table
  94. * @clkr: regmap clock handle
  95. * @lock: register lock
  96. *
  97. */
  98. struct clk_dyn_rcg {
  99. u32 ns_reg[2];
  100. u32 md_reg[2];
  101. u32 bank_reg;
  102. u8 mux_sel_bit;
  103. struct mn mn[2];
  104. struct pre_div p[2];
  105. struct src_sel s[2];
  106. const struct freq_tbl *freq_tbl;
  107. struct clk_regmap clkr;
  108. };
  109. extern const struct clk_ops clk_dyn_rcg_ops;
  110. #define to_clk_dyn_rcg(_hw) \
  111. container_of(to_clk_regmap(_hw), struct clk_dyn_rcg, clkr)
  112. /**
  113. * struct clk_rcg2 - root clock generator
  114. *
  115. * @cmd_rcgr: corresponds to *_CMD_RCGR
  116. * @mnd_width: number of bits in m/n/d values
  117. * @hid_width: number of bits in half integer divider
  118. * @safe_src_index: safe src index value
  119. * @parent_map: map from software's parent index to hardware's src_sel field
  120. * @freq_tbl: frequency table
  121. * @clkr: regmap clock handle
  122. *
  123. */
  124. struct clk_rcg2 {
  125. u32 cmd_rcgr;
  126. u8 mnd_width;
  127. u8 hid_width;
  128. u8 safe_src_index;
  129. const struct parent_map *parent_map;
  130. const struct freq_tbl *freq_tbl;
  131. struct clk_regmap clkr;
  132. };
  133. #define to_clk_rcg2(_hw) container_of(to_clk_regmap(_hw), struct clk_rcg2, clkr)
  134. extern const struct clk_ops clk_rcg2_ops;
  135. extern const struct clk_ops clk_rcg2_floor_ops;
  136. extern const struct clk_ops clk_edp_pixel_ops;
  137. extern const struct clk_ops clk_byte_ops;
  138. extern const struct clk_ops clk_byte2_ops;
  139. extern const struct clk_ops clk_pixel_ops;
  140. extern const struct clk_ops clk_gfx3d_ops;
  141. extern const struct clk_ops clk_rcg2_shared_ops;
  142. struct clk_rcg_dfs_data {
  143. struct clk_rcg2 *rcg;
  144. struct clk_init_data *init;
  145. };
  146. #define DEFINE_RCG_DFS(r) \
  147. { .rcg = &r##_src, .init = &r##_init }
  148. extern int qcom_cc_register_rcg_dfs(struct regmap *regmap,
  149. const struct clk_rcg_dfs_data *rcgs,
  150. size_t len);
  151. #endif