clk.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __MACH_MMP_CLK_H
  3. #define __MACH_MMP_CLK_H
  4. #include <linux/clk-provider.h>
  5. #include <linux/clkdev.h>
  6. #define APBC_NO_BUS_CTRL BIT(0)
  7. #define APBC_POWER_CTRL BIT(1)
  8. /* Clock type "factor" */
  9. struct mmp_clk_factor_masks {
  10. unsigned int factor;
  11. unsigned int num_mask;
  12. unsigned int den_mask;
  13. unsigned int num_shift;
  14. unsigned int den_shift;
  15. };
  16. struct mmp_clk_factor_tbl {
  17. unsigned int num;
  18. unsigned int den;
  19. };
  20. struct mmp_clk_factor {
  21. struct clk_hw hw;
  22. void __iomem *base;
  23. struct mmp_clk_factor_masks *masks;
  24. struct mmp_clk_factor_tbl *ftbl;
  25. unsigned int ftbl_cnt;
  26. spinlock_t *lock;
  27. };
  28. extern struct clk *mmp_clk_register_factor(const char *name,
  29. const char *parent_name, unsigned long flags,
  30. void __iomem *base, struct mmp_clk_factor_masks *masks,
  31. struct mmp_clk_factor_tbl *ftbl, unsigned int ftbl_cnt,
  32. spinlock_t *lock);
  33. /* Clock type "mix" */
  34. #define MMP_CLK_BITS_MASK(width, shift) \
  35. (((1 << (width)) - 1) << (shift))
  36. #define MMP_CLK_BITS_GET_VAL(data, width, shift) \
  37. ((data & MMP_CLK_BITS_MASK(width, shift)) >> (shift))
  38. #define MMP_CLK_BITS_SET_VAL(val, width, shift) \
  39. (((val) << (shift)) & MMP_CLK_BITS_MASK(width, shift))
  40. enum {
  41. MMP_CLK_MIX_TYPE_V1,
  42. MMP_CLK_MIX_TYPE_V2,
  43. MMP_CLK_MIX_TYPE_V3,
  44. };
  45. /* The register layout */
  46. struct mmp_clk_mix_reg_info {
  47. void __iomem *reg_clk_ctrl;
  48. void __iomem *reg_clk_sel;
  49. u8 width_div;
  50. u8 shift_div;
  51. u8 width_mux;
  52. u8 shift_mux;
  53. u8 bit_fc;
  54. };
  55. /* The suggested clock table from user. */
  56. struct mmp_clk_mix_clk_table {
  57. unsigned long rate;
  58. u8 parent_index;
  59. unsigned int divisor;
  60. unsigned int valid;
  61. };
  62. struct mmp_clk_mix_config {
  63. struct mmp_clk_mix_reg_info reg_info;
  64. struct mmp_clk_mix_clk_table *table;
  65. unsigned int table_size;
  66. u32 *mux_table;
  67. struct clk_div_table *div_table;
  68. u8 div_flags;
  69. u8 mux_flags;
  70. };
  71. struct mmp_clk_mix {
  72. struct clk_hw hw;
  73. struct mmp_clk_mix_reg_info reg_info;
  74. struct mmp_clk_mix_clk_table *table;
  75. u32 *mux_table;
  76. struct clk_div_table *div_table;
  77. unsigned int table_size;
  78. u8 div_flags;
  79. u8 mux_flags;
  80. unsigned int type;
  81. spinlock_t *lock;
  82. };
  83. extern const struct clk_ops mmp_clk_mix_ops;
  84. extern struct clk *mmp_clk_register_mix(struct device *dev,
  85. const char *name,
  86. const char **parent_names,
  87. u8 num_parents,
  88. unsigned long flags,
  89. struct mmp_clk_mix_config *config,
  90. spinlock_t *lock);
  91. /* Clock type "gate". MMP private gate */
  92. #define MMP_CLK_GATE_NEED_DELAY BIT(0)
  93. struct mmp_clk_gate {
  94. struct clk_hw hw;
  95. void __iomem *reg;
  96. u32 mask;
  97. u32 val_enable;
  98. u32 val_disable;
  99. unsigned int flags;
  100. spinlock_t *lock;
  101. };
  102. extern const struct clk_ops mmp_clk_gate_ops;
  103. extern struct clk *mmp_clk_register_gate(struct device *dev, const char *name,
  104. const char *parent_name, unsigned long flags,
  105. void __iomem *reg, u32 mask, u32 val_enable,
  106. u32 val_disable, unsigned int gate_flags,
  107. spinlock_t *lock);
  108. extern struct clk *mmp_clk_register_pll2(const char *name,
  109. const char *parent_name, unsigned long flags);
  110. extern struct clk *mmp_clk_register_apbc(const char *name,
  111. const char *parent_name, void __iomem *base,
  112. unsigned int delay, unsigned int apbc_flags, spinlock_t *lock);
  113. extern struct clk *mmp_clk_register_apmu(const char *name,
  114. const char *parent_name, void __iomem *base, u32 enable_mask,
  115. spinlock_t *lock);
  116. struct mmp_clk_unit {
  117. unsigned int nr_clks;
  118. struct clk **clk_table;
  119. struct clk_onecell_data clk_data;
  120. };
  121. struct mmp_param_fixed_rate_clk {
  122. unsigned int id;
  123. char *name;
  124. const char *parent_name;
  125. unsigned long flags;
  126. unsigned long fixed_rate;
  127. };
  128. void mmp_register_fixed_rate_clks(struct mmp_clk_unit *unit,
  129. struct mmp_param_fixed_rate_clk *clks,
  130. int size);
  131. struct mmp_param_fixed_factor_clk {
  132. unsigned int id;
  133. char *name;
  134. const char *parent_name;
  135. unsigned long mult;
  136. unsigned long div;
  137. unsigned long flags;
  138. };
  139. void mmp_register_fixed_factor_clks(struct mmp_clk_unit *unit,
  140. struct mmp_param_fixed_factor_clk *clks,
  141. int size);
  142. struct mmp_param_general_gate_clk {
  143. unsigned int id;
  144. const char *name;
  145. const char *parent_name;
  146. unsigned long flags;
  147. unsigned long offset;
  148. u8 bit_idx;
  149. u8 gate_flags;
  150. spinlock_t *lock;
  151. };
  152. void mmp_register_general_gate_clks(struct mmp_clk_unit *unit,
  153. struct mmp_param_general_gate_clk *clks,
  154. void __iomem *base, int size);
  155. struct mmp_param_gate_clk {
  156. unsigned int id;
  157. char *name;
  158. const char *parent_name;
  159. unsigned long flags;
  160. unsigned long offset;
  161. u32 mask;
  162. u32 val_enable;
  163. u32 val_disable;
  164. unsigned int gate_flags;
  165. spinlock_t *lock;
  166. };
  167. void mmp_register_gate_clks(struct mmp_clk_unit *unit,
  168. struct mmp_param_gate_clk *clks,
  169. void __iomem *base, int size);
  170. struct mmp_param_mux_clk {
  171. unsigned int id;
  172. char *name;
  173. const char **parent_name;
  174. u8 num_parents;
  175. unsigned long flags;
  176. unsigned long offset;
  177. u8 shift;
  178. u8 width;
  179. u8 mux_flags;
  180. spinlock_t *lock;
  181. };
  182. void mmp_register_mux_clks(struct mmp_clk_unit *unit,
  183. struct mmp_param_mux_clk *clks,
  184. void __iomem *base, int size);
  185. struct mmp_param_div_clk {
  186. unsigned int id;
  187. char *name;
  188. const char *parent_name;
  189. unsigned long flags;
  190. unsigned long offset;
  191. u8 shift;
  192. u8 width;
  193. u8 div_flags;
  194. spinlock_t *lock;
  195. };
  196. void mmp_register_div_clks(struct mmp_clk_unit *unit,
  197. struct mmp_param_div_clk *clks,
  198. void __iomem *base, int size);
  199. #define DEFINE_MIX_REG_INFO(w_d, s_d, w_m, s_m, fc) \
  200. { \
  201. .width_div = (w_d), \
  202. .shift_div = (s_d), \
  203. .width_mux = (w_m), \
  204. .shift_mux = (s_m), \
  205. .bit_fc = (fc), \
  206. }
  207. void mmp_clk_init(struct device_node *np, struct mmp_clk_unit *unit,
  208. int nr_clks);
  209. void mmp_clk_add(struct mmp_clk_unit *unit, unsigned int id,
  210. struct clk *clk);
  211. #endif