clk-mt2701.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Shunli Wang <shunli.wang@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk-provider.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_device.h>
  18. #include <linux/platform_device.h>
  19. #include "clk-mtk.h"
  20. #include "clk-gate.h"
  21. #include "clk-cpumux.h"
  22. #include <dt-bindings/clock/mt2701-clk.h>
  23. /*
  24. * For some clocks, we don't care what their actual rates are. And these
  25. * clocks may change their rate on different products or different scenarios.
  26. * So we model these clocks' rate as 0, to denote it's not an actual rate.
  27. */
  28. #define DUMMY_RATE 0
  29. static DEFINE_SPINLOCK(mt2701_clk_lock);
  30. static const struct mtk_fixed_clk top_fixed_clks[] = {
  31. FIXED_CLK(CLK_TOP_DPI, "dpi_ck", "clk26m",
  32. 108 * MHZ),
  33. FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", "clk26m",
  34. 400 * MHZ),
  35. FIXED_CLK(CLK_TOP_VENCPLL, "vencpll_ck", "clk26m",
  36. 295750000),
  37. FIXED_CLK(CLK_TOP_HDMI_0_PIX340M, "hdmi_0_pix340m", "clk26m",
  38. 340 * MHZ),
  39. FIXED_CLK(CLK_TOP_HDMI_0_DEEP340M, "hdmi_0_deep340m", "clk26m",
  40. 340 * MHZ),
  41. FIXED_CLK(CLK_TOP_HDMI_0_PLL340M, "hdmi_0_pll340m", "clk26m",
  42. 340 * MHZ),
  43. FIXED_CLK(CLK_TOP_HADDS2_FB, "hadds2_fbclk", "clk26m",
  44. 27 * MHZ),
  45. FIXED_CLK(CLK_TOP_WBG_DIG_416M, "wbg_dig_ck_416m", "clk26m",
  46. 416 * MHZ),
  47. FIXED_CLK(CLK_TOP_DSI0_LNTC_DSI, "dsi0_lntc_dsi", "clk26m",
  48. 143 * MHZ),
  49. FIXED_CLK(CLK_TOP_HDMI_SCL_RX, "hdmi_scl_rx", "clk26m",
  50. 27 * MHZ),
  51. FIXED_CLK(CLK_TOP_AUD_EXT1, "aud_ext1", "clk26m",
  52. DUMMY_RATE),
  53. FIXED_CLK(CLK_TOP_AUD_EXT2, "aud_ext2", "clk26m",
  54. DUMMY_RATE),
  55. FIXED_CLK(CLK_TOP_NFI1X_PAD, "nfi1x_pad", "clk26m",
  56. DUMMY_RATE),
  57. };
  58. static const struct mtk_fixed_factor top_fixed_divs[] = {
  59. FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1, 1),
  60. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
  61. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
  62. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
  63. FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
  64. FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
  65. FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1, 4),
  66. FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1, 8),
  67. FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1, 16),
  68. FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1, 2),
  69. FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1, 4),
  70. FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "syspll_d3", 1, 8),
  71. FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
  72. FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1, 4),
  73. FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1, 2),
  74. FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1, 4),
  75. FACTOR(CLK_TOP_UNIVPLL, "univpll_ck", "univpll", 1, 1),
  76. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
  77. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
  78. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
  79. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
  80. FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll", 1, 26),
  81. FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univpll", 1, 52),
  82. FACTOR(CLK_TOP_UNIVPLL_D108, "univpll_d108", "univpll", 1, 108),
  83. FACTOR(CLK_TOP_USB_PHY48M, "usb_phy48m_ck", "univpll", 1, 26),
  84. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
  85. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1, 4),
  86. FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_d2", 1, 8),
  87. FACTOR(CLK_TOP_8BDAC, "8bdac_ck", "univpll_d2", 1, 1),
  88. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1, 2),
  89. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1, 4),
  90. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1, 8),
  91. FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll_d3", 1, 16),
  92. FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll_d3", 1, 32),
  93. FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1, 2),
  94. FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1, 4),
  95. FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univpll_d5", 1, 8),
  96. FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
  97. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  98. FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
  99. FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8),
  100. FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
  101. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  102. FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "dmpll_ck", 1, 2),
  103. FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "dmpll_ck", 1, 4),
  104. FACTOR(CLK_TOP_DMPLL_X2, "dmpll_x2", "dmpll_ck", 1, 1),
  105. FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1, 1),
  106. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll", 1, 2),
  107. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
  108. FACTOR(CLK_TOP_VDECPLL, "vdecpll_ck", "vdecpll", 1, 1),
  109. FACTOR(CLK_TOP_TVD2PLL, "tvd2pll_ck", "tvd2pll", 1, 1),
  110. FACTOR(CLK_TOP_TVD2PLL_D2, "tvd2pll_d2", "tvd2pll", 1, 2),
  111. FACTOR(CLK_TOP_MIPIPLL, "mipipll", "dpi_ck", 1, 1),
  112. FACTOR(CLK_TOP_MIPIPLL_D2, "mipipll_d2", "dpi_ck", 1, 2),
  113. FACTOR(CLK_TOP_MIPIPLL_D4, "mipipll_d4", "dpi_ck", 1, 4),
  114. FACTOR(CLK_TOP_HDMIPLL, "hdmipll_ck", "hdmitx_dig_cts", 1, 1),
  115. FACTOR(CLK_TOP_HDMIPLL_D2, "hdmipll_d2", "hdmitx_dig_cts", 1, 2),
  116. FACTOR(CLK_TOP_HDMIPLL_D3, "hdmipll_d3", "hdmitx_dig_cts", 1, 3),
  117. FACTOR(CLK_TOP_ARMPLL_1P3G, "armpll_1p3g_ck", "armpll", 1, 1),
  118. FACTOR(CLK_TOP_AUDPLL, "audpll", "audpll_sel", 1, 1),
  119. FACTOR(CLK_TOP_AUDPLL_D4, "audpll_d4", "audpll_sel", 1, 4),
  120. FACTOR(CLK_TOP_AUDPLL_D8, "audpll_d8", "audpll_sel", 1, 8),
  121. FACTOR(CLK_TOP_AUDPLL_D16, "audpll_d16", "audpll_sel", 1, 16),
  122. FACTOR(CLK_TOP_AUDPLL_D24, "audpll_d24", "audpll_sel", 1, 24),
  123. FACTOR(CLK_TOP_AUD1PLL_98M, "aud1pll_98m_ck", "aud1pll", 1, 3),
  124. FACTOR(CLK_TOP_AUD2PLL_90M, "aud2pll_90m_ck", "aud2pll", 1, 3),
  125. FACTOR(CLK_TOP_HADDS2PLL_98M, "hadds2pll_98m", "hadds2pll", 1, 3),
  126. FACTOR(CLK_TOP_HADDS2PLL_294M, "hadds2pll_294m", "hadds2pll", 1, 1),
  127. FACTOR(CLK_TOP_ETHPLL_500M, "ethpll_500m_ck", "ethpll", 1, 1),
  128. FACTOR(CLK_TOP_CLK26M_D8, "clk26m_d8", "clk26m", 1, 8),
  129. FACTOR(CLK_TOP_32K_INTERNAL, "32k_internal", "clk26m", 1, 793),
  130. FACTOR(CLK_TOP_32K_EXTERNAL, "32k_external", "rtc32k", 1, 1),
  131. FACTOR(CLK_TOP_AXISEL_D4, "axisel_d4", "axi_sel", 1, 4),
  132. };
  133. static const char * const axi_parents[] = {
  134. "clk26m",
  135. "syspll1_d2",
  136. "syspll_d5",
  137. "syspll1_d4",
  138. "univpll_d5",
  139. "univpll2_d2",
  140. "mmpll_d2",
  141. "dmpll_d2"
  142. };
  143. static const char * const mem_parents[] = {
  144. "clk26m",
  145. "dmpll_ck"
  146. };
  147. static const char * const ddrphycfg_parents[] = {
  148. "clk26m",
  149. "syspll1_d8"
  150. };
  151. static const char * const mm_parents[] = {
  152. "clk26m",
  153. "vencpll_ck",
  154. "syspll1_d2",
  155. "syspll1_d4",
  156. "univpll_d5",
  157. "univpll1_d2",
  158. "univpll2_d2",
  159. "dmpll_ck"
  160. };
  161. static const char * const pwm_parents[] = {
  162. "clk26m",
  163. "univpll2_d4",
  164. "univpll3_d2",
  165. "univpll1_d4",
  166. };
  167. static const char * const vdec_parents[] = {
  168. "clk26m",
  169. "vdecpll_ck",
  170. "syspll_d5",
  171. "syspll1_d4",
  172. "univpll_d5",
  173. "univpll2_d2",
  174. "vencpll_ck",
  175. "msdcpll_d2",
  176. "mmpll_d2"
  177. };
  178. static const char * const mfg_parents[] = {
  179. "clk26m",
  180. "mmpll_ck",
  181. "dmpll_x2_ck",
  182. "msdcpll_ck",
  183. "clk26m",
  184. "syspll_d3",
  185. "univpll_d3",
  186. "univpll1_d2"
  187. };
  188. static const char * const camtg_parents[] = {
  189. "clk26m",
  190. "univpll_d26",
  191. "univpll2_d2",
  192. "syspll3_d2",
  193. "syspll3_d4",
  194. "msdcpll_d2",
  195. "mmpll_d2"
  196. };
  197. static const char * const uart_parents[] = {
  198. "clk26m",
  199. "univpll2_d8"
  200. };
  201. static const char * const spi_parents[] = {
  202. "clk26m",
  203. "syspll3_d2",
  204. "syspll4_d2",
  205. "univpll2_d4",
  206. "univpll1_d8"
  207. };
  208. static const char * const usb20_parents[] = {
  209. "clk26m",
  210. "univpll1_d8",
  211. "univpll3_d4"
  212. };
  213. static const char * const msdc30_parents[] = {
  214. "clk26m",
  215. "msdcpll_d2",
  216. "syspll2_d2",
  217. "syspll1_d4",
  218. "univpll1_d4",
  219. "univpll2_d4"
  220. };
  221. static const char * const aud_intbus_parents[] = {
  222. "clk26m",
  223. "syspll1_d4",
  224. "syspll3_d2",
  225. "syspll4_d2",
  226. "univpll3_d2",
  227. "univpll2_d4"
  228. };
  229. static const char * const pmicspi_parents[] = {
  230. "clk26m",
  231. "syspll1_d8",
  232. "syspll2_d4",
  233. "syspll4_d2",
  234. "syspll3_d4",
  235. "syspll2_d8",
  236. "syspll1_d16",
  237. "univpll3_d4",
  238. "univpll_d26",
  239. "dmpll_d2",
  240. "dmpll_d4"
  241. };
  242. static const char * const scp_parents[] = {
  243. "clk26m",
  244. "syspll1_d8",
  245. "dmpll_d2",
  246. "dmpll_d4"
  247. };
  248. static const char * const dpi0_parents[] = {
  249. "clk26m",
  250. "mipipll",
  251. "mipipll_d2",
  252. "mipipll_d4",
  253. "clk26m",
  254. "tvdpll_ck",
  255. "tvdpll_d2",
  256. "tvdpll_d4"
  257. };
  258. static const char * const dpi1_parents[] = {
  259. "clk26m",
  260. "tvdpll_ck",
  261. "tvdpll_d2",
  262. "tvdpll_d4"
  263. };
  264. static const char * const tve_parents[] = {
  265. "clk26m",
  266. "mipipll",
  267. "mipipll_d2",
  268. "mipipll_d4",
  269. "clk26m",
  270. "tvdpll_ck",
  271. "tvdpll_d2",
  272. "tvdpll_d4"
  273. };
  274. static const char * const hdmi_parents[] = {
  275. "clk26m",
  276. "hdmipll_ck",
  277. "hdmipll_d2",
  278. "hdmipll_d3"
  279. };
  280. static const char * const apll_parents[] = {
  281. "clk26m",
  282. "audpll",
  283. "audpll_d4",
  284. "audpll_d8",
  285. "audpll_d16",
  286. "audpll_d24",
  287. "clk26m",
  288. "clk26m"
  289. };
  290. static const char * const rtc_parents[] = {
  291. "32k_internal",
  292. "32k_external",
  293. "clk26m",
  294. "univpll3_d8"
  295. };
  296. static const char * const nfi2x_parents[] = {
  297. "clk26m",
  298. "syspll2_d2",
  299. "syspll_d7",
  300. "univpll3_d2",
  301. "syspll2_d4",
  302. "univpll3_d4",
  303. "syspll4_d4",
  304. "clk26m"
  305. };
  306. static const char * const emmc_hclk_parents[] = {
  307. "clk26m",
  308. "syspll1_d2",
  309. "syspll1_d4",
  310. "syspll2_d2"
  311. };
  312. static const char * const flash_parents[] = {
  313. "clk26m_d8",
  314. "clk26m",
  315. "syspll2_d8",
  316. "syspll3_d4",
  317. "univpll3_d4",
  318. "syspll4_d2",
  319. "syspll2_d4",
  320. "univpll2_d4"
  321. };
  322. static const char * const di_parents[] = {
  323. "clk26m",
  324. "tvd2pll_ck",
  325. "tvd2pll_d2",
  326. "clk26m"
  327. };
  328. static const char * const nr_osd_parents[] = {
  329. "clk26m",
  330. "vencpll_ck",
  331. "syspll1_d2",
  332. "syspll1_d4",
  333. "univpll_d5",
  334. "univpll1_d2",
  335. "univpll2_d2",
  336. "dmpll_ck"
  337. };
  338. static const char * const hdmirx_bist_parents[] = {
  339. "clk26m",
  340. "syspll_d3",
  341. "clk26m",
  342. "syspll1_d16",
  343. "syspll4_d2",
  344. "syspll1_d4",
  345. "vencpll_ck",
  346. "clk26m"
  347. };
  348. static const char * const intdir_parents[] = {
  349. "clk26m",
  350. "mmpll_ck",
  351. "syspll_d2",
  352. "univpll_d2"
  353. };
  354. static const char * const asm_parents[] = {
  355. "clk26m",
  356. "univpll2_d4",
  357. "univpll2_d2",
  358. "syspll_d5"
  359. };
  360. static const char * const ms_card_parents[] = {
  361. "clk26m",
  362. "univpll3_d8",
  363. "syspll4_d4"
  364. };
  365. static const char * const ethif_parents[] = {
  366. "clk26m",
  367. "syspll1_d2",
  368. "syspll_d5",
  369. "syspll1_d4",
  370. "univpll_d5",
  371. "univpll1_d2",
  372. "dmpll_ck",
  373. "dmpll_d2"
  374. };
  375. static const char * const hdmirx_parents[] = {
  376. "clk26m",
  377. "univpll_d52"
  378. };
  379. static const char * const cmsys_parents[] = {
  380. "clk26m",
  381. "syspll1_d2",
  382. "univpll1_d2",
  383. "univpll_d5",
  384. "syspll_d5",
  385. "syspll2_d2",
  386. "syspll1_d4",
  387. "syspll3_d2",
  388. "syspll2_d4",
  389. "syspll1_d8",
  390. "clk26m",
  391. "clk26m",
  392. "clk26m",
  393. "clk26m",
  394. "clk26m"
  395. };
  396. static const char * const clk_8bdac_parents[] = {
  397. "32k_internal",
  398. "8bdac_ck",
  399. "clk26m",
  400. "clk26m"
  401. };
  402. static const char * const aud2dvd_parents[] = {
  403. "a1sys_hp_ck",
  404. "a2sys_hp_ck"
  405. };
  406. static const char * const padmclk_parents[] = {
  407. "clk26m",
  408. "univpll_d26",
  409. "univpll_d52",
  410. "univpll_d108",
  411. "univpll2_d8",
  412. "univpll2_d16",
  413. "univpll2_d32"
  414. };
  415. static const char * const aud_mux_parents[] = {
  416. "clk26m",
  417. "aud1pll_98m_ck",
  418. "aud2pll_90m_ck",
  419. "hadds2pll_98m",
  420. "audio_ext1_ck",
  421. "audio_ext2_ck"
  422. };
  423. static const char * const aud_src_parents[] = {
  424. "aud_mux1_sel",
  425. "aud_mux2_sel"
  426. };
  427. static const char * const cpu_parents[] = {
  428. "clk26m",
  429. "armpll",
  430. "mainpll",
  431. "mmpll"
  432. };
  433. static const struct mtk_composite cpu_muxes[] __initconst = {
  434. MUX(CLK_INFRA_CPUSEL, "infra_cpu_sel", cpu_parents, 0x0000, 2, 2),
  435. };
  436. static const struct mtk_composite top_muxes[] = {
  437. MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
  438. 0x0040, 0, 3, 7, CLK_IS_CRITICAL),
  439. MUX_GATE_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
  440. 0x0040, 8, 1, 15, CLK_IS_CRITICAL),
  441. MUX_GATE_FLAGS(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel",
  442. ddrphycfg_parents, 0x0040, 16, 1, 23, CLK_IS_CRITICAL),
  443. MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents,
  444. 0x0040, 24, 3, 31),
  445. MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
  446. 0x0050, 0, 2, 7),
  447. MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents,
  448. 0x0050, 8, 4, 15),
  449. MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents,
  450. 0x0050, 16, 3, 23),
  451. MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents,
  452. 0x0050, 24, 3, 31),
  453. MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
  454. 0x0060, 0, 1, 7),
  455. MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi_parents,
  456. 0x0060, 8, 3, 15),
  457. MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents,
  458. 0x0060, 16, 2, 23),
  459. MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents,
  460. 0x0060, 24, 3, 31),
  461. MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents,
  462. 0x0070, 0, 3, 7),
  463. MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents,
  464. 0x0070, 8, 3, 15),
  465. MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", msdc30_parents,
  466. 0x0070, 16, 1, 23),
  467. MUX_GATE(CLK_TOP_AUDINTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
  468. 0x0070, 24, 3, 31),
  469. MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
  470. 0x0080, 0, 4, 7),
  471. MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
  472. 0x0080, 8, 2, 15),
  473. MUX_GATE(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents,
  474. 0x0080, 16, 3, 23),
  475. MUX_GATE(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents,
  476. 0x0080, 24, 2, 31),
  477. MUX_GATE(CLK_TOP_TVE_SEL, "tve_sel", tve_parents,
  478. 0x0090, 0, 3, 7),
  479. MUX_GATE(CLK_TOP_HDMI_SEL, "hdmi_sel", hdmi_parents,
  480. 0x0090, 8, 2, 15),
  481. MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents,
  482. 0x0090, 16, 3, 23),
  483. MUX_GATE_FLAGS(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents,
  484. 0x00A0, 0, 2, 7, CLK_IS_CRITICAL),
  485. MUX_GATE(CLK_TOP_NFI2X_SEL, "nfi2x_sel", nfi2x_parents,
  486. 0x00A0, 8, 3, 15),
  487. MUX_GATE(CLK_TOP_EMMC_HCLK_SEL, "emmc_hclk_sel", emmc_hclk_parents,
  488. 0x00A0, 24, 2, 31),
  489. MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents,
  490. 0x00B0, 0, 3, 7),
  491. MUX_GATE(CLK_TOP_DI_SEL, "di_sel", di_parents,
  492. 0x00B0, 8, 2, 15),
  493. MUX_GATE(CLK_TOP_NR_SEL, "nr_sel", nr_osd_parents,
  494. 0x00B0, 16, 3, 23),
  495. MUX_GATE(CLK_TOP_OSD_SEL, "osd_sel", nr_osd_parents,
  496. 0x00B0, 24, 3, 31),
  497. MUX_GATE(CLK_TOP_HDMIRX_BIST_SEL, "hdmirx_bist_sel",
  498. hdmirx_bist_parents, 0x00C0, 0, 3, 7),
  499. MUX_GATE(CLK_TOP_INTDIR_SEL, "intdir_sel", intdir_parents,
  500. 0x00C0, 8, 2, 15),
  501. MUX_GATE(CLK_TOP_ASM_I_SEL, "asm_i_sel", asm_parents,
  502. 0x00C0, 16, 2, 23),
  503. MUX_GATE(CLK_TOP_ASM_M_SEL, "asm_m_sel", asm_parents,
  504. 0x00C0, 24, 3, 31),
  505. MUX_GATE(CLK_TOP_ASM_H_SEL, "asm_h_sel", asm_parents,
  506. 0x00D0, 0, 2, 7),
  507. MUX_GATE(CLK_TOP_MS_CARD_SEL, "ms_card_sel", ms_card_parents,
  508. 0x00D0, 16, 2, 23),
  509. MUX_GATE(CLK_TOP_ETHIF_SEL, "ethif_sel", ethif_parents,
  510. 0x00D0, 24, 3, 31),
  511. MUX_GATE(CLK_TOP_HDMIRX26_24_SEL, "hdmirx26_24_sel", hdmirx_parents,
  512. 0x00E0, 0, 1, 7),
  513. MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents,
  514. 0x00E0, 8, 3, 15),
  515. MUX_GATE(CLK_TOP_CMSYS_SEL, "cmsys_sel", cmsys_parents,
  516. 0x00E0, 16, 4, 23),
  517. MUX_GATE(CLK_TOP_SPI1_SEL, "spi2_sel", spi_parents,
  518. 0x00E0, 24, 3, 31),
  519. MUX_GATE(CLK_TOP_SPI2_SEL, "spi1_sel", spi_parents,
  520. 0x00F0, 0, 3, 7),
  521. MUX_GATE(CLK_TOP_8BDAC_SEL, "8bdac_sel", clk_8bdac_parents,
  522. 0x00F0, 8, 2, 15),
  523. MUX_GATE(CLK_TOP_AUD2DVD_SEL, "aud2dvd_sel", aud2dvd_parents,
  524. 0x00F0, 16, 1, 23),
  525. MUX(CLK_TOP_PADMCLK_SEL, "padmclk_sel", padmclk_parents,
  526. 0x0100, 0, 3),
  527. MUX(CLK_TOP_AUD_MUX1_SEL, "aud_mux1_sel", aud_mux_parents,
  528. 0x012c, 0, 3),
  529. MUX(CLK_TOP_AUD_MUX2_SEL, "aud_mux2_sel", aud_mux_parents,
  530. 0x012c, 3, 3),
  531. MUX(CLK_TOP_AUDPLL_MUX_SEL, "audpll_sel", aud_mux_parents,
  532. 0x012c, 6, 3),
  533. MUX_GATE(CLK_TOP_AUD_K1_SRC_SEL, "aud_k1_src_sel", aud_src_parents,
  534. 0x012c, 15, 1, 23),
  535. MUX_GATE(CLK_TOP_AUD_K2_SRC_SEL, "aud_k2_src_sel", aud_src_parents,
  536. 0x012c, 16, 1, 24),
  537. MUX_GATE(CLK_TOP_AUD_K3_SRC_SEL, "aud_k3_src_sel", aud_src_parents,
  538. 0x012c, 17, 1, 25),
  539. MUX_GATE(CLK_TOP_AUD_K4_SRC_SEL, "aud_k4_src_sel", aud_src_parents,
  540. 0x012c, 18, 1, 26),
  541. MUX_GATE(CLK_TOP_AUD_K5_SRC_SEL, "aud_k5_src_sel", aud_src_parents,
  542. 0x012c, 19, 1, 27),
  543. MUX_GATE(CLK_TOP_AUD_K6_SRC_SEL, "aud_k6_src_sel", aud_src_parents,
  544. 0x012c, 20, 1, 28),
  545. };
  546. static const struct mtk_clk_divider top_adj_divs[] = {
  547. DIV_ADJ(CLK_TOP_AUD_EXTCK1_DIV, "audio_ext1_ck", "aud_ext1",
  548. 0x0120, 0, 8),
  549. DIV_ADJ(CLK_TOP_AUD_EXTCK2_DIV, "audio_ext2_ck", "aud_ext2",
  550. 0x0120, 8, 8),
  551. DIV_ADJ(CLK_TOP_AUD_MUX1_DIV, "aud_mux1_div", "aud_mux1_sel",
  552. 0x0120, 16, 8),
  553. DIV_ADJ(CLK_TOP_AUD_MUX2_DIV, "aud_mux2_div", "aud_mux2_sel",
  554. 0x0120, 24, 8),
  555. DIV_ADJ(CLK_TOP_AUD_K1_SRC_DIV, "aud_k1_src_div", "aud_k1_src_sel",
  556. 0x0124, 0, 8),
  557. DIV_ADJ(CLK_TOP_AUD_K2_SRC_DIV, "aud_k2_src_div", "aud_k2_src_sel",
  558. 0x0124, 8, 8),
  559. DIV_ADJ(CLK_TOP_AUD_K3_SRC_DIV, "aud_k3_src_div", "aud_k3_src_sel",
  560. 0x0124, 16, 8),
  561. DIV_ADJ(CLK_TOP_AUD_K4_SRC_DIV, "aud_k4_src_div", "aud_k4_src_sel",
  562. 0x0124, 24, 8),
  563. DIV_ADJ(CLK_TOP_AUD_K5_SRC_DIV, "aud_k5_src_div", "aud_k5_src_sel",
  564. 0x0128, 0, 8),
  565. DIV_ADJ(CLK_TOP_AUD_K6_SRC_DIV, "aud_k6_src_div", "aud_k6_src_sel",
  566. 0x0128, 8, 8),
  567. };
  568. static const struct mtk_gate_regs top_aud_cg_regs = {
  569. .sta_ofs = 0x012C,
  570. };
  571. #define GATE_TOP_AUD(_id, _name, _parent, _shift) { \
  572. .id = _id, \
  573. .name = _name, \
  574. .parent_name = _parent, \
  575. .regs = &top_aud_cg_regs, \
  576. .shift = _shift, \
  577. .ops = &mtk_clk_gate_ops_no_setclr, \
  578. }
  579. static const struct mtk_gate top_clks[] = {
  580. GATE_TOP_AUD(CLK_TOP_AUD_48K_TIMING, "a1sys_hp_ck", "aud_mux1_div",
  581. 21),
  582. GATE_TOP_AUD(CLK_TOP_AUD_44K_TIMING, "a2sys_hp_ck", "aud_mux2_div",
  583. 22),
  584. GATE_TOP_AUD(CLK_TOP_AUD_I2S1_MCLK, "aud_i2s1_mclk", "aud_k1_src_div",
  585. 23),
  586. GATE_TOP_AUD(CLK_TOP_AUD_I2S2_MCLK, "aud_i2s2_mclk", "aud_k2_src_div",
  587. 24),
  588. GATE_TOP_AUD(CLK_TOP_AUD_I2S3_MCLK, "aud_i2s3_mclk", "aud_k3_src_div",
  589. 25),
  590. GATE_TOP_AUD(CLK_TOP_AUD_I2S4_MCLK, "aud_i2s4_mclk", "aud_k4_src_div",
  591. 26),
  592. GATE_TOP_AUD(CLK_TOP_AUD_I2S5_MCLK, "aud_i2s5_mclk", "aud_k5_src_div",
  593. 27),
  594. GATE_TOP_AUD(CLK_TOP_AUD_I2S6_MCLK, "aud_i2s6_mclk", "aud_k6_src_div",
  595. 28),
  596. };
  597. static int mtk_topckgen_init(struct platform_device *pdev)
  598. {
  599. struct clk_onecell_data *clk_data;
  600. void __iomem *base;
  601. struct device_node *node = pdev->dev.of_node;
  602. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  603. base = devm_ioremap_resource(&pdev->dev, res);
  604. if (IS_ERR(base))
  605. return PTR_ERR(base);
  606. clk_data = mtk_alloc_clk_data(CLK_TOP_NR);
  607. mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
  608. clk_data);
  609. mtk_clk_register_factors(top_fixed_divs, ARRAY_SIZE(top_fixed_divs),
  610. clk_data);
  611. mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes),
  612. base, &mt2701_clk_lock, clk_data);
  613. mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
  614. base, &mt2701_clk_lock, clk_data);
  615. mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
  616. clk_data);
  617. return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  618. }
  619. static const struct mtk_gate_regs infra_cg_regs = {
  620. .set_ofs = 0x0040,
  621. .clr_ofs = 0x0044,
  622. .sta_ofs = 0x0048,
  623. };
  624. #define GATE_ICG(_id, _name, _parent, _shift) { \
  625. .id = _id, \
  626. .name = _name, \
  627. .parent_name = _parent, \
  628. .regs = &infra_cg_regs, \
  629. .shift = _shift, \
  630. .ops = &mtk_clk_gate_ops_setclr, \
  631. }
  632. static const struct mtk_gate infra_clks[] = {
  633. GATE_ICG(CLK_INFRA_DBG, "dbgclk", "axi_sel", 0),
  634. GATE_ICG(CLK_INFRA_SMI, "smi_ck", "mm_sel", 1),
  635. GATE_ICG(CLK_INFRA_QAXI_CM4, "cm4_ck", "axi_sel", 2),
  636. GATE_ICG(CLK_INFRA_AUD_SPLIN_B, "audio_splin_bck", "hadds2pll_294m", 4),
  637. GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "clk26m", 5),
  638. GATE_ICG(CLK_INFRA_EFUSE, "efuse_ck", "clk26m", 6),
  639. GATE_ICG(CLK_INFRA_L2C_SRAM, "l2c_sram_ck", "mm_sel", 7),
  640. GATE_ICG(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
  641. GATE_ICG(CLK_INFRA_CONNMCU, "connsys_bus", "wbg_dig_ck_416m", 12),
  642. GATE_ICG(CLK_INFRA_TRNG, "trng_ck", "axi_sel", 13),
  643. GATE_ICG(CLK_INFRA_RAMBUFIF, "rambufif_ck", "mem_sel", 14),
  644. GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "mem_sel", 15),
  645. GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
  646. GATE_ICG(CLK_INFRA_CEC, "cec_ck", "rtc_sel", 18),
  647. GATE_ICG(CLK_INFRA_IRRX, "irrx_ck", "axi_sel", 19),
  648. GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
  649. GATE_ICG(CLK_INFRA_PMICWRAP, "pmicwrap_ck", "axi_sel", 23),
  650. GATE_ICG(CLK_INFRA_DDCCI, "ddcci_ck", "axi_sel", 24),
  651. };
  652. static const struct mtk_fixed_factor infra_fixed_divs[] = {
  653. FACTOR(CLK_INFRA_CLK_13M, "clk13m", "clk26m", 1, 2),
  654. };
  655. static struct clk_onecell_data *infra_clk_data;
  656. static void __init mtk_infrasys_init_early(struct device_node *node)
  657. {
  658. int r, i;
  659. if (!infra_clk_data) {
  660. infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
  661. for (i = 0; i < CLK_INFRA_NR; i++)
  662. infra_clk_data->clks[i] = ERR_PTR(-EPROBE_DEFER);
  663. }
  664. mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
  665. infra_clk_data);
  666. mtk_clk_register_cpumuxes(node, cpu_muxes, ARRAY_SIZE(cpu_muxes),
  667. infra_clk_data);
  668. r = of_clk_add_provider(node, of_clk_src_onecell_get, infra_clk_data);
  669. if (r)
  670. pr_err("%s(): could not register clock provider: %d\n",
  671. __func__, r);
  672. }
  673. CLK_OF_DECLARE_DRIVER(mtk_infra, "mediatek,mt2701-infracfg",
  674. mtk_infrasys_init_early);
  675. static int mtk_infrasys_init(struct platform_device *pdev)
  676. {
  677. int r, i;
  678. struct device_node *node = pdev->dev.of_node;
  679. if (!infra_clk_data) {
  680. infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
  681. } else {
  682. for (i = 0; i < CLK_INFRA_NR; i++) {
  683. if (infra_clk_data->clks[i] == ERR_PTR(-EPROBE_DEFER))
  684. infra_clk_data->clks[i] = ERR_PTR(-ENOENT);
  685. }
  686. }
  687. mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
  688. infra_clk_data);
  689. mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
  690. infra_clk_data);
  691. r = of_clk_add_provider(node, of_clk_src_onecell_get, infra_clk_data);
  692. if (r)
  693. return r;
  694. mtk_register_reset_controller(node, 2, 0x30);
  695. return 0;
  696. }
  697. static const struct mtk_gate_regs peri0_cg_regs = {
  698. .set_ofs = 0x0008,
  699. .clr_ofs = 0x0010,
  700. .sta_ofs = 0x0018,
  701. };
  702. static const struct mtk_gate_regs peri1_cg_regs = {
  703. .set_ofs = 0x000c,
  704. .clr_ofs = 0x0014,
  705. .sta_ofs = 0x001c,
  706. };
  707. #define GATE_PERI0(_id, _name, _parent, _shift) { \
  708. .id = _id, \
  709. .name = _name, \
  710. .parent_name = _parent, \
  711. .regs = &peri0_cg_regs, \
  712. .shift = _shift, \
  713. .ops = &mtk_clk_gate_ops_setclr, \
  714. }
  715. #define GATE_PERI1(_id, _name, _parent, _shift) { \
  716. .id = _id, \
  717. .name = _name, \
  718. .parent_name = _parent, \
  719. .regs = &peri1_cg_regs, \
  720. .shift = _shift, \
  721. .ops = &mtk_clk_gate_ops_setclr, \
  722. }
  723. static const struct mtk_gate peri_clks[] = {
  724. GATE_PERI0(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 31),
  725. GATE_PERI0(CLK_PERI_ETH, "eth_ck", "clk26m", 30),
  726. GATE_PERI0(CLK_PERI_SPI0, "spi0_ck", "spi0_sel", 29),
  727. GATE_PERI0(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 28),
  728. GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "clk26m", 27),
  729. GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 26),
  730. GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 25),
  731. GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 24),
  732. GATE_PERI0(CLK_PERI_BTIF, "bitif_ck", "axi_sel", 23),
  733. GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 22),
  734. GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 21),
  735. GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 20),
  736. GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 19),
  737. GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 18),
  738. GATE_PERI0(CLK_PERI_MSDC50_3, "msdc50_3_ck", "emmc_hclk_sel", 17),
  739. GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_3_sel", 16),
  740. GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_2_sel", 15),
  741. GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_1_sel", 14),
  742. GATE_PERI0(CLK_PERI_MSDC30_0, "msdc30_0_ck", "msdc30_0_sel", 13),
  743. GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
  744. GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
  745. GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
  746. GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
  747. GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axisel_d4", 8),
  748. GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axisel_d4", 7),
  749. GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axisel_d4", 6),
  750. GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axisel_d4", 5),
  751. GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axisel_d4", 4),
  752. GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axisel_d4", 3),
  753. GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axisel_d4", 2),
  754. GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
  755. GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "nfi2x_sel", 0),
  756. GATE_PERI1(CLK_PERI_FCI, "fci_ck", "ms_card_sel", 11),
  757. GATE_PERI1(CLK_PERI_SPI2, "spi2_ck", "spi2_sel", 10),
  758. GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi1_sel", 9),
  759. GATE_PERI1(CLK_PERI_HOST89_DVD, "host89_dvd_ck", "aud2dvd_sel", 8),
  760. GATE_PERI1(CLK_PERI_HOST89_SPI, "host89_spi_ck", "spi0_sel", 7),
  761. GATE_PERI1(CLK_PERI_HOST89_INT, "host89_int_ck", "axi_sel", 6),
  762. GATE_PERI1(CLK_PERI_FLASH, "flash_ck", "nfi2x_sel", 5),
  763. GATE_PERI1(CLK_PERI_NFI_PAD, "nfi_pad_ck", "nfi1x_pad", 4),
  764. GATE_PERI1(CLK_PERI_NFI_ECC, "nfi_ecc_ck", "nfi1x_pad", 3),
  765. GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "axi_sel", 2),
  766. GATE_PERI1(CLK_PERI_USB_SLV, "usbslv_ck", "axi_sel", 1),
  767. GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 0),
  768. };
  769. static const char * const uart_ck_sel_parents[] = {
  770. "clk26m",
  771. "uart_sel",
  772. };
  773. static const struct mtk_composite peri_muxs[] = {
  774. MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents,
  775. 0x40c, 0, 1),
  776. MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents,
  777. 0x40c, 1, 1),
  778. MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents,
  779. 0x40c, 2, 1),
  780. MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents,
  781. 0x40c, 3, 1),
  782. };
  783. static int mtk_pericfg_init(struct platform_device *pdev)
  784. {
  785. struct clk_onecell_data *clk_data;
  786. void __iomem *base;
  787. int r;
  788. struct device_node *node = pdev->dev.of_node;
  789. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  790. base = devm_ioremap_resource(&pdev->dev, res);
  791. if (IS_ERR(base))
  792. return PTR_ERR(base);
  793. clk_data = mtk_alloc_clk_data(CLK_PERI_NR);
  794. mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
  795. clk_data);
  796. mtk_clk_register_composites(peri_muxs, ARRAY_SIZE(peri_muxs), base,
  797. &mt2701_clk_lock, clk_data);
  798. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  799. if (r)
  800. return r;
  801. mtk_register_reset_controller(node, 2, 0x0);
  802. return 0;
  803. }
  804. #define MT8590_PLL_FMAX (2000 * MHZ)
  805. #define CON0_MT8590_RST_BAR BIT(27)
  806. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, \
  807. _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) { \
  808. .id = _id, \
  809. .name = _name, \
  810. .reg = _reg, \
  811. .pwr_reg = _pwr_reg, \
  812. .en_mask = _en_mask, \
  813. .flags = _flags, \
  814. .rst_bar_mask = CON0_MT8590_RST_BAR, \
  815. .fmax = MT8590_PLL_FMAX, \
  816. .pcwbits = _pcwbits, \
  817. .pd_reg = _pd_reg, \
  818. .pd_shift = _pd_shift, \
  819. .tuner_reg = _tuner_reg, \
  820. .pcw_reg = _pcw_reg, \
  821. .pcw_shift = _pcw_shift, \
  822. }
  823. static const struct mtk_pll_data apmixed_plls[] = {
  824. PLL(CLK_APMIXED_ARMPLL, "armpll", 0x200, 0x20c, 0x80000001,
  825. PLL_AO, 21, 0x204, 24, 0x0, 0x204, 0),
  826. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x210, 0x21c, 0xf0000001,
  827. HAVE_RST_BAR, 21, 0x210, 4, 0x0, 0x214, 0),
  828. PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x220, 0x22c, 0xf3000001,
  829. HAVE_RST_BAR, 7, 0x220, 4, 0x0, 0x224, 14),
  830. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x230, 0x23c, 0x00000001, 0,
  831. 21, 0x230, 4, 0x0, 0x234, 0),
  832. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x240, 0x24c, 0x00000001, 0,
  833. 21, 0x240, 4, 0x0, 0x244, 0),
  834. PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x250, 0x25c, 0x00000001, 0,
  835. 21, 0x250, 4, 0x0, 0x254, 0),
  836. PLL(CLK_APMIXED_AUD1PLL, "aud1pll", 0x270, 0x27c, 0x00000001, 0,
  837. 31, 0x270, 4, 0x0, 0x274, 0),
  838. PLL(CLK_APMIXED_TRGPLL, "trgpll", 0x280, 0x28c, 0x00000001, 0,
  839. 31, 0x280, 4, 0x0, 0x284, 0),
  840. PLL(CLK_APMIXED_ETHPLL, "ethpll", 0x290, 0x29c, 0x00000001, 0,
  841. 31, 0x290, 4, 0x0, 0x294, 0),
  842. PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x2a0, 0x2ac, 0x00000001, 0,
  843. 31, 0x2a0, 4, 0x0, 0x2a4, 0),
  844. PLL(CLK_APMIXED_HADDS2PLL, "hadds2pll", 0x2b0, 0x2bc, 0x00000001, 0,
  845. 31, 0x2b0, 4, 0x0, 0x2b4, 0),
  846. PLL(CLK_APMIXED_AUD2PLL, "aud2pll", 0x2c0, 0x2cc, 0x00000001, 0,
  847. 31, 0x2c0, 4, 0x0, 0x2c4, 0),
  848. PLL(CLK_APMIXED_TVD2PLL, "tvd2pll", 0x2d0, 0x2dc, 0x00000001, 0,
  849. 21, 0x2d0, 4, 0x0, 0x2d4, 0),
  850. };
  851. static const struct mtk_fixed_factor apmixed_fixed_divs[] = {
  852. FACTOR(CLK_APMIXED_HDMI_REF, "hdmi_ref", "tvdpll", 1, 1),
  853. };
  854. static int mtk_apmixedsys_init(struct platform_device *pdev)
  855. {
  856. struct clk_onecell_data *clk_data;
  857. struct device_node *node = pdev->dev.of_node;
  858. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR);
  859. if (!clk_data)
  860. return -ENOMEM;
  861. mtk_clk_register_plls(node, apmixed_plls, ARRAY_SIZE(apmixed_plls),
  862. clk_data);
  863. mtk_clk_register_factors(apmixed_fixed_divs, ARRAY_SIZE(apmixed_fixed_divs),
  864. clk_data);
  865. return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  866. }
  867. static const struct of_device_id of_match_clk_mt2701[] = {
  868. {
  869. .compatible = "mediatek,mt2701-topckgen",
  870. .data = mtk_topckgen_init,
  871. }, {
  872. .compatible = "mediatek,mt2701-infracfg",
  873. .data = mtk_infrasys_init,
  874. }, {
  875. .compatible = "mediatek,mt2701-pericfg",
  876. .data = mtk_pericfg_init,
  877. }, {
  878. .compatible = "mediatek,mt2701-apmixedsys",
  879. .data = mtk_apmixedsys_init,
  880. }, {
  881. /* sentinel */
  882. }
  883. };
  884. static int clk_mt2701_probe(struct platform_device *pdev)
  885. {
  886. int (*clk_init)(struct platform_device *);
  887. int r;
  888. clk_init = of_device_get_match_data(&pdev->dev);
  889. if (!clk_init)
  890. return -EINVAL;
  891. r = clk_init(pdev);
  892. if (r)
  893. dev_err(&pdev->dev,
  894. "could not register clock provider: %s: %d\n",
  895. pdev->name, r);
  896. return r;
  897. }
  898. static struct platform_driver clk_mt2701_drv = {
  899. .probe = clk_mt2701_probe,
  900. .driver = {
  901. .name = "clk-mt2701",
  902. .of_match_table = of_match_clk_mt2701,
  903. },
  904. };
  905. static int __init clk_mt2701_init(void)
  906. {
  907. return platform_driver_register(&clk_mt2701_drv);
  908. }
  909. arch_initcall(clk_mt2701_init);