clk-si5351.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671
  1. /*
  2. * clk-si5351.c: Silicon Laboratories Si5351A/B/C I2C Clock Generator
  3. *
  4. * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
  5. * Rabeeh Khoury <rabeeh@solid-run.com>
  6. *
  7. * References:
  8. * [1] "Si5351A/B/C Data Sheet"
  9. * http://www.silabs.com/Support%20Documents/TechnicalDocs/Si5351.pdf
  10. * [2] "Manually Generating an Si5351 Register Map"
  11. * http://www.silabs.com/Support%20Documents/TechnicalDocs/AN619.pdf
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/clk.h>
  21. #include <linux/clk-provider.h>
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/errno.h>
  25. #include <linux/rational.h>
  26. #include <linux/i2c.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_data/si5351.h>
  29. #include <linux/regmap.h>
  30. #include <linux/slab.h>
  31. #include <linux/string.h>
  32. #include <asm/div64.h>
  33. #include "clk-si5351.h"
  34. struct si5351_driver_data;
  35. struct si5351_parameters {
  36. unsigned long p1;
  37. unsigned long p2;
  38. unsigned long p3;
  39. int valid;
  40. };
  41. struct si5351_hw_data {
  42. struct clk_hw hw;
  43. struct si5351_driver_data *drvdata;
  44. struct si5351_parameters params;
  45. unsigned char num;
  46. };
  47. struct si5351_driver_data {
  48. enum si5351_variant variant;
  49. struct i2c_client *client;
  50. struct regmap *regmap;
  51. struct clk *pxtal;
  52. const char *pxtal_name;
  53. struct clk_hw xtal;
  54. struct clk *pclkin;
  55. const char *pclkin_name;
  56. struct clk_hw clkin;
  57. struct si5351_hw_data pll[2];
  58. struct si5351_hw_data *msynth;
  59. struct si5351_hw_data *clkout;
  60. size_t num_clkout;
  61. };
  62. static const char * const si5351_input_names[] = {
  63. "xtal", "clkin"
  64. };
  65. static const char * const si5351_pll_names[] = {
  66. "si5351_plla", "si5351_pllb", "si5351_vxco"
  67. };
  68. static const char * const si5351_msynth_names[] = {
  69. "ms0", "ms1", "ms2", "ms3", "ms4", "ms5", "ms6", "ms7"
  70. };
  71. static const char * const si5351_clkout_names[] = {
  72. "clk0", "clk1", "clk2", "clk3", "clk4", "clk5", "clk6", "clk7"
  73. };
  74. /*
  75. * Si5351 i2c regmap
  76. */
  77. static inline u8 si5351_reg_read(struct si5351_driver_data *drvdata, u8 reg)
  78. {
  79. u32 val;
  80. int ret;
  81. ret = regmap_read(drvdata->regmap, reg, &val);
  82. if (ret) {
  83. dev_err(&drvdata->client->dev,
  84. "unable to read from reg%02x\n", reg);
  85. return 0;
  86. }
  87. return (u8)val;
  88. }
  89. static inline int si5351_bulk_read(struct si5351_driver_data *drvdata,
  90. u8 reg, u8 count, u8 *buf)
  91. {
  92. return regmap_bulk_read(drvdata->regmap, reg, buf, count);
  93. }
  94. static inline int si5351_reg_write(struct si5351_driver_data *drvdata,
  95. u8 reg, u8 val)
  96. {
  97. return regmap_write(drvdata->regmap, reg, val);
  98. }
  99. static inline int si5351_bulk_write(struct si5351_driver_data *drvdata,
  100. u8 reg, u8 count, const u8 *buf)
  101. {
  102. return regmap_raw_write(drvdata->regmap, reg, buf, count);
  103. }
  104. static inline int si5351_set_bits(struct si5351_driver_data *drvdata,
  105. u8 reg, u8 mask, u8 val)
  106. {
  107. return regmap_update_bits(drvdata->regmap, reg, mask, val);
  108. }
  109. static inline u8 si5351_msynth_params_address(int num)
  110. {
  111. if (num > 5)
  112. return SI5351_CLK6_PARAMETERS + (num - 6);
  113. return SI5351_CLK0_PARAMETERS + (SI5351_PARAMETERS_LENGTH * num);
  114. }
  115. static void si5351_read_parameters(struct si5351_driver_data *drvdata,
  116. u8 reg, struct si5351_parameters *params)
  117. {
  118. u8 buf[SI5351_PARAMETERS_LENGTH];
  119. switch (reg) {
  120. case SI5351_CLK6_PARAMETERS:
  121. case SI5351_CLK7_PARAMETERS:
  122. buf[0] = si5351_reg_read(drvdata, reg);
  123. params->p1 = buf[0];
  124. params->p2 = 0;
  125. params->p3 = 1;
  126. break;
  127. default:
  128. si5351_bulk_read(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
  129. params->p1 = ((buf[2] & 0x03) << 16) | (buf[3] << 8) | buf[4];
  130. params->p2 = ((buf[5] & 0x0f) << 16) | (buf[6] << 8) | buf[7];
  131. params->p3 = ((buf[5] & 0xf0) << 12) | (buf[0] << 8) | buf[1];
  132. }
  133. params->valid = 1;
  134. }
  135. static void si5351_write_parameters(struct si5351_driver_data *drvdata,
  136. u8 reg, struct si5351_parameters *params)
  137. {
  138. u8 buf[SI5351_PARAMETERS_LENGTH];
  139. switch (reg) {
  140. case SI5351_CLK6_PARAMETERS:
  141. case SI5351_CLK7_PARAMETERS:
  142. buf[0] = params->p1 & 0xff;
  143. si5351_reg_write(drvdata, reg, buf[0]);
  144. break;
  145. default:
  146. buf[0] = ((params->p3 & 0x0ff00) >> 8) & 0xff;
  147. buf[1] = params->p3 & 0xff;
  148. /* save rdiv and divby4 */
  149. buf[2] = si5351_reg_read(drvdata, reg + 2) & ~0x03;
  150. buf[2] |= ((params->p1 & 0x30000) >> 16) & 0x03;
  151. buf[3] = ((params->p1 & 0x0ff00) >> 8) & 0xff;
  152. buf[4] = params->p1 & 0xff;
  153. buf[5] = ((params->p3 & 0xf0000) >> 12) |
  154. ((params->p2 & 0xf0000) >> 16);
  155. buf[6] = ((params->p2 & 0x0ff00) >> 8) & 0xff;
  156. buf[7] = params->p2 & 0xff;
  157. si5351_bulk_write(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
  158. }
  159. }
  160. static bool si5351_regmap_is_volatile(struct device *dev, unsigned int reg)
  161. {
  162. switch (reg) {
  163. case SI5351_DEVICE_STATUS:
  164. case SI5351_INTERRUPT_STATUS:
  165. case SI5351_PLL_RESET:
  166. return true;
  167. }
  168. return false;
  169. }
  170. static bool si5351_regmap_is_writeable(struct device *dev, unsigned int reg)
  171. {
  172. /* reserved registers */
  173. if (reg >= 4 && reg <= 8)
  174. return false;
  175. if (reg >= 10 && reg <= 14)
  176. return false;
  177. if (reg >= 173 && reg <= 176)
  178. return false;
  179. if (reg >= 178 && reg <= 182)
  180. return false;
  181. /* read-only */
  182. if (reg == SI5351_DEVICE_STATUS)
  183. return false;
  184. return true;
  185. }
  186. static const struct regmap_config si5351_regmap_config = {
  187. .reg_bits = 8,
  188. .val_bits = 8,
  189. .cache_type = REGCACHE_RBTREE,
  190. .max_register = 187,
  191. .writeable_reg = si5351_regmap_is_writeable,
  192. .volatile_reg = si5351_regmap_is_volatile,
  193. };
  194. /*
  195. * Si5351 xtal clock input
  196. */
  197. static int si5351_xtal_prepare(struct clk_hw *hw)
  198. {
  199. struct si5351_driver_data *drvdata =
  200. container_of(hw, struct si5351_driver_data, xtal);
  201. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  202. SI5351_XTAL_ENABLE, SI5351_XTAL_ENABLE);
  203. return 0;
  204. }
  205. static void si5351_xtal_unprepare(struct clk_hw *hw)
  206. {
  207. struct si5351_driver_data *drvdata =
  208. container_of(hw, struct si5351_driver_data, xtal);
  209. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  210. SI5351_XTAL_ENABLE, 0);
  211. }
  212. static const struct clk_ops si5351_xtal_ops = {
  213. .prepare = si5351_xtal_prepare,
  214. .unprepare = si5351_xtal_unprepare,
  215. };
  216. /*
  217. * Si5351 clkin clock input (Si5351C only)
  218. */
  219. static int si5351_clkin_prepare(struct clk_hw *hw)
  220. {
  221. struct si5351_driver_data *drvdata =
  222. container_of(hw, struct si5351_driver_data, clkin);
  223. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  224. SI5351_CLKIN_ENABLE, SI5351_CLKIN_ENABLE);
  225. return 0;
  226. }
  227. static void si5351_clkin_unprepare(struct clk_hw *hw)
  228. {
  229. struct si5351_driver_data *drvdata =
  230. container_of(hw, struct si5351_driver_data, clkin);
  231. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  232. SI5351_CLKIN_ENABLE, 0);
  233. }
  234. /*
  235. * CMOS clock source constraints:
  236. * The input frequency range of the PLL is 10Mhz to 40MHz.
  237. * If CLKIN is >40MHz, the input divider must be used.
  238. */
  239. static unsigned long si5351_clkin_recalc_rate(struct clk_hw *hw,
  240. unsigned long parent_rate)
  241. {
  242. struct si5351_driver_data *drvdata =
  243. container_of(hw, struct si5351_driver_data, clkin);
  244. unsigned long rate;
  245. unsigned char idiv;
  246. rate = parent_rate;
  247. if (parent_rate > 160000000) {
  248. idiv = SI5351_CLKIN_DIV_8;
  249. rate /= 8;
  250. } else if (parent_rate > 80000000) {
  251. idiv = SI5351_CLKIN_DIV_4;
  252. rate /= 4;
  253. } else if (parent_rate > 40000000) {
  254. idiv = SI5351_CLKIN_DIV_2;
  255. rate /= 2;
  256. } else {
  257. idiv = SI5351_CLKIN_DIV_1;
  258. }
  259. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
  260. SI5351_CLKIN_DIV_MASK, idiv);
  261. dev_dbg(&drvdata->client->dev, "%s - clkin div = %d, rate = %lu\n",
  262. __func__, (1 << (idiv >> 6)), rate);
  263. return rate;
  264. }
  265. static const struct clk_ops si5351_clkin_ops = {
  266. .prepare = si5351_clkin_prepare,
  267. .unprepare = si5351_clkin_unprepare,
  268. .recalc_rate = si5351_clkin_recalc_rate,
  269. };
  270. /*
  271. * Si5351 vxco clock input (Si5351B only)
  272. */
  273. static int si5351_vxco_prepare(struct clk_hw *hw)
  274. {
  275. struct si5351_hw_data *hwdata =
  276. container_of(hw, struct si5351_hw_data, hw);
  277. dev_warn(&hwdata->drvdata->client->dev, "VXCO currently unsupported\n");
  278. return 0;
  279. }
  280. static void si5351_vxco_unprepare(struct clk_hw *hw)
  281. {
  282. }
  283. static unsigned long si5351_vxco_recalc_rate(struct clk_hw *hw,
  284. unsigned long parent_rate)
  285. {
  286. return 0;
  287. }
  288. static int si5351_vxco_set_rate(struct clk_hw *hw, unsigned long rate,
  289. unsigned long parent)
  290. {
  291. return 0;
  292. }
  293. static const struct clk_ops si5351_vxco_ops = {
  294. .prepare = si5351_vxco_prepare,
  295. .unprepare = si5351_vxco_unprepare,
  296. .recalc_rate = si5351_vxco_recalc_rate,
  297. .set_rate = si5351_vxco_set_rate,
  298. };
  299. /*
  300. * Si5351 pll a/b
  301. *
  302. * Feedback Multisynth Divider Equations [2]
  303. *
  304. * fVCO = fIN * (a + b/c)
  305. *
  306. * with 15 + 0/1048575 <= (a + b/c) <= 90 + 0/1048575 and
  307. * fIN = fXTAL or fIN = fCLKIN/CLKIN_DIV
  308. *
  309. * Feedback Multisynth Register Equations
  310. *
  311. * (1) MSNx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
  312. * (2) MSNx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
  313. * (3) MSNx_P3[19:0] = c
  314. *
  315. * Transposing (2) yields: (4) floor(128 * b/c) = (128 * b / MSNx_P2)/c
  316. *
  317. * Using (4) on (1) yields:
  318. * MSNx_P1 = 128 * a + (128 * b/MSNx_P2)/c - 512
  319. * MSNx_P1 + 512 + MSNx_P2/c = 128 * a + 128 * b/c
  320. *
  321. * a + b/c = (MSNx_P1 + MSNx_P2/MSNx_P3 + 512)/128
  322. * = (MSNx_P1*MSNx_P3 + MSNx_P2 + 512*MSNx_P3)/(128*MSNx_P3)
  323. *
  324. */
  325. static int _si5351_pll_reparent(struct si5351_driver_data *drvdata,
  326. int num, enum si5351_pll_src parent)
  327. {
  328. u8 mask = (num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
  329. if (parent == SI5351_PLL_SRC_DEFAULT)
  330. return 0;
  331. if (num > 2)
  332. return -EINVAL;
  333. if (drvdata->variant != SI5351_VARIANT_C &&
  334. parent != SI5351_PLL_SRC_XTAL)
  335. return -EINVAL;
  336. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE, mask,
  337. (parent == SI5351_PLL_SRC_XTAL) ? 0 : mask);
  338. return 0;
  339. }
  340. static unsigned char si5351_pll_get_parent(struct clk_hw *hw)
  341. {
  342. struct si5351_hw_data *hwdata =
  343. container_of(hw, struct si5351_hw_data, hw);
  344. u8 mask = (hwdata->num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
  345. u8 val;
  346. val = si5351_reg_read(hwdata->drvdata, SI5351_PLL_INPUT_SOURCE);
  347. return (val & mask) ? 1 : 0;
  348. }
  349. static int si5351_pll_set_parent(struct clk_hw *hw, u8 index)
  350. {
  351. struct si5351_hw_data *hwdata =
  352. container_of(hw, struct si5351_hw_data, hw);
  353. if (hwdata->drvdata->variant != SI5351_VARIANT_C &&
  354. index > 0)
  355. return -EPERM;
  356. if (index > 1)
  357. return -EINVAL;
  358. return _si5351_pll_reparent(hwdata->drvdata, hwdata->num,
  359. (index == 0) ? SI5351_PLL_SRC_XTAL :
  360. SI5351_PLL_SRC_CLKIN);
  361. }
  362. static unsigned long si5351_pll_recalc_rate(struct clk_hw *hw,
  363. unsigned long parent_rate)
  364. {
  365. struct si5351_hw_data *hwdata =
  366. container_of(hw, struct si5351_hw_data, hw);
  367. u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
  368. SI5351_PLLB_PARAMETERS;
  369. unsigned long long rate;
  370. if (!hwdata->params.valid)
  371. si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
  372. if (hwdata->params.p3 == 0)
  373. return parent_rate;
  374. /* fVCO = fIN * (P1*P3 + 512*P3 + P2)/(128*P3) */
  375. rate = hwdata->params.p1 * hwdata->params.p3;
  376. rate += 512 * hwdata->params.p3;
  377. rate += hwdata->params.p2;
  378. rate *= parent_rate;
  379. do_div(rate, 128 * hwdata->params.p3);
  380. dev_dbg(&hwdata->drvdata->client->dev,
  381. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
  382. __func__, clk_hw_get_name(hw),
  383. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  384. parent_rate, (unsigned long)rate);
  385. return (unsigned long)rate;
  386. }
  387. static long si5351_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  388. unsigned long *parent_rate)
  389. {
  390. struct si5351_hw_data *hwdata =
  391. container_of(hw, struct si5351_hw_data, hw);
  392. unsigned long rfrac, denom, a, b, c;
  393. unsigned long long lltmp;
  394. if (rate < SI5351_PLL_VCO_MIN)
  395. rate = SI5351_PLL_VCO_MIN;
  396. if (rate > SI5351_PLL_VCO_MAX)
  397. rate = SI5351_PLL_VCO_MAX;
  398. /* determine integer part of feedback equation */
  399. a = rate / *parent_rate;
  400. if (a < SI5351_PLL_A_MIN)
  401. rate = *parent_rate * SI5351_PLL_A_MIN;
  402. if (a > SI5351_PLL_A_MAX)
  403. rate = *parent_rate * SI5351_PLL_A_MAX;
  404. /* find best approximation for b/c = fVCO mod fIN */
  405. denom = 1000 * 1000;
  406. lltmp = rate % (*parent_rate);
  407. lltmp *= denom;
  408. do_div(lltmp, *parent_rate);
  409. rfrac = (unsigned long)lltmp;
  410. b = 0;
  411. c = 1;
  412. if (rfrac)
  413. rational_best_approximation(rfrac, denom,
  414. SI5351_PLL_B_MAX, SI5351_PLL_C_MAX, &b, &c);
  415. /* calculate parameters */
  416. hwdata->params.p3 = c;
  417. hwdata->params.p2 = (128 * b) % c;
  418. hwdata->params.p1 = 128 * a;
  419. hwdata->params.p1 += (128 * b / c);
  420. hwdata->params.p1 -= 512;
  421. /* recalculate rate by fIN * (a + b/c) */
  422. lltmp = *parent_rate;
  423. lltmp *= b;
  424. do_div(lltmp, c);
  425. rate = (unsigned long)lltmp;
  426. rate += *parent_rate * a;
  427. dev_dbg(&hwdata->drvdata->client->dev,
  428. "%s - %s: a = %lu, b = %lu, c = %lu, parent_rate = %lu, rate = %lu\n",
  429. __func__, clk_hw_get_name(hw), a, b, c,
  430. *parent_rate, rate);
  431. return rate;
  432. }
  433. static int si5351_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  434. unsigned long parent_rate)
  435. {
  436. struct si5351_hw_data *hwdata =
  437. container_of(hw, struct si5351_hw_data, hw);
  438. u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
  439. SI5351_PLLB_PARAMETERS;
  440. /* write multisynth parameters */
  441. si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
  442. /* plla/pllb ctrl is in clk6/clk7 ctrl registers */
  443. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_CTRL + hwdata->num,
  444. SI5351_CLK_INTEGER_MODE,
  445. (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
  446. /* Do a pll soft reset on the affected pll */
  447. si5351_reg_write(hwdata->drvdata, SI5351_PLL_RESET,
  448. hwdata->num == 0 ? SI5351_PLL_RESET_A :
  449. SI5351_PLL_RESET_B);
  450. dev_dbg(&hwdata->drvdata->client->dev,
  451. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
  452. __func__, clk_hw_get_name(hw),
  453. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  454. parent_rate, rate);
  455. return 0;
  456. }
  457. static const struct clk_ops si5351_pll_ops = {
  458. .set_parent = si5351_pll_set_parent,
  459. .get_parent = si5351_pll_get_parent,
  460. .recalc_rate = si5351_pll_recalc_rate,
  461. .round_rate = si5351_pll_round_rate,
  462. .set_rate = si5351_pll_set_rate,
  463. };
  464. /*
  465. * Si5351 multisync divider
  466. *
  467. * for fOUT <= 150 MHz:
  468. *
  469. * fOUT = (fIN * (a + b/c)) / CLKOUTDIV
  470. *
  471. * with 6 + 0/1048575 <= (a + b/c) <= 1800 + 0/1048575 and
  472. * fIN = fVCO0, fVCO1
  473. *
  474. * Output Clock Multisynth Register Equations
  475. *
  476. * MSx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
  477. * MSx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
  478. * MSx_P3[19:0] = c
  479. *
  480. * MS[6,7] are integer (P1) divide only, P1 = divide value,
  481. * P2 and P3 are not applicable
  482. *
  483. * for 150MHz < fOUT <= 160MHz:
  484. *
  485. * MSx_P1 = 0, MSx_P2 = 0, MSx_P3 = 1, MSx_INT = 1, MSx_DIVBY4 = 11b
  486. */
  487. static int _si5351_msynth_reparent(struct si5351_driver_data *drvdata,
  488. int num, enum si5351_multisynth_src parent)
  489. {
  490. if (parent == SI5351_MULTISYNTH_SRC_DEFAULT)
  491. return 0;
  492. if (num > 8)
  493. return -EINVAL;
  494. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num, SI5351_CLK_PLL_SELECT,
  495. (parent == SI5351_MULTISYNTH_SRC_VCO0) ? 0 :
  496. SI5351_CLK_PLL_SELECT);
  497. return 0;
  498. }
  499. static unsigned char si5351_msynth_get_parent(struct clk_hw *hw)
  500. {
  501. struct si5351_hw_data *hwdata =
  502. container_of(hw, struct si5351_hw_data, hw);
  503. u8 val;
  504. val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
  505. return (val & SI5351_CLK_PLL_SELECT) ? 1 : 0;
  506. }
  507. static int si5351_msynth_set_parent(struct clk_hw *hw, u8 index)
  508. {
  509. struct si5351_hw_data *hwdata =
  510. container_of(hw, struct si5351_hw_data, hw);
  511. return _si5351_msynth_reparent(hwdata->drvdata, hwdata->num,
  512. (index == 0) ? SI5351_MULTISYNTH_SRC_VCO0 :
  513. SI5351_MULTISYNTH_SRC_VCO1);
  514. }
  515. static unsigned long si5351_msynth_recalc_rate(struct clk_hw *hw,
  516. unsigned long parent_rate)
  517. {
  518. struct si5351_hw_data *hwdata =
  519. container_of(hw, struct si5351_hw_data, hw);
  520. u8 reg = si5351_msynth_params_address(hwdata->num);
  521. unsigned long long rate;
  522. unsigned long m;
  523. if (!hwdata->params.valid)
  524. si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
  525. /*
  526. * multisync0-5: fOUT = (128 * P3 * fIN) / (P1*P3 + P2 + 512*P3)
  527. * multisync6-7: fOUT = fIN / P1
  528. */
  529. rate = parent_rate;
  530. if (hwdata->num > 5) {
  531. m = hwdata->params.p1;
  532. } else if (hwdata->params.p3 == 0) {
  533. return parent_rate;
  534. } else if ((si5351_reg_read(hwdata->drvdata, reg + 2) &
  535. SI5351_OUTPUT_CLK_DIVBY4) == SI5351_OUTPUT_CLK_DIVBY4) {
  536. m = 4;
  537. } else {
  538. rate *= 128 * hwdata->params.p3;
  539. m = hwdata->params.p1 * hwdata->params.p3;
  540. m += hwdata->params.p2;
  541. m += 512 * hwdata->params.p3;
  542. }
  543. if (m == 0)
  544. return 0;
  545. do_div(rate, m);
  546. dev_dbg(&hwdata->drvdata->client->dev,
  547. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, m = %lu, parent_rate = %lu, rate = %lu\n",
  548. __func__, clk_hw_get_name(hw),
  549. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  550. m, parent_rate, (unsigned long)rate);
  551. return (unsigned long)rate;
  552. }
  553. static long si5351_msynth_round_rate(struct clk_hw *hw, unsigned long rate,
  554. unsigned long *parent_rate)
  555. {
  556. struct si5351_hw_data *hwdata =
  557. container_of(hw, struct si5351_hw_data, hw);
  558. unsigned long long lltmp;
  559. unsigned long a, b, c;
  560. int divby4;
  561. /* multisync6-7 can only handle freqencies < 150MHz */
  562. if (hwdata->num >= 6 && rate > SI5351_MULTISYNTH67_MAX_FREQ)
  563. rate = SI5351_MULTISYNTH67_MAX_FREQ;
  564. /* multisync frequency is 1MHz .. 160MHz */
  565. if (rate > SI5351_MULTISYNTH_MAX_FREQ)
  566. rate = SI5351_MULTISYNTH_MAX_FREQ;
  567. if (rate < SI5351_MULTISYNTH_MIN_FREQ)
  568. rate = SI5351_MULTISYNTH_MIN_FREQ;
  569. divby4 = 0;
  570. if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
  571. divby4 = 1;
  572. /* multisync can set pll */
  573. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  574. /*
  575. * find largest integer divider for max
  576. * vco frequency and given target rate
  577. */
  578. if (divby4 == 0) {
  579. lltmp = SI5351_PLL_VCO_MAX;
  580. do_div(lltmp, rate);
  581. a = (unsigned long)lltmp;
  582. } else
  583. a = 4;
  584. b = 0;
  585. c = 1;
  586. *parent_rate = a * rate;
  587. } else if (hwdata->num >= 6) {
  588. /* determine the closest integer divider */
  589. a = DIV_ROUND_CLOSEST(*parent_rate, rate);
  590. if (a < SI5351_MULTISYNTH_A_MIN)
  591. a = SI5351_MULTISYNTH_A_MIN;
  592. if (a > SI5351_MULTISYNTH67_A_MAX)
  593. a = SI5351_MULTISYNTH67_A_MAX;
  594. b = 0;
  595. c = 1;
  596. } else {
  597. unsigned long rfrac, denom;
  598. /* disable divby4 */
  599. if (divby4) {
  600. rate = SI5351_MULTISYNTH_DIVBY4_FREQ;
  601. divby4 = 0;
  602. }
  603. /* determine integer part of divider equation */
  604. a = *parent_rate / rate;
  605. if (a < SI5351_MULTISYNTH_A_MIN)
  606. a = SI5351_MULTISYNTH_A_MIN;
  607. if (a > SI5351_MULTISYNTH_A_MAX)
  608. a = SI5351_MULTISYNTH_A_MAX;
  609. /* find best approximation for b/c = fVCO mod fOUT */
  610. denom = 1000 * 1000;
  611. lltmp = (*parent_rate) % rate;
  612. lltmp *= denom;
  613. do_div(lltmp, rate);
  614. rfrac = (unsigned long)lltmp;
  615. b = 0;
  616. c = 1;
  617. if (rfrac)
  618. rational_best_approximation(rfrac, denom,
  619. SI5351_MULTISYNTH_B_MAX, SI5351_MULTISYNTH_C_MAX,
  620. &b, &c);
  621. }
  622. /* recalculate rate by fOUT = fIN / (a + b/c) */
  623. lltmp = *parent_rate;
  624. lltmp *= c;
  625. do_div(lltmp, a * c + b);
  626. rate = (unsigned long)lltmp;
  627. /* calculate parameters */
  628. if (divby4) {
  629. hwdata->params.p3 = 1;
  630. hwdata->params.p2 = 0;
  631. hwdata->params.p1 = 0;
  632. } else if (hwdata->num >= 6) {
  633. hwdata->params.p3 = 0;
  634. hwdata->params.p2 = 0;
  635. hwdata->params.p1 = a;
  636. } else {
  637. hwdata->params.p3 = c;
  638. hwdata->params.p2 = (128 * b) % c;
  639. hwdata->params.p1 = 128 * a;
  640. hwdata->params.p1 += (128 * b / c);
  641. hwdata->params.p1 -= 512;
  642. }
  643. dev_dbg(&hwdata->drvdata->client->dev,
  644. "%s - %s: a = %lu, b = %lu, c = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
  645. __func__, clk_hw_get_name(hw), a, b, c, divby4,
  646. *parent_rate, rate);
  647. return rate;
  648. }
  649. static int si5351_msynth_set_rate(struct clk_hw *hw, unsigned long rate,
  650. unsigned long parent_rate)
  651. {
  652. struct si5351_hw_data *hwdata =
  653. container_of(hw, struct si5351_hw_data, hw);
  654. u8 reg = si5351_msynth_params_address(hwdata->num);
  655. int divby4 = 0;
  656. /* write multisynth parameters */
  657. si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
  658. if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
  659. divby4 = 1;
  660. /* enable/disable integer mode and divby4 on multisynth0-5 */
  661. if (hwdata->num < 6) {
  662. si5351_set_bits(hwdata->drvdata, reg + 2,
  663. SI5351_OUTPUT_CLK_DIVBY4,
  664. (divby4) ? SI5351_OUTPUT_CLK_DIVBY4 : 0);
  665. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  666. SI5351_CLK_INTEGER_MODE,
  667. (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
  668. }
  669. dev_dbg(&hwdata->drvdata->client->dev,
  670. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
  671. __func__, clk_hw_get_name(hw),
  672. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  673. divby4, parent_rate, rate);
  674. return 0;
  675. }
  676. static const struct clk_ops si5351_msynth_ops = {
  677. .set_parent = si5351_msynth_set_parent,
  678. .get_parent = si5351_msynth_get_parent,
  679. .recalc_rate = si5351_msynth_recalc_rate,
  680. .round_rate = si5351_msynth_round_rate,
  681. .set_rate = si5351_msynth_set_rate,
  682. };
  683. /*
  684. * Si5351 clkout divider
  685. */
  686. static int _si5351_clkout_reparent(struct si5351_driver_data *drvdata,
  687. int num, enum si5351_clkout_src parent)
  688. {
  689. u8 val;
  690. if (num > 8)
  691. return -EINVAL;
  692. switch (parent) {
  693. case SI5351_CLKOUT_SRC_MSYNTH_N:
  694. val = SI5351_CLK_INPUT_MULTISYNTH_N;
  695. break;
  696. case SI5351_CLKOUT_SRC_MSYNTH_0_4:
  697. /* clk0/clk4 can only connect to its own multisync */
  698. if (num == 0 || num == 4)
  699. val = SI5351_CLK_INPUT_MULTISYNTH_N;
  700. else
  701. val = SI5351_CLK_INPUT_MULTISYNTH_0_4;
  702. break;
  703. case SI5351_CLKOUT_SRC_XTAL:
  704. val = SI5351_CLK_INPUT_XTAL;
  705. break;
  706. case SI5351_CLKOUT_SRC_CLKIN:
  707. if (drvdata->variant != SI5351_VARIANT_C)
  708. return -EINVAL;
  709. val = SI5351_CLK_INPUT_CLKIN;
  710. break;
  711. default:
  712. return 0;
  713. }
  714. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
  715. SI5351_CLK_INPUT_MASK, val);
  716. return 0;
  717. }
  718. static int _si5351_clkout_set_drive_strength(
  719. struct si5351_driver_data *drvdata, int num,
  720. enum si5351_drive_strength drive)
  721. {
  722. u8 mask;
  723. if (num > 8)
  724. return -EINVAL;
  725. switch (drive) {
  726. case SI5351_DRIVE_2MA:
  727. mask = SI5351_CLK_DRIVE_STRENGTH_2MA;
  728. break;
  729. case SI5351_DRIVE_4MA:
  730. mask = SI5351_CLK_DRIVE_STRENGTH_4MA;
  731. break;
  732. case SI5351_DRIVE_6MA:
  733. mask = SI5351_CLK_DRIVE_STRENGTH_6MA;
  734. break;
  735. case SI5351_DRIVE_8MA:
  736. mask = SI5351_CLK_DRIVE_STRENGTH_8MA;
  737. break;
  738. default:
  739. return 0;
  740. }
  741. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
  742. SI5351_CLK_DRIVE_STRENGTH_MASK, mask);
  743. return 0;
  744. }
  745. static int _si5351_clkout_set_disable_state(
  746. struct si5351_driver_data *drvdata, int num,
  747. enum si5351_disable_state state)
  748. {
  749. u8 reg = (num < 4) ? SI5351_CLK3_0_DISABLE_STATE :
  750. SI5351_CLK7_4_DISABLE_STATE;
  751. u8 shift = (num < 4) ? (2 * num) : (2 * (num-4));
  752. u8 mask = SI5351_CLK_DISABLE_STATE_MASK << shift;
  753. u8 val;
  754. if (num > 8)
  755. return -EINVAL;
  756. switch (state) {
  757. case SI5351_DISABLE_LOW:
  758. val = SI5351_CLK_DISABLE_STATE_LOW;
  759. break;
  760. case SI5351_DISABLE_HIGH:
  761. val = SI5351_CLK_DISABLE_STATE_HIGH;
  762. break;
  763. case SI5351_DISABLE_FLOATING:
  764. val = SI5351_CLK_DISABLE_STATE_FLOAT;
  765. break;
  766. case SI5351_DISABLE_NEVER:
  767. val = SI5351_CLK_DISABLE_STATE_NEVER;
  768. break;
  769. default:
  770. return 0;
  771. }
  772. si5351_set_bits(drvdata, reg, mask, val << shift);
  773. return 0;
  774. }
  775. static void _si5351_clkout_reset_pll(struct si5351_driver_data *drvdata, int num)
  776. {
  777. u8 val = si5351_reg_read(drvdata, SI5351_CLK0_CTRL + num);
  778. switch (val & SI5351_CLK_INPUT_MASK) {
  779. case SI5351_CLK_INPUT_XTAL:
  780. case SI5351_CLK_INPUT_CLKIN:
  781. return; /* pll not used, no need to reset */
  782. }
  783. si5351_reg_write(drvdata, SI5351_PLL_RESET,
  784. val & SI5351_CLK_PLL_SELECT ? SI5351_PLL_RESET_B :
  785. SI5351_PLL_RESET_A);
  786. dev_dbg(&drvdata->client->dev, "%s - %s: pll = %d\n",
  787. __func__, clk_hw_get_name(&drvdata->clkout[num].hw),
  788. (val & SI5351_CLK_PLL_SELECT) ? 1 : 0);
  789. }
  790. static int si5351_clkout_prepare(struct clk_hw *hw)
  791. {
  792. struct si5351_hw_data *hwdata =
  793. container_of(hw, struct si5351_hw_data, hw);
  794. struct si5351_platform_data *pdata =
  795. hwdata->drvdata->client->dev.platform_data;
  796. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  797. SI5351_CLK_POWERDOWN, 0);
  798. /*
  799. * Do a pll soft reset on the parent pll -- needed to get a
  800. * deterministic phase relationship between the output clocks.
  801. */
  802. if (pdata->clkout[hwdata->num].pll_reset)
  803. _si5351_clkout_reset_pll(hwdata->drvdata, hwdata->num);
  804. si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
  805. (1 << hwdata->num), 0);
  806. return 0;
  807. }
  808. static void si5351_clkout_unprepare(struct clk_hw *hw)
  809. {
  810. struct si5351_hw_data *hwdata =
  811. container_of(hw, struct si5351_hw_data, hw);
  812. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  813. SI5351_CLK_POWERDOWN, SI5351_CLK_POWERDOWN);
  814. si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
  815. (1 << hwdata->num), (1 << hwdata->num));
  816. }
  817. static u8 si5351_clkout_get_parent(struct clk_hw *hw)
  818. {
  819. struct si5351_hw_data *hwdata =
  820. container_of(hw, struct si5351_hw_data, hw);
  821. int index = 0;
  822. unsigned char val;
  823. val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
  824. switch (val & SI5351_CLK_INPUT_MASK) {
  825. case SI5351_CLK_INPUT_MULTISYNTH_N:
  826. index = 0;
  827. break;
  828. case SI5351_CLK_INPUT_MULTISYNTH_0_4:
  829. index = 1;
  830. break;
  831. case SI5351_CLK_INPUT_XTAL:
  832. index = 2;
  833. break;
  834. case SI5351_CLK_INPUT_CLKIN:
  835. index = 3;
  836. break;
  837. }
  838. return index;
  839. }
  840. static int si5351_clkout_set_parent(struct clk_hw *hw, u8 index)
  841. {
  842. struct si5351_hw_data *hwdata =
  843. container_of(hw, struct si5351_hw_data, hw);
  844. enum si5351_clkout_src parent = SI5351_CLKOUT_SRC_DEFAULT;
  845. switch (index) {
  846. case 0:
  847. parent = SI5351_CLKOUT_SRC_MSYNTH_N;
  848. break;
  849. case 1:
  850. parent = SI5351_CLKOUT_SRC_MSYNTH_0_4;
  851. break;
  852. case 2:
  853. parent = SI5351_CLKOUT_SRC_XTAL;
  854. break;
  855. case 3:
  856. parent = SI5351_CLKOUT_SRC_CLKIN;
  857. break;
  858. }
  859. return _si5351_clkout_reparent(hwdata->drvdata, hwdata->num, parent);
  860. }
  861. static unsigned long si5351_clkout_recalc_rate(struct clk_hw *hw,
  862. unsigned long parent_rate)
  863. {
  864. struct si5351_hw_data *hwdata =
  865. container_of(hw, struct si5351_hw_data, hw);
  866. unsigned char reg;
  867. unsigned char rdiv;
  868. if (hwdata->num <= 5)
  869. reg = si5351_msynth_params_address(hwdata->num) + 2;
  870. else
  871. reg = SI5351_CLK6_7_OUTPUT_DIVIDER;
  872. rdiv = si5351_reg_read(hwdata->drvdata, reg);
  873. if (hwdata->num == 6) {
  874. rdiv &= SI5351_OUTPUT_CLK6_DIV_MASK;
  875. } else {
  876. rdiv &= SI5351_OUTPUT_CLK_DIV_MASK;
  877. rdiv >>= SI5351_OUTPUT_CLK_DIV_SHIFT;
  878. }
  879. return parent_rate >> rdiv;
  880. }
  881. static long si5351_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
  882. unsigned long *parent_rate)
  883. {
  884. struct si5351_hw_data *hwdata =
  885. container_of(hw, struct si5351_hw_data, hw);
  886. unsigned char rdiv;
  887. /* clkout6/7 can only handle output freqencies < 150MHz */
  888. if (hwdata->num >= 6 && rate > SI5351_CLKOUT67_MAX_FREQ)
  889. rate = SI5351_CLKOUT67_MAX_FREQ;
  890. /* clkout freqency is 8kHz - 160MHz */
  891. if (rate > SI5351_CLKOUT_MAX_FREQ)
  892. rate = SI5351_CLKOUT_MAX_FREQ;
  893. if (rate < SI5351_CLKOUT_MIN_FREQ)
  894. rate = SI5351_CLKOUT_MIN_FREQ;
  895. /* request frequency if multisync master */
  896. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  897. /* use r divider for frequencies below 1MHz */
  898. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  899. while (rate < SI5351_MULTISYNTH_MIN_FREQ &&
  900. rdiv < SI5351_OUTPUT_CLK_DIV_128) {
  901. rdiv += 1;
  902. rate *= 2;
  903. }
  904. *parent_rate = rate;
  905. } else {
  906. unsigned long new_rate, new_err, err;
  907. /* round to closed rdiv */
  908. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  909. new_rate = *parent_rate;
  910. err = abs(new_rate - rate);
  911. do {
  912. new_rate >>= 1;
  913. new_err = abs(new_rate - rate);
  914. if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
  915. break;
  916. rdiv++;
  917. err = new_err;
  918. } while (1);
  919. }
  920. rate = *parent_rate >> rdiv;
  921. dev_dbg(&hwdata->drvdata->client->dev,
  922. "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
  923. __func__, clk_hw_get_name(hw), (1 << rdiv),
  924. *parent_rate, rate);
  925. return rate;
  926. }
  927. static int si5351_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
  928. unsigned long parent_rate)
  929. {
  930. struct si5351_hw_data *hwdata =
  931. container_of(hw, struct si5351_hw_data, hw);
  932. unsigned long new_rate, new_err, err;
  933. unsigned char rdiv;
  934. /* round to closed rdiv */
  935. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  936. new_rate = parent_rate;
  937. err = abs(new_rate - rate);
  938. do {
  939. new_rate >>= 1;
  940. new_err = abs(new_rate - rate);
  941. if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
  942. break;
  943. rdiv++;
  944. err = new_err;
  945. } while (1);
  946. /* write output divider */
  947. switch (hwdata->num) {
  948. case 6:
  949. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
  950. SI5351_OUTPUT_CLK6_DIV_MASK, rdiv);
  951. break;
  952. case 7:
  953. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
  954. SI5351_OUTPUT_CLK_DIV_MASK,
  955. rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
  956. break;
  957. default:
  958. si5351_set_bits(hwdata->drvdata,
  959. si5351_msynth_params_address(hwdata->num) + 2,
  960. SI5351_OUTPUT_CLK_DIV_MASK,
  961. rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
  962. }
  963. /* powerup clkout */
  964. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  965. SI5351_CLK_POWERDOWN, 0);
  966. dev_dbg(&hwdata->drvdata->client->dev,
  967. "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
  968. __func__, clk_hw_get_name(hw), (1 << rdiv),
  969. parent_rate, rate);
  970. return 0;
  971. }
  972. static const struct clk_ops si5351_clkout_ops = {
  973. .prepare = si5351_clkout_prepare,
  974. .unprepare = si5351_clkout_unprepare,
  975. .set_parent = si5351_clkout_set_parent,
  976. .get_parent = si5351_clkout_get_parent,
  977. .recalc_rate = si5351_clkout_recalc_rate,
  978. .round_rate = si5351_clkout_round_rate,
  979. .set_rate = si5351_clkout_set_rate,
  980. };
  981. /*
  982. * Si5351 i2c probe and DT
  983. */
  984. #ifdef CONFIG_OF
  985. static const struct of_device_id si5351_dt_ids[] = {
  986. { .compatible = "silabs,si5351a", .data = (void *)SI5351_VARIANT_A, },
  987. { .compatible = "silabs,si5351a-msop",
  988. .data = (void *)SI5351_VARIANT_A3, },
  989. { .compatible = "silabs,si5351b", .data = (void *)SI5351_VARIANT_B, },
  990. { .compatible = "silabs,si5351c", .data = (void *)SI5351_VARIANT_C, },
  991. { }
  992. };
  993. MODULE_DEVICE_TABLE(of, si5351_dt_ids);
  994. static int si5351_dt_parse(struct i2c_client *client,
  995. enum si5351_variant variant)
  996. {
  997. struct device_node *child, *np = client->dev.of_node;
  998. struct si5351_platform_data *pdata;
  999. struct property *prop;
  1000. const __be32 *p;
  1001. int num = 0;
  1002. u32 val;
  1003. if (np == NULL)
  1004. return 0;
  1005. pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
  1006. if (!pdata)
  1007. return -ENOMEM;
  1008. /*
  1009. * property silabs,pll-source : <num src>, [<..>]
  1010. * allow to selectively set pll source
  1011. */
  1012. of_property_for_each_u32(np, "silabs,pll-source", prop, p, num) {
  1013. if (num >= 2) {
  1014. dev_err(&client->dev,
  1015. "invalid pll %d on pll-source prop\n", num);
  1016. return -EINVAL;
  1017. }
  1018. p = of_prop_next_u32(prop, p, &val);
  1019. if (!p) {
  1020. dev_err(&client->dev,
  1021. "missing pll-source for pll %d\n", num);
  1022. return -EINVAL;
  1023. }
  1024. switch (val) {
  1025. case 0:
  1026. pdata->pll_src[num] = SI5351_PLL_SRC_XTAL;
  1027. break;
  1028. case 1:
  1029. if (variant != SI5351_VARIANT_C) {
  1030. dev_err(&client->dev,
  1031. "invalid parent %d for pll %d\n",
  1032. val, num);
  1033. return -EINVAL;
  1034. }
  1035. pdata->pll_src[num] = SI5351_PLL_SRC_CLKIN;
  1036. break;
  1037. default:
  1038. dev_err(&client->dev,
  1039. "invalid parent %d for pll %d\n", val, num);
  1040. return -EINVAL;
  1041. }
  1042. }
  1043. /* per clkout properties */
  1044. for_each_child_of_node(np, child) {
  1045. if (of_property_read_u32(child, "reg", &num)) {
  1046. dev_err(&client->dev, "missing reg property of %pOFn\n",
  1047. child);
  1048. goto put_child;
  1049. }
  1050. if (num >= 8 ||
  1051. (variant == SI5351_VARIANT_A3 && num >= 3)) {
  1052. dev_err(&client->dev, "invalid clkout %d\n", num);
  1053. goto put_child;
  1054. }
  1055. if (!of_property_read_u32(child, "silabs,multisynth-source",
  1056. &val)) {
  1057. switch (val) {
  1058. case 0:
  1059. pdata->clkout[num].multisynth_src =
  1060. SI5351_MULTISYNTH_SRC_VCO0;
  1061. break;
  1062. case 1:
  1063. pdata->clkout[num].multisynth_src =
  1064. SI5351_MULTISYNTH_SRC_VCO1;
  1065. break;
  1066. default:
  1067. dev_err(&client->dev,
  1068. "invalid parent %d for multisynth %d\n",
  1069. val, num);
  1070. goto put_child;
  1071. }
  1072. }
  1073. if (!of_property_read_u32(child, "silabs,clock-source", &val)) {
  1074. switch (val) {
  1075. case 0:
  1076. pdata->clkout[num].clkout_src =
  1077. SI5351_CLKOUT_SRC_MSYNTH_N;
  1078. break;
  1079. case 1:
  1080. pdata->clkout[num].clkout_src =
  1081. SI5351_CLKOUT_SRC_MSYNTH_0_4;
  1082. break;
  1083. case 2:
  1084. pdata->clkout[num].clkout_src =
  1085. SI5351_CLKOUT_SRC_XTAL;
  1086. break;
  1087. case 3:
  1088. if (variant != SI5351_VARIANT_C) {
  1089. dev_err(&client->dev,
  1090. "invalid parent %d for clkout %d\n",
  1091. val, num);
  1092. goto put_child;
  1093. }
  1094. pdata->clkout[num].clkout_src =
  1095. SI5351_CLKOUT_SRC_CLKIN;
  1096. break;
  1097. default:
  1098. dev_err(&client->dev,
  1099. "invalid parent %d for clkout %d\n",
  1100. val, num);
  1101. goto put_child;
  1102. }
  1103. }
  1104. if (!of_property_read_u32(child, "silabs,drive-strength",
  1105. &val)) {
  1106. switch (val) {
  1107. case SI5351_DRIVE_2MA:
  1108. case SI5351_DRIVE_4MA:
  1109. case SI5351_DRIVE_6MA:
  1110. case SI5351_DRIVE_8MA:
  1111. pdata->clkout[num].drive = val;
  1112. break;
  1113. default:
  1114. dev_err(&client->dev,
  1115. "invalid drive strength %d for clkout %d\n",
  1116. val, num);
  1117. goto put_child;
  1118. }
  1119. }
  1120. if (!of_property_read_u32(child, "silabs,disable-state",
  1121. &val)) {
  1122. switch (val) {
  1123. case 0:
  1124. pdata->clkout[num].disable_state =
  1125. SI5351_DISABLE_LOW;
  1126. break;
  1127. case 1:
  1128. pdata->clkout[num].disable_state =
  1129. SI5351_DISABLE_HIGH;
  1130. break;
  1131. case 2:
  1132. pdata->clkout[num].disable_state =
  1133. SI5351_DISABLE_FLOATING;
  1134. break;
  1135. case 3:
  1136. pdata->clkout[num].disable_state =
  1137. SI5351_DISABLE_NEVER;
  1138. break;
  1139. default:
  1140. dev_err(&client->dev,
  1141. "invalid disable state %d for clkout %d\n",
  1142. val, num);
  1143. goto put_child;
  1144. }
  1145. }
  1146. if (!of_property_read_u32(child, "clock-frequency", &val))
  1147. pdata->clkout[num].rate = val;
  1148. pdata->clkout[num].pll_master =
  1149. of_property_read_bool(child, "silabs,pll-master");
  1150. pdata->clkout[num].pll_reset =
  1151. of_property_read_bool(child, "silabs,pll-reset");
  1152. }
  1153. client->dev.platform_data = pdata;
  1154. return 0;
  1155. put_child:
  1156. of_node_put(child);
  1157. return -EINVAL;
  1158. }
  1159. static struct clk_hw *
  1160. si53351_of_clk_get(struct of_phandle_args *clkspec, void *data)
  1161. {
  1162. struct si5351_driver_data *drvdata = data;
  1163. unsigned int idx = clkspec->args[0];
  1164. if (idx >= drvdata->num_clkout) {
  1165. pr_err("%s: invalid index %u\n", __func__, idx);
  1166. return ERR_PTR(-EINVAL);
  1167. }
  1168. return &drvdata->clkout[idx].hw;
  1169. }
  1170. #else
  1171. static int si5351_dt_parse(struct i2c_client *client, enum si5351_variant variant)
  1172. {
  1173. return 0;
  1174. }
  1175. static struct clk_hw *
  1176. si53351_of_clk_get(struct of_phandle_args *clkspec, void *data)
  1177. {
  1178. return NULL;
  1179. }
  1180. #endif /* CONFIG_OF */
  1181. static int si5351_i2c_probe(struct i2c_client *client,
  1182. const struct i2c_device_id *id)
  1183. {
  1184. enum si5351_variant variant = (enum si5351_variant)id->driver_data;
  1185. struct si5351_platform_data *pdata;
  1186. struct si5351_driver_data *drvdata;
  1187. struct clk_init_data init;
  1188. const char *parent_names[4];
  1189. u8 num_parents, num_clocks;
  1190. int ret, n;
  1191. ret = si5351_dt_parse(client, variant);
  1192. if (ret)
  1193. return ret;
  1194. pdata = client->dev.platform_data;
  1195. if (!pdata)
  1196. return -EINVAL;
  1197. drvdata = devm_kzalloc(&client->dev, sizeof(*drvdata), GFP_KERNEL);
  1198. if (!drvdata)
  1199. return -ENOMEM;
  1200. i2c_set_clientdata(client, drvdata);
  1201. drvdata->client = client;
  1202. drvdata->variant = variant;
  1203. drvdata->pxtal = devm_clk_get(&client->dev, "xtal");
  1204. drvdata->pclkin = devm_clk_get(&client->dev, "clkin");
  1205. if (PTR_ERR(drvdata->pxtal) == -EPROBE_DEFER ||
  1206. PTR_ERR(drvdata->pclkin) == -EPROBE_DEFER)
  1207. return -EPROBE_DEFER;
  1208. /*
  1209. * Check for valid parent clock: VARIANT_A and VARIANT_B need XTAL,
  1210. * VARIANT_C can have CLKIN instead.
  1211. */
  1212. if (IS_ERR(drvdata->pxtal) &&
  1213. (drvdata->variant != SI5351_VARIANT_C || IS_ERR(drvdata->pclkin))) {
  1214. dev_err(&client->dev, "missing parent clock\n");
  1215. return -EINVAL;
  1216. }
  1217. drvdata->regmap = devm_regmap_init_i2c(client, &si5351_regmap_config);
  1218. if (IS_ERR(drvdata->regmap)) {
  1219. dev_err(&client->dev, "failed to allocate register map\n");
  1220. return PTR_ERR(drvdata->regmap);
  1221. }
  1222. /* Disable interrupts */
  1223. si5351_reg_write(drvdata, SI5351_INTERRUPT_MASK, 0xf0);
  1224. /* Ensure pll select is on XTAL for Si5351A/B */
  1225. if (drvdata->variant != SI5351_VARIANT_C)
  1226. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
  1227. SI5351_PLLA_SOURCE | SI5351_PLLB_SOURCE, 0);
  1228. /* setup clock configuration */
  1229. for (n = 0; n < 2; n++) {
  1230. ret = _si5351_pll_reparent(drvdata, n, pdata->pll_src[n]);
  1231. if (ret) {
  1232. dev_err(&client->dev,
  1233. "failed to reparent pll %d to %d\n",
  1234. n, pdata->pll_src[n]);
  1235. return ret;
  1236. }
  1237. }
  1238. for (n = 0; n < 8; n++) {
  1239. ret = _si5351_msynth_reparent(drvdata, n,
  1240. pdata->clkout[n].multisynth_src);
  1241. if (ret) {
  1242. dev_err(&client->dev,
  1243. "failed to reparent multisynth %d to %d\n",
  1244. n, pdata->clkout[n].multisynth_src);
  1245. return ret;
  1246. }
  1247. ret = _si5351_clkout_reparent(drvdata, n,
  1248. pdata->clkout[n].clkout_src);
  1249. if (ret) {
  1250. dev_err(&client->dev,
  1251. "failed to reparent clkout %d to %d\n",
  1252. n, pdata->clkout[n].clkout_src);
  1253. return ret;
  1254. }
  1255. ret = _si5351_clkout_set_drive_strength(drvdata, n,
  1256. pdata->clkout[n].drive);
  1257. if (ret) {
  1258. dev_err(&client->dev,
  1259. "failed set drive strength of clkout%d to %d\n",
  1260. n, pdata->clkout[n].drive);
  1261. return ret;
  1262. }
  1263. ret = _si5351_clkout_set_disable_state(drvdata, n,
  1264. pdata->clkout[n].disable_state);
  1265. if (ret) {
  1266. dev_err(&client->dev,
  1267. "failed set disable state of clkout%d to %d\n",
  1268. n, pdata->clkout[n].disable_state);
  1269. return ret;
  1270. }
  1271. }
  1272. /* register xtal input clock gate */
  1273. memset(&init, 0, sizeof(init));
  1274. init.name = si5351_input_names[0];
  1275. init.ops = &si5351_xtal_ops;
  1276. init.flags = 0;
  1277. if (!IS_ERR(drvdata->pxtal)) {
  1278. drvdata->pxtal_name = __clk_get_name(drvdata->pxtal);
  1279. init.parent_names = &drvdata->pxtal_name;
  1280. init.num_parents = 1;
  1281. }
  1282. drvdata->xtal.init = &init;
  1283. ret = devm_clk_hw_register(&client->dev, &drvdata->xtal);
  1284. if (ret) {
  1285. dev_err(&client->dev, "unable to register %s\n", init.name);
  1286. return ret;
  1287. }
  1288. /* register clkin input clock gate */
  1289. if (drvdata->variant == SI5351_VARIANT_C) {
  1290. memset(&init, 0, sizeof(init));
  1291. init.name = si5351_input_names[1];
  1292. init.ops = &si5351_clkin_ops;
  1293. if (!IS_ERR(drvdata->pclkin)) {
  1294. drvdata->pclkin_name = __clk_get_name(drvdata->pclkin);
  1295. init.parent_names = &drvdata->pclkin_name;
  1296. init.num_parents = 1;
  1297. }
  1298. drvdata->clkin.init = &init;
  1299. ret = devm_clk_hw_register(&client->dev, &drvdata->clkin);
  1300. if (ret) {
  1301. dev_err(&client->dev, "unable to register %s\n",
  1302. init.name);
  1303. return ret;
  1304. }
  1305. }
  1306. /* Si5351C allows to mux either xtal or clkin to PLL input */
  1307. num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 2 : 1;
  1308. parent_names[0] = si5351_input_names[0];
  1309. parent_names[1] = si5351_input_names[1];
  1310. /* register PLLA */
  1311. drvdata->pll[0].num = 0;
  1312. drvdata->pll[0].drvdata = drvdata;
  1313. drvdata->pll[0].hw.init = &init;
  1314. memset(&init, 0, sizeof(init));
  1315. init.name = si5351_pll_names[0];
  1316. init.ops = &si5351_pll_ops;
  1317. init.flags = 0;
  1318. init.parent_names = parent_names;
  1319. init.num_parents = num_parents;
  1320. ret = devm_clk_hw_register(&client->dev, &drvdata->pll[0].hw);
  1321. if (ret) {
  1322. dev_err(&client->dev, "unable to register %s\n", init.name);
  1323. return ret;
  1324. }
  1325. /* register PLLB or VXCO (Si5351B) */
  1326. drvdata->pll[1].num = 1;
  1327. drvdata->pll[1].drvdata = drvdata;
  1328. drvdata->pll[1].hw.init = &init;
  1329. memset(&init, 0, sizeof(init));
  1330. if (drvdata->variant == SI5351_VARIANT_B) {
  1331. init.name = si5351_pll_names[2];
  1332. init.ops = &si5351_vxco_ops;
  1333. init.flags = 0;
  1334. init.parent_names = NULL;
  1335. init.num_parents = 0;
  1336. } else {
  1337. init.name = si5351_pll_names[1];
  1338. init.ops = &si5351_pll_ops;
  1339. init.flags = 0;
  1340. init.parent_names = parent_names;
  1341. init.num_parents = num_parents;
  1342. }
  1343. ret = devm_clk_hw_register(&client->dev, &drvdata->pll[1].hw);
  1344. if (ret) {
  1345. dev_err(&client->dev, "unable to register %s\n", init.name);
  1346. return ret;
  1347. }
  1348. /* register clk multisync and clk out divider */
  1349. num_clocks = (drvdata->variant == SI5351_VARIANT_A3) ? 3 : 8;
  1350. parent_names[0] = si5351_pll_names[0];
  1351. if (drvdata->variant == SI5351_VARIANT_B)
  1352. parent_names[1] = si5351_pll_names[2];
  1353. else
  1354. parent_names[1] = si5351_pll_names[1];
  1355. drvdata->msynth = devm_kcalloc(&client->dev, num_clocks,
  1356. sizeof(*drvdata->msynth), GFP_KERNEL);
  1357. drvdata->clkout = devm_kcalloc(&client->dev, num_clocks,
  1358. sizeof(*drvdata->clkout), GFP_KERNEL);
  1359. drvdata->num_clkout = num_clocks;
  1360. if (WARN_ON(!drvdata->msynth || !drvdata->clkout)) {
  1361. ret = -ENOMEM;
  1362. return ret;
  1363. }
  1364. for (n = 0; n < num_clocks; n++) {
  1365. drvdata->msynth[n].num = n;
  1366. drvdata->msynth[n].drvdata = drvdata;
  1367. drvdata->msynth[n].hw.init = &init;
  1368. memset(&init, 0, sizeof(init));
  1369. init.name = si5351_msynth_names[n];
  1370. init.ops = &si5351_msynth_ops;
  1371. init.flags = 0;
  1372. if (pdata->clkout[n].pll_master)
  1373. init.flags |= CLK_SET_RATE_PARENT;
  1374. init.parent_names = parent_names;
  1375. init.num_parents = 2;
  1376. ret = devm_clk_hw_register(&client->dev,
  1377. &drvdata->msynth[n].hw);
  1378. if (ret) {
  1379. dev_err(&client->dev, "unable to register %s\n",
  1380. init.name);
  1381. return ret;
  1382. }
  1383. }
  1384. num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 4 : 3;
  1385. parent_names[2] = si5351_input_names[0];
  1386. parent_names[3] = si5351_input_names[1];
  1387. for (n = 0; n < num_clocks; n++) {
  1388. parent_names[0] = si5351_msynth_names[n];
  1389. parent_names[1] = (n < 4) ? si5351_msynth_names[0] :
  1390. si5351_msynth_names[4];
  1391. drvdata->clkout[n].num = n;
  1392. drvdata->clkout[n].drvdata = drvdata;
  1393. drvdata->clkout[n].hw.init = &init;
  1394. memset(&init, 0, sizeof(init));
  1395. init.name = si5351_clkout_names[n];
  1396. init.ops = &si5351_clkout_ops;
  1397. init.flags = 0;
  1398. if (pdata->clkout[n].clkout_src == SI5351_CLKOUT_SRC_MSYNTH_N)
  1399. init.flags |= CLK_SET_RATE_PARENT;
  1400. init.parent_names = parent_names;
  1401. init.num_parents = num_parents;
  1402. ret = devm_clk_hw_register(&client->dev,
  1403. &drvdata->clkout[n].hw);
  1404. if (ret) {
  1405. dev_err(&client->dev, "unable to register %s\n",
  1406. init.name);
  1407. return ret;
  1408. }
  1409. /* set initial clkout rate */
  1410. if (pdata->clkout[n].rate != 0) {
  1411. int ret;
  1412. ret = clk_set_rate(drvdata->clkout[n].hw.clk,
  1413. pdata->clkout[n].rate);
  1414. if (ret != 0) {
  1415. dev_err(&client->dev, "Cannot set rate : %d\n",
  1416. ret);
  1417. }
  1418. }
  1419. }
  1420. ret = of_clk_add_hw_provider(client->dev.of_node, si53351_of_clk_get,
  1421. drvdata);
  1422. if (ret) {
  1423. dev_err(&client->dev, "unable to add clk provider\n");
  1424. return ret;
  1425. }
  1426. return 0;
  1427. }
  1428. static int si5351_i2c_remove(struct i2c_client *client)
  1429. {
  1430. of_clk_del_provider(client->dev.of_node);
  1431. return 0;
  1432. }
  1433. static const struct i2c_device_id si5351_i2c_ids[] = {
  1434. { "si5351a", SI5351_VARIANT_A },
  1435. { "si5351a-msop", SI5351_VARIANT_A3 },
  1436. { "si5351b", SI5351_VARIANT_B },
  1437. { "si5351c", SI5351_VARIANT_C },
  1438. { }
  1439. };
  1440. MODULE_DEVICE_TABLE(i2c, si5351_i2c_ids);
  1441. static struct i2c_driver si5351_driver = {
  1442. .driver = {
  1443. .name = "si5351",
  1444. .of_match_table = of_match_ptr(si5351_dt_ids),
  1445. },
  1446. .probe = si5351_i2c_probe,
  1447. .remove = si5351_i2c_remove,
  1448. .id_table = si5351_i2c_ids,
  1449. };
  1450. module_i2c_driver(si5351_driver);
  1451. MODULE_AUTHOR("Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com");
  1452. MODULE_DESCRIPTION("Silicon Labs Si5351A/B/C clock generator driver");
  1453. MODULE_LICENSE("GPL");