bg2.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2014 Marvell Technology Group Ltd.
  4. *
  5. * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
  6. * Alexandre Belloni <alexandre.belloni@free-electrons.com>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/kernel.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <linux/slab.h>
  14. #include <dt-bindings/clock/berlin2.h>
  15. #include "berlin2-avpll.h"
  16. #include "berlin2-div.h"
  17. #include "berlin2-pll.h"
  18. #include "common.h"
  19. #define REG_PINMUX0 0x0000
  20. #define REG_PINMUX1 0x0004
  21. #define REG_SYSPLLCTL0 0x0014
  22. #define REG_SYSPLLCTL4 0x0024
  23. #define REG_MEMPLLCTL0 0x0028
  24. #define REG_MEMPLLCTL4 0x0038
  25. #define REG_CPUPLLCTL0 0x003c
  26. #define REG_CPUPLLCTL4 0x004c
  27. #define REG_AVPLLCTL0 0x0050
  28. #define REG_AVPLLCTL31 0x00cc
  29. #define REG_AVPLLCTL62 0x0148
  30. #define REG_PLLSTATUS 0x014c
  31. #define REG_CLKENABLE 0x0150
  32. #define REG_CLKSELECT0 0x0154
  33. #define REG_CLKSELECT1 0x0158
  34. #define REG_CLKSELECT2 0x015c
  35. #define REG_CLKSELECT3 0x0160
  36. #define REG_CLKSWITCH0 0x0164
  37. #define REG_CLKSWITCH1 0x0168
  38. #define REG_RESET_TRIGGER 0x0178
  39. #define REG_RESET_STATUS0 0x017c
  40. #define REG_RESET_STATUS1 0x0180
  41. #define REG_SW_GENERIC0 0x0184
  42. #define REG_SW_GENERIC3 0x0190
  43. #define REG_PRODUCTID 0x01cc
  44. #define REG_PRODUCTID_EXT 0x01d0
  45. #define REG_GFX3DCORE_CLKCTL 0x022c
  46. #define REG_GFX3DSYS_CLKCTL 0x0230
  47. #define REG_ARC_CLKCTL 0x0234
  48. #define REG_VIP_CLKCTL 0x0238
  49. #define REG_SDIO0XIN_CLKCTL 0x023c
  50. #define REG_SDIO1XIN_CLKCTL 0x0240
  51. #define REG_GFX3DEXTRA_CLKCTL 0x0244
  52. #define REG_GFX3D_RESET 0x0248
  53. #define REG_GC360_CLKCTL 0x024c
  54. #define REG_SDIO_DLLMST_CLKCTL 0x0250
  55. /*
  56. * BG2/BG2CD SoCs have the following audio/video I/O units:
  57. *
  58. * audiohd: HDMI TX audio
  59. * audio0: 7.1ch TX
  60. * audio1: 2ch TX
  61. * audio2: 2ch RX
  62. * audio3: SPDIF TX
  63. * video0: HDMI video
  64. * video1: Secondary video
  65. * video2: SD auxiliary video
  66. *
  67. * There are no external audio clocks (ACLKI0, ACLKI1) and
  68. * only one external video clock (VCLKI0).
  69. *
  70. * Currently missing bits and pieces:
  71. * - audio_fast_pll is unknown
  72. * - audiohd_pll is unknown
  73. * - video0_pll is unknown
  74. * - audio[023], audiohd parent pll is assumed to be audio_fast_pll
  75. *
  76. */
  77. #define MAX_CLKS 41
  78. static struct clk_hw_onecell_data *clk_data;
  79. static DEFINE_SPINLOCK(lock);
  80. static void __iomem *gbase;
  81. enum {
  82. REFCLK, VIDEO_EXT0,
  83. SYSPLL, MEMPLL, CPUPLL,
  84. AVPLL_A1, AVPLL_A2, AVPLL_A3, AVPLL_A4,
  85. AVPLL_A5, AVPLL_A6, AVPLL_A7, AVPLL_A8,
  86. AVPLL_B1, AVPLL_B2, AVPLL_B3, AVPLL_B4,
  87. AVPLL_B5, AVPLL_B6, AVPLL_B7, AVPLL_B8,
  88. AUDIO1_PLL, AUDIO_FAST_PLL,
  89. VIDEO0_PLL, VIDEO0_IN,
  90. VIDEO1_PLL, VIDEO1_IN,
  91. VIDEO2_PLL, VIDEO2_IN,
  92. };
  93. static const char *clk_names[] = {
  94. [REFCLK] = "refclk",
  95. [VIDEO_EXT0] = "video_ext0",
  96. [SYSPLL] = "syspll",
  97. [MEMPLL] = "mempll",
  98. [CPUPLL] = "cpupll",
  99. [AVPLL_A1] = "avpll_a1",
  100. [AVPLL_A2] = "avpll_a2",
  101. [AVPLL_A3] = "avpll_a3",
  102. [AVPLL_A4] = "avpll_a4",
  103. [AVPLL_A5] = "avpll_a5",
  104. [AVPLL_A6] = "avpll_a6",
  105. [AVPLL_A7] = "avpll_a7",
  106. [AVPLL_A8] = "avpll_a8",
  107. [AVPLL_B1] = "avpll_b1",
  108. [AVPLL_B2] = "avpll_b2",
  109. [AVPLL_B3] = "avpll_b3",
  110. [AVPLL_B4] = "avpll_b4",
  111. [AVPLL_B5] = "avpll_b5",
  112. [AVPLL_B6] = "avpll_b6",
  113. [AVPLL_B7] = "avpll_b7",
  114. [AVPLL_B8] = "avpll_b8",
  115. [AUDIO1_PLL] = "audio1_pll",
  116. [AUDIO_FAST_PLL] = "audio_fast_pll",
  117. [VIDEO0_PLL] = "video0_pll",
  118. [VIDEO0_IN] = "video0_in",
  119. [VIDEO1_PLL] = "video1_pll",
  120. [VIDEO1_IN] = "video1_in",
  121. [VIDEO2_PLL] = "video2_pll",
  122. [VIDEO2_IN] = "video2_in",
  123. };
  124. static const struct berlin2_pll_map bg2_pll_map __initconst = {
  125. .vcodiv = {10, 15, 20, 25, 30, 40, 50, 60, 80},
  126. .mult = 10,
  127. .fbdiv_shift = 6,
  128. .rfdiv_shift = 1,
  129. .divsel_shift = 7,
  130. };
  131. static const u8 default_parent_ids[] = {
  132. SYSPLL, AVPLL_B4, AVPLL_A5, AVPLL_B6, AVPLL_B7, SYSPLL
  133. };
  134. static const struct berlin2_div_data bg2_divs[] __initconst = {
  135. {
  136. .name = "sys",
  137. .parent_ids = (const u8 []){
  138. SYSPLL, AVPLL_B4, AVPLL_B5, AVPLL_B6, AVPLL_B7, SYSPLL
  139. },
  140. .num_parents = 6,
  141. .map = {
  142. BERLIN2_DIV_GATE(REG_CLKENABLE, 0),
  143. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 0),
  144. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 3),
  145. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 3),
  146. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 4),
  147. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 5),
  148. },
  149. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  150. .flags = CLK_IGNORE_UNUSED,
  151. },
  152. {
  153. .name = "cpu",
  154. .parent_ids = (const u8 []){
  155. CPUPLL, MEMPLL, MEMPLL, MEMPLL, MEMPLL
  156. },
  157. .num_parents = 5,
  158. .map = {
  159. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 6),
  160. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 9),
  161. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 6),
  162. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 7),
  163. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 8),
  164. },
  165. .div_flags = BERLIN2_DIV_HAS_MUX,
  166. .flags = 0,
  167. },
  168. {
  169. .name = "drmfigo",
  170. .parent_ids = default_parent_ids,
  171. .num_parents = ARRAY_SIZE(default_parent_ids),
  172. .map = {
  173. BERLIN2_DIV_GATE(REG_CLKENABLE, 16),
  174. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 17),
  175. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 20),
  176. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 12),
  177. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 13),
  178. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 14),
  179. },
  180. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  181. .flags = 0,
  182. },
  183. {
  184. .name = "cfg",
  185. .parent_ids = default_parent_ids,
  186. .num_parents = ARRAY_SIZE(default_parent_ids),
  187. .map = {
  188. BERLIN2_DIV_GATE(REG_CLKENABLE, 1),
  189. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 23),
  190. BERLIN2_DIV_SELECT(REG_CLKSELECT0, 26),
  191. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 15),
  192. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 16),
  193. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 17),
  194. },
  195. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  196. .flags = 0,
  197. },
  198. {
  199. .name = "gfx",
  200. .parent_ids = default_parent_ids,
  201. .num_parents = ARRAY_SIZE(default_parent_ids),
  202. .map = {
  203. BERLIN2_DIV_GATE(REG_CLKENABLE, 4),
  204. BERLIN2_PLL_SELECT(REG_CLKSELECT0, 29),
  205. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 0),
  206. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 18),
  207. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 19),
  208. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 20),
  209. },
  210. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  211. .flags = 0,
  212. },
  213. {
  214. .name = "zsp",
  215. .parent_ids = default_parent_ids,
  216. .num_parents = ARRAY_SIZE(default_parent_ids),
  217. .map = {
  218. BERLIN2_DIV_GATE(REG_CLKENABLE, 5),
  219. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 3),
  220. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 6),
  221. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 21),
  222. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 22),
  223. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 23),
  224. },
  225. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  226. .flags = 0,
  227. },
  228. {
  229. .name = "perif",
  230. .parent_ids = default_parent_ids,
  231. .num_parents = ARRAY_SIZE(default_parent_ids),
  232. .map = {
  233. BERLIN2_DIV_GATE(REG_CLKENABLE, 6),
  234. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 9),
  235. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 12),
  236. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 24),
  237. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 25),
  238. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 26),
  239. },
  240. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  241. .flags = CLK_IGNORE_UNUSED,
  242. },
  243. {
  244. .name = "pcube",
  245. .parent_ids = default_parent_ids,
  246. .num_parents = ARRAY_SIZE(default_parent_ids),
  247. .map = {
  248. BERLIN2_DIV_GATE(REG_CLKENABLE, 2),
  249. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 15),
  250. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 18),
  251. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 27),
  252. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 28),
  253. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 29),
  254. },
  255. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  256. .flags = 0,
  257. },
  258. {
  259. .name = "vscope",
  260. .parent_ids = default_parent_ids,
  261. .num_parents = ARRAY_SIZE(default_parent_ids),
  262. .map = {
  263. BERLIN2_DIV_GATE(REG_CLKENABLE, 3),
  264. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 21),
  265. BERLIN2_DIV_SELECT(REG_CLKSELECT1, 24),
  266. BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 30),
  267. BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 31),
  268. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 0),
  269. },
  270. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  271. .flags = 0,
  272. },
  273. {
  274. .name = "nfc_ecc",
  275. .parent_ids = default_parent_ids,
  276. .num_parents = ARRAY_SIZE(default_parent_ids),
  277. .map = {
  278. BERLIN2_DIV_GATE(REG_CLKENABLE, 18),
  279. BERLIN2_PLL_SELECT(REG_CLKSELECT1, 27),
  280. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 0),
  281. BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 1),
  282. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 2),
  283. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 3),
  284. },
  285. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  286. .flags = 0,
  287. },
  288. {
  289. .name = "vpp",
  290. .parent_ids = default_parent_ids,
  291. .num_parents = ARRAY_SIZE(default_parent_ids),
  292. .map = {
  293. BERLIN2_DIV_GATE(REG_CLKENABLE, 21),
  294. BERLIN2_PLL_SELECT(REG_CLKSELECT2, 3),
  295. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 6),
  296. BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 4),
  297. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 5),
  298. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 6),
  299. },
  300. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  301. .flags = 0,
  302. },
  303. {
  304. .name = "app",
  305. .parent_ids = default_parent_ids,
  306. .num_parents = ARRAY_SIZE(default_parent_ids),
  307. .map = {
  308. BERLIN2_DIV_GATE(REG_CLKENABLE, 20),
  309. BERLIN2_PLL_SELECT(REG_CLKSELECT2, 9),
  310. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 12),
  311. BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 7),
  312. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 8),
  313. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 9),
  314. },
  315. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  316. .flags = 0,
  317. },
  318. {
  319. .name = "audio0",
  320. .parent_ids = (const u8 []){ AUDIO_FAST_PLL },
  321. .num_parents = 1,
  322. .map = {
  323. BERLIN2_DIV_GATE(REG_CLKENABLE, 22),
  324. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 17),
  325. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 10),
  326. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 11),
  327. },
  328. .div_flags = BERLIN2_DIV_HAS_GATE,
  329. .flags = 0,
  330. },
  331. {
  332. .name = "audio2",
  333. .parent_ids = (const u8 []){ AUDIO_FAST_PLL },
  334. .num_parents = 1,
  335. .map = {
  336. BERLIN2_DIV_GATE(REG_CLKENABLE, 24),
  337. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 20),
  338. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 14),
  339. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 15),
  340. },
  341. .div_flags = BERLIN2_DIV_HAS_GATE,
  342. .flags = 0,
  343. },
  344. {
  345. .name = "audio3",
  346. .parent_ids = (const u8 []){ AUDIO_FAST_PLL },
  347. .num_parents = 1,
  348. .map = {
  349. BERLIN2_DIV_GATE(REG_CLKENABLE, 25),
  350. BERLIN2_DIV_SELECT(REG_CLKSELECT2, 23),
  351. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 16),
  352. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 17),
  353. },
  354. .div_flags = BERLIN2_DIV_HAS_GATE,
  355. .flags = 0,
  356. },
  357. {
  358. .name = "audio1",
  359. .parent_ids = (const u8 []){ AUDIO1_PLL },
  360. .num_parents = 1,
  361. .map = {
  362. BERLIN2_DIV_GATE(REG_CLKENABLE, 23),
  363. BERLIN2_DIV_SELECT(REG_CLKSELECT3, 0),
  364. BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 12),
  365. BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 13),
  366. },
  367. .div_flags = BERLIN2_DIV_HAS_GATE,
  368. .flags = 0,
  369. },
  370. {
  371. .name = "gfx3d_core",
  372. .parent_ids = default_parent_ids,
  373. .num_parents = ARRAY_SIZE(default_parent_ids),
  374. .map = {
  375. BERLIN2_SINGLE_DIV(REG_GFX3DCORE_CLKCTL),
  376. },
  377. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  378. .flags = 0,
  379. },
  380. {
  381. .name = "gfx3d_sys",
  382. .parent_ids = default_parent_ids,
  383. .num_parents = ARRAY_SIZE(default_parent_ids),
  384. .map = {
  385. BERLIN2_SINGLE_DIV(REG_GFX3DSYS_CLKCTL),
  386. },
  387. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  388. .flags = 0,
  389. },
  390. {
  391. .name = "arc",
  392. .parent_ids = default_parent_ids,
  393. .num_parents = ARRAY_SIZE(default_parent_ids),
  394. .map = {
  395. BERLIN2_SINGLE_DIV(REG_ARC_CLKCTL),
  396. },
  397. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  398. .flags = 0,
  399. },
  400. {
  401. .name = "vip",
  402. .parent_ids = default_parent_ids,
  403. .num_parents = ARRAY_SIZE(default_parent_ids),
  404. .map = {
  405. BERLIN2_SINGLE_DIV(REG_VIP_CLKCTL),
  406. },
  407. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  408. .flags = 0,
  409. },
  410. {
  411. .name = "sdio0xin",
  412. .parent_ids = default_parent_ids,
  413. .num_parents = ARRAY_SIZE(default_parent_ids),
  414. .map = {
  415. BERLIN2_SINGLE_DIV(REG_SDIO0XIN_CLKCTL),
  416. },
  417. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  418. .flags = 0,
  419. },
  420. {
  421. .name = "sdio1xin",
  422. .parent_ids = default_parent_ids,
  423. .num_parents = ARRAY_SIZE(default_parent_ids),
  424. .map = {
  425. BERLIN2_SINGLE_DIV(REG_SDIO1XIN_CLKCTL),
  426. },
  427. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  428. .flags = 0,
  429. },
  430. {
  431. .name = "gfx3d_extra",
  432. .parent_ids = default_parent_ids,
  433. .num_parents = ARRAY_SIZE(default_parent_ids),
  434. .map = {
  435. BERLIN2_SINGLE_DIV(REG_GFX3DEXTRA_CLKCTL),
  436. },
  437. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  438. .flags = 0,
  439. },
  440. {
  441. .name = "gc360",
  442. .parent_ids = default_parent_ids,
  443. .num_parents = ARRAY_SIZE(default_parent_ids),
  444. .map = {
  445. BERLIN2_SINGLE_DIV(REG_GC360_CLKCTL),
  446. },
  447. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  448. .flags = 0,
  449. },
  450. {
  451. .name = "sdio_dllmst",
  452. .parent_ids = default_parent_ids,
  453. .num_parents = ARRAY_SIZE(default_parent_ids),
  454. .map = {
  455. BERLIN2_SINGLE_DIV(REG_SDIO_DLLMST_CLKCTL),
  456. },
  457. .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
  458. .flags = 0,
  459. },
  460. };
  461. static const struct berlin2_gate_data bg2_gates[] __initconst = {
  462. { "geth0", "perif", 7 },
  463. { "geth1", "perif", 8 },
  464. { "sata", "perif", 9 },
  465. { "ahbapb", "perif", 10, CLK_IGNORE_UNUSED },
  466. { "usb0", "perif", 11 },
  467. { "usb1", "perif", 12 },
  468. { "pbridge", "perif", 13, CLK_IGNORE_UNUSED },
  469. { "sdio0", "perif", 14 },
  470. { "sdio1", "perif", 15 },
  471. { "nfc", "perif", 17 },
  472. { "smemc", "perif", 19 },
  473. { "audiohd", "audiohd_pll", 26 },
  474. { "video0", "video0_in", 27 },
  475. { "video1", "video1_in", 28 },
  476. { "video2", "video2_in", 29 },
  477. };
  478. static void __init berlin2_clock_setup(struct device_node *np)
  479. {
  480. struct device_node *parent_np = of_get_parent(np);
  481. const char *parent_names[9];
  482. struct clk *clk;
  483. struct clk_hw *hw;
  484. struct clk_hw **hws;
  485. u8 avpll_flags = 0;
  486. int n, ret;
  487. clk_data = kzalloc(struct_size(clk_data, hws, MAX_CLKS), GFP_KERNEL);
  488. if (!clk_data)
  489. return;
  490. clk_data->num = MAX_CLKS;
  491. hws = clk_data->hws;
  492. gbase = of_iomap(parent_np, 0);
  493. if (!gbase)
  494. return;
  495. /* overwrite default clock names with DT provided ones */
  496. clk = of_clk_get_by_name(np, clk_names[REFCLK]);
  497. if (!IS_ERR(clk)) {
  498. clk_names[REFCLK] = __clk_get_name(clk);
  499. clk_put(clk);
  500. }
  501. clk = of_clk_get_by_name(np, clk_names[VIDEO_EXT0]);
  502. if (!IS_ERR(clk)) {
  503. clk_names[VIDEO_EXT0] = __clk_get_name(clk);
  504. clk_put(clk);
  505. }
  506. /* simple register PLLs */
  507. ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_SYSPLLCTL0,
  508. clk_names[SYSPLL], clk_names[REFCLK], 0);
  509. if (ret)
  510. goto bg2_fail;
  511. ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_MEMPLLCTL0,
  512. clk_names[MEMPLL], clk_names[REFCLK], 0);
  513. if (ret)
  514. goto bg2_fail;
  515. ret = berlin2_pll_register(&bg2_pll_map, gbase + REG_CPUPLLCTL0,
  516. clk_names[CPUPLL], clk_names[REFCLK], 0);
  517. if (ret)
  518. goto bg2_fail;
  519. if (of_device_is_compatible(np, "marvell,berlin2-global-register"))
  520. avpll_flags |= BERLIN2_AVPLL_SCRAMBLE_QUIRK;
  521. /* audio/video VCOs */
  522. ret = berlin2_avpll_vco_register(gbase + REG_AVPLLCTL0, "avpll_vcoA",
  523. clk_names[REFCLK], avpll_flags, 0);
  524. if (ret)
  525. goto bg2_fail;
  526. for (n = 0; n < 8; n++) {
  527. ret = berlin2_avpll_channel_register(gbase + REG_AVPLLCTL0,
  528. clk_names[AVPLL_A1 + n], n, "avpll_vcoA",
  529. avpll_flags, 0);
  530. if (ret)
  531. goto bg2_fail;
  532. }
  533. ret = berlin2_avpll_vco_register(gbase + REG_AVPLLCTL31, "avpll_vcoB",
  534. clk_names[REFCLK], BERLIN2_AVPLL_BIT_QUIRK |
  535. avpll_flags, 0);
  536. if (ret)
  537. goto bg2_fail;
  538. for (n = 0; n < 8; n++) {
  539. ret = berlin2_avpll_channel_register(gbase + REG_AVPLLCTL31,
  540. clk_names[AVPLL_B1 + n], n, "avpll_vcoB",
  541. BERLIN2_AVPLL_BIT_QUIRK | avpll_flags, 0);
  542. if (ret)
  543. goto bg2_fail;
  544. }
  545. /* reference clock bypass switches */
  546. parent_names[0] = clk_names[SYSPLL];
  547. parent_names[1] = clk_names[REFCLK];
  548. hw = clk_hw_register_mux(NULL, "syspll_byp", parent_names, 2,
  549. 0, gbase + REG_CLKSWITCH0, 0, 1, 0, &lock);
  550. if (IS_ERR(hw))
  551. goto bg2_fail;
  552. clk_names[SYSPLL] = clk_hw_get_name(hw);
  553. parent_names[0] = clk_names[MEMPLL];
  554. parent_names[1] = clk_names[REFCLK];
  555. hw = clk_hw_register_mux(NULL, "mempll_byp", parent_names, 2,
  556. 0, gbase + REG_CLKSWITCH0, 1, 1, 0, &lock);
  557. if (IS_ERR(hw))
  558. goto bg2_fail;
  559. clk_names[MEMPLL] = clk_hw_get_name(hw);
  560. parent_names[0] = clk_names[CPUPLL];
  561. parent_names[1] = clk_names[REFCLK];
  562. hw = clk_hw_register_mux(NULL, "cpupll_byp", parent_names, 2,
  563. 0, gbase + REG_CLKSWITCH0, 2, 1, 0, &lock);
  564. if (IS_ERR(hw))
  565. goto bg2_fail;
  566. clk_names[CPUPLL] = clk_hw_get_name(hw);
  567. /* clock muxes */
  568. parent_names[0] = clk_names[AVPLL_B3];
  569. parent_names[1] = clk_names[AVPLL_A3];
  570. hw = clk_hw_register_mux(NULL, clk_names[AUDIO1_PLL], parent_names, 2,
  571. 0, gbase + REG_CLKSELECT2, 29, 1, 0, &lock);
  572. if (IS_ERR(hw))
  573. goto bg2_fail;
  574. parent_names[0] = clk_names[VIDEO0_PLL];
  575. parent_names[1] = clk_names[VIDEO_EXT0];
  576. hw = clk_hw_register_mux(NULL, clk_names[VIDEO0_IN], parent_names, 2,
  577. 0, gbase + REG_CLKSELECT3, 4, 1, 0, &lock);
  578. if (IS_ERR(hw))
  579. goto bg2_fail;
  580. parent_names[0] = clk_names[VIDEO1_PLL];
  581. parent_names[1] = clk_names[VIDEO_EXT0];
  582. hw = clk_hw_register_mux(NULL, clk_names[VIDEO1_IN], parent_names, 2,
  583. 0, gbase + REG_CLKSELECT3, 6, 1, 0, &lock);
  584. if (IS_ERR(hw))
  585. goto bg2_fail;
  586. parent_names[0] = clk_names[AVPLL_A2];
  587. parent_names[1] = clk_names[AVPLL_B2];
  588. hw = clk_hw_register_mux(NULL, clk_names[VIDEO1_PLL], parent_names, 2,
  589. 0, gbase + REG_CLKSELECT3, 7, 1, 0, &lock);
  590. if (IS_ERR(hw))
  591. goto bg2_fail;
  592. parent_names[0] = clk_names[VIDEO2_PLL];
  593. parent_names[1] = clk_names[VIDEO_EXT0];
  594. hw = clk_hw_register_mux(NULL, clk_names[VIDEO2_IN], parent_names, 2,
  595. 0, gbase + REG_CLKSELECT3, 9, 1, 0, &lock);
  596. if (IS_ERR(hw))
  597. goto bg2_fail;
  598. parent_names[0] = clk_names[AVPLL_B1];
  599. parent_names[1] = clk_names[AVPLL_A5];
  600. hw = clk_hw_register_mux(NULL, clk_names[VIDEO2_PLL], parent_names, 2,
  601. 0, gbase + REG_CLKSELECT3, 10, 1, 0, &lock);
  602. if (IS_ERR(hw))
  603. goto bg2_fail;
  604. /* clock divider cells */
  605. for (n = 0; n < ARRAY_SIZE(bg2_divs); n++) {
  606. const struct berlin2_div_data *dd = &bg2_divs[n];
  607. int k;
  608. for (k = 0; k < dd->num_parents; k++)
  609. parent_names[k] = clk_names[dd->parent_ids[k]];
  610. hws[CLKID_SYS + n] = berlin2_div_register(&dd->map, gbase,
  611. dd->name, dd->div_flags, parent_names,
  612. dd->num_parents, dd->flags, &lock);
  613. }
  614. /* clock gate cells */
  615. for (n = 0; n < ARRAY_SIZE(bg2_gates); n++) {
  616. const struct berlin2_gate_data *gd = &bg2_gates[n];
  617. hws[CLKID_GETH0 + n] = clk_hw_register_gate(NULL, gd->name,
  618. gd->parent_name, gd->flags, gbase + REG_CLKENABLE,
  619. gd->bit_idx, 0, &lock);
  620. }
  621. /* twdclk is derived from cpu/3 */
  622. hws[CLKID_TWD] =
  623. clk_hw_register_fixed_factor(NULL, "twd", "cpu", 0, 1, 3);
  624. /* check for errors on leaf clocks */
  625. for (n = 0; n < MAX_CLKS; n++) {
  626. if (!IS_ERR(hws[n]))
  627. continue;
  628. pr_err("%pOF: Unable to register leaf clock %d\n", np, n);
  629. goto bg2_fail;
  630. }
  631. /* register clk-provider */
  632. of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
  633. return;
  634. bg2_fail:
  635. iounmap(gbase);
  636. }
  637. CLK_OF_DECLARE(berlin2_clk, "marvell,berlin2-clk",
  638. berlin2_clock_setup);