clk-main.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * Copyright (C) 2013 Boris BREZILLON <b.brezillon@overkiz.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. */
  10. #include <linux/clk-provider.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk/at91_pmc.h>
  13. #include <linux/delay.h>
  14. #include <linux/mfd/syscon.h>
  15. #include <linux/regmap.h>
  16. #include "pmc.h"
  17. #define SLOW_CLOCK_FREQ 32768
  18. #define MAINF_DIV 16
  19. #define MAINFRDY_TIMEOUT (((MAINF_DIV + 1) * USEC_PER_SEC) / \
  20. SLOW_CLOCK_FREQ)
  21. #define MAINF_LOOP_MIN_WAIT (USEC_PER_SEC / SLOW_CLOCK_FREQ)
  22. #define MAINF_LOOP_MAX_WAIT MAINFRDY_TIMEOUT
  23. #define MOR_KEY_MASK (0xff << 16)
  24. struct clk_main_osc {
  25. struct clk_hw hw;
  26. struct regmap *regmap;
  27. };
  28. #define to_clk_main_osc(hw) container_of(hw, struct clk_main_osc, hw)
  29. struct clk_main_rc_osc {
  30. struct clk_hw hw;
  31. struct regmap *regmap;
  32. unsigned long frequency;
  33. unsigned long accuracy;
  34. };
  35. #define to_clk_main_rc_osc(hw) container_of(hw, struct clk_main_rc_osc, hw)
  36. struct clk_rm9200_main {
  37. struct clk_hw hw;
  38. struct regmap *regmap;
  39. };
  40. #define to_clk_rm9200_main(hw) container_of(hw, struct clk_rm9200_main, hw)
  41. struct clk_sam9x5_main {
  42. struct clk_hw hw;
  43. struct regmap *regmap;
  44. u8 parent;
  45. };
  46. #define to_clk_sam9x5_main(hw) container_of(hw, struct clk_sam9x5_main, hw)
  47. static inline bool clk_main_osc_ready(struct regmap *regmap)
  48. {
  49. unsigned int status;
  50. regmap_read(regmap, AT91_PMC_SR, &status);
  51. return status & AT91_PMC_MOSCS;
  52. }
  53. static int clk_main_osc_prepare(struct clk_hw *hw)
  54. {
  55. struct clk_main_osc *osc = to_clk_main_osc(hw);
  56. struct regmap *regmap = osc->regmap;
  57. u32 tmp;
  58. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  59. tmp &= ~MOR_KEY_MASK;
  60. if (tmp & AT91_PMC_OSCBYPASS)
  61. return 0;
  62. if (!(tmp & AT91_PMC_MOSCEN)) {
  63. tmp |= AT91_PMC_MOSCEN | AT91_PMC_KEY;
  64. regmap_write(regmap, AT91_CKGR_MOR, tmp);
  65. }
  66. while (!clk_main_osc_ready(regmap))
  67. cpu_relax();
  68. return 0;
  69. }
  70. static void clk_main_osc_unprepare(struct clk_hw *hw)
  71. {
  72. struct clk_main_osc *osc = to_clk_main_osc(hw);
  73. struct regmap *regmap = osc->regmap;
  74. u32 tmp;
  75. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  76. if (tmp & AT91_PMC_OSCBYPASS)
  77. return;
  78. if (!(tmp & AT91_PMC_MOSCEN))
  79. return;
  80. tmp &= ~(AT91_PMC_KEY | AT91_PMC_MOSCEN);
  81. regmap_write(regmap, AT91_CKGR_MOR, tmp | AT91_PMC_KEY);
  82. }
  83. static int clk_main_osc_is_prepared(struct clk_hw *hw)
  84. {
  85. struct clk_main_osc *osc = to_clk_main_osc(hw);
  86. struct regmap *regmap = osc->regmap;
  87. u32 tmp, status;
  88. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  89. if (tmp & AT91_PMC_OSCBYPASS)
  90. return 1;
  91. regmap_read(regmap, AT91_PMC_SR, &status);
  92. return (status & AT91_PMC_MOSCS) && (tmp & AT91_PMC_MOSCEN);
  93. }
  94. static const struct clk_ops main_osc_ops = {
  95. .prepare = clk_main_osc_prepare,
  96. .unprepare = clk_main_osc_unprepare,
  97. .is_prepared = clk_main_osc_is_prepared,
  98. };
  99. struct clk_hw * __init
  100. at91_clk_register_main_osc(struct regmap *regmap,
  101. const char *name,
  102. const char *parent_name,
  103. bool bypass)
  104. {
  105. struct clk_main_osc *osc;
  106. struct clk_init_data init;
  107. struct clk_hw *hw;
  108. int ret;
  109. if (!name || !parent_name)
  110. return ERR_PTR(-EINVAL);
  111. osc = kzalloc(sizeof(*osc), GFP_KERNEL);
  112. if (!osc)
  113. return ERR_PTR(-ENOMEM);
  114. init.name = name;
  115. init.ops = &main_osc_ops;
  116. init.parent_names = &parent_name;
  117. init.num_parents = 1;
  118. init.flags = CLK_IGNORE_UNUSED;
  119. osc->hw.init = &init;
  120. osc->regmap = regmap;
  121. if (bypass)
  122. regmap_update_bits(regmap,
  123. AT91_CKGR_MOR, MOR_KEY_MASK |
  124. AT91_PMC_MOSCEN,
  125. AT91_PMC_OSCBYPASS | AT91_PMC_KEY);
  126. hw = &osc->hw;
  127. ret = clk_hw_register(NULL, &osc->hw);
  128. if (ret) {
  129. kfree(osc);
  130. hw = ERR_PTR(ret);
  131. }
  132. return hw;
  133. }
  134. static bool clk_main_rc_osc_ready(struct regmap *regmap)
  135. {
  136. unsigned int status;
  137. regmap_read(regmap, AT91_PMC_SR, &status);
  138. return status & AT91_PMC_MOSCRCS;
  139. }
  140. static int clk_main_rc_osc_prepare(struct clk_hw *hw)
  141. {
  142. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  143. struct regmap *regmap = osc->regmap;
  144. unsigned int mor;
  145. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  146. if (!(mor & AT91_PMC_MOSCRCEN))
  147. regmap_update_bits(regmap, AT91_CKGR_MOR,
  148. MOR_KEY_MASK | AT91_PMC_MOSCRCEN,
  149. AT91_PMC_MOSCRCEN | AT91_PMC_KEY);
  150. while (!clk_main_rc_osc_ready(regmap))
  151. cpu_relax();
  152. return 0;
  153. }
  154. static void clk_main_rc_osc_unprepare(struct clk_hw *hw)
  155. {
  156. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  157. struct regmap *regmap = osc->regmap;
  158. unsigned int mor;
  159. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  160. if (!(mor & AT91_PMC_MOSCRCEN))
  161. return;
  162. regmap_update_bits(regmap, AT91_CKGR_MOR,
  163. MOR_KEY_MASK | AT91_PMC_MOSCRCEN, AT91_PMC_KEY);
  164. }
  165. static int clk_main_rc_osc_is_prepared(struct clk_hw *hw)
  166. {
  167. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  168. struct regmap *regmap = osc->regmap;
  169. unsigned int mor, status;
  170. regmap_read(regmap, AT91_CKGR_MOR, &mor);
  171. regmap_read(regmap, AT91_PMC_SR, &status);
  172. return (mor & AT91_PMC_MOSCRCEN) && (status & AT91_PMC_MOSCRCS);
  173. }
  174. static unsigned long clk_main_rc_osc_recalc_rate(struct clk_hw *hw,
  175. unsigned long parent_rate)
  176. {
  177. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  178. return osc->frequency;
  179. }
  180. static unsigned long clk_main_rc_osc_recalc_accuracy(struct clk_hw *hw,
  181. unsigned long parent_acc)
  182. {
  183. struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
  184. return osc->accuracy;
  185. }
  186. static const struct clk_ops main_rc_osc_ops = {
  187. .prepare = clk_main_rc_osc_prepare,
  188. .unprepare = clk_main_rc_osc_unprepare,
  189. .is_prepared = clk_main_rc_osc_is_prepared,
  190. .recalc_rate = clk_main_rc_osc_recalc_rate,
  191. .recalc_accuracy = clk_main_rc_osc_recalc_accuracy,
  192. };
  193. struct clk_hw * __init
  194. at91_clk_register_main_rc_osc(struct regmap *regmap,
  195. const char *name,
  196. u32 frequency, u32 accuracy)
  197. {
  198. struct clk_main_rc_osc *osc;
  199. struct clk_init_data init;
  200. struct clk_hw *hw;
  201. int ret;
  202. if (!name || !frequency)
  203. return ERR_PTR(-EINVAL);
  204. osc = kzalloc(sizeof(*osc), GFP_KERNEL);
  205. if (!osc)
  206. return ERR_PTR(-ENOMEM);
  207. init.name = name;
  208. init.ops = &main_rc_osc_ops;
  209. init.parent_names = NULL;
  210. init.num_parents = 0;
  211. init.flags = CLK_IGNORE_UNUSED;
  212. osc->hw.init = &init;
  213. osc->regmap = regmap;
  214. osc->frequency = frequency;
  215. osc->accuracy = accuracy;
  216. hw = &osc->hw;
  217. ret = clk_hw_register(NULL, hw);
  218. if (ret) {
  219. kfree(osc);
  220. hw = ERR_PTR(ret);
  221. }
  222. return hw;
  223. }
  224. static int clk_main_probe_frequency(struct regmap *regmap)
  225. {
  226. unsigned long prep_time, timeout;
  227. unsigned int mcfr;
  228. timeout = jiffies + usecs_to_jiffies(MAINFRDY_TIMEOUT);
  229. do {
  230. prep_time = jiffies;
  231. regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
  232. if (mcfr & AT91_PMC_MAINRDY)
  233. return 0;
  234. usleep_range(MAINF_LOOP_MIN_WAIT, MAINF_LOOP_MAX_WAIT);
  235. } while (time_before(prep_time, timeout));
  236. return -ETIMEDOUT;
  237. }
  238. static unsigned long clk_main_recalc_rate(struct regmap *regmap,
  239. unsigned long parent_rate)
  240. {
  241. unsigned int mcfr;
  242. if (parent_rate)
  243. return parent_rate;
  244. pr_warn("Main crystal frequency not set, using approximate value\n");
  245. regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
  246. if (!(mcfr & AT91_PMC_MAINRDY))
  247. return 0;
  248. return ((mcfr & AT91_PMC_MAINF) * SLOW_CLOCK_FREQ) / MAINF_DIV;
  249. }
  250. static int clk_rm9200_main_prepare(struct clk_hw *hw)
  251. {
  252. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  253. return clk_main_probe_frequency(clkmain->regmap);
  254. }
  255. static int clk_rm9200_main_is_prepared(struct clk_hw *hw)
  256. {
  257. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  258. unsigned int status;
  259. regmap_read(clkmain->regmap, AT91_CKGR_MCFR, &status);
  260. return status & AT91_PMC_MAINRDY ? 1 : 0;
  261. }
  262. static unsigned long clk_rm9200_main_recalc_rate(struct clk_hw *hw,
  263. unsigned long parent_rate)
  264. {
  265. struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
  266. return clk_main_recalc_rate(clkmain->regmap, parent_rate);
  267. }
  268. static const struct clk_ops rm9200_main_ops = {
  269. .prepare = clk_rm9200_main_prepare,
  270. .is_prepared = clk_rm9200_main_is_prepared,
  271. .recalc_rate = clk_rm9200_main_recalc_rate,
  272. };
  273. struct clk_hw * __init
  274. at91_clk_register_rm9200_main(struct regmap *regmap,
  275. const char *name,
  276. const char *parent_name)
  277. {
  278. struct clk_rm9200_main *clkmain;
  279. struct clk_init_data init;
  280. struct clk_hw *hw;
  281. int ret;
  282. if (!name)
  283. return ERR_PTR(-EINVAL);
  284. if (!parent_name)
  285. return ERR_PTR(-EINVAL);
  286. clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
  287. if (!clkmain)
  288. return ERR_PTR(-ENOMEM);
  289. init.name = name;
  290. init.ops = &rm9200_main_ops;
  291. init.parent_names = &parent_name;
  292. init.num_parents = 1;
  293. init.flags = 0;
  294. clkmain->hw.init = &init;
  295. clkmain->regmap = regmap;
  296. hw = &clkmain->hw;
  297. ret = clk_hw_register(NULL, &clkmain->hw);
  298. if (ret) {
  299. kfree(clkmain);
  300. hw = ERR_PTR(ret);
  301. }
  302. return hw;
  303. }
  304. static inline bool clk_sam9x5_main_ready(struct regmap *regmap)
  305. {
  306. unsigned int status;
  307. regmap_read(regmap, AT91_PMC_SR, &status);
  308. return status & AT91_PMC_MOSCSELS ? 1 : 0;
  309. }
  310. static int clk_sam9x5_main_prepare(struct clk_hw *hw)
  311. {
  312. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  313. struct regmap *regmap = clkmain->regmap;
  314. while (!clk_sam9x5_main_ready(regmap))
  315. cpu_relax();
  316. return clk_main_probe_frequency(regmap);
  317. }
  318. static int clk_sam9x5_main_is_prepared(struct clk_hw *hw)
  319. {
  320. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  321. return clk_sam9x5_main_ready(clkmain->regmap);
  322. }
  323. static unsigned long clk_sam9x5_main_recalc_rate(struct clk_hw *hw,
  324. unsigned long parent_rate)
  325. {
  326. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  327. return clk_main_recalc_rate(clkmain->regmap, parent_rate);
  328. }
  329. static int clk_sam9x5_main_set_parent(struct clk_hw *hw, u8 index)
  330. {
  331. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  332. struct regmap *regmap = clkmain->regmap;
  333. unsigned int tmp;
  334. if (index > 1)
  335. return -EINVAL;
  336. regmap_read(regmap, AT91_CKGR_MOR, &tmp);
  337. tmp &= ~MOR_KEY_MASK;
  338. if (index && !(tmp & AT91_PMC_MOSCSEL))
  339. regmap_write(regmap, AT91_CKGR_MOR, tmp | AT91_PMC_MOSCSEL);
  340. else if (!index && (tmp & AT91_PMC_MOSCSEL))
  341. regmap_write(regmap, AT91_CKGR_MOR, tmp & ~AT91_PMC_MOSCSEL);
  342. while (!clk_sam9x5_main_ready(regmap))
  343. cpu_relax();
  344. return 0;
  345. }
  346. static u8 clk_sam9x5_main_get_parent(struct clk_hw *hw)
  347. {
  348. struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
  349. unsigned int status;
  350. regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
  351. return status & AT91_PMC_MOSCEN ? 1 : 0;
  352. }
  353. static const struct clk_ops sam9x5_main_ops = {
  354. .prepare = clk_sam9x5_main_prepare,
  355. .is_prepared = clk_sam9x5_main_is_prepared,
  356. .recalc_rate = clk_sam9x5_main_recalc_rate,
  357. .set_parent = clk_sam9x5_main_set_parent,
  358. .get_parent = clk_sam9x5_main_get_parent,
  359. };
  360. struct clk_hw * __init
  361. at91_clk_register_sam9x5_main(struct regmap *regmap,
  362. const char *name,
  363. const char **parent_names,
  364. int num_parents)
  365. {
  366. struct clk_sam9x5_main *clkmain;
  367. struct clk_init_data init;
  368. unsigned int status;
  369. struct clk_hw *hw;
  370. int ret;
  371. if (!name)
  372. return ERR_PTR(-EINVAL);
  373. if (!parent_names || !num_parents)
  374. return ERR_PTR(-EINVAL);
  375. clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
  376. if (!clkmain)
  377. return ERR_PTR(-ENOMEM);
  378. init.name = name;
  379. init.ops = &sam9x5_main_ops;
  380. init.parent_names = parent_names;
  381. init.num_parents = num_parents;
  382. init.flags = CLK_SET_PARENT_GATE;
  383. clkmain->hw.init = &init;
  384. clkmain->regmap = regmap;
  385. regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
  386. clkmain->parent = status & AT91_PMC_MOSCEN ? 1 : 0;
  387. hw = &clkmain->hw;
  388. ret = clk_hw_register(NULL, &clkmain->hw);
  389. if (ret) {
  390. kfree(clkmain);
  391. hw = ERR_PTR(ret);
  392. }
  393. return hw;
  394. }