omap-rng.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582
  1. /*
  2. * omap-rng.c - RNG driver for TI OMAP CPU family
  3. *
  4. * Author: Deepak Saxena <dsaxena@plexity.net>
  5. *
  6. * Copyright 2005 (c) MontaVista Software, Inc.
  7. *
  8. * Mostly based on original driver:
  9. *
  10. * Copyright (C) 2005 Nokia Corporation
  11. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  12. *
  13. * This file is licensed under the terms of the GNU General Public
  14. * License version 2. This program is licensed "as is" without any
  15. * warranty of any kind, whether express or implied.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/random.h>
  20. #include <linux/err.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/hw_random.h>
  23. #include <linux/delay.h>
  24. #include <linux/slab.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/of.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_address.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/clk.h>
  31. #include <asm/io.h>
  32. #define RNG_REG_STATUS_RDY (1 << 0)
  33. #define RNG_REG_INTACK_RDY_MASK (1 << 0)
  34. #define RNG_REG_INTACK_SHUTDOWN_OFLO_MASK (1 << 1)
  35. #define RNG_SHUTDOWN_OFLO_MASK (1 << 1)
  36. #define RNG_CONTROL_STARTUP_CYCLES_SHIFT 16
  37. #define RNG_CONTROL_STARTUP_CYCLES_MASK (0xffff << 16)
  38. #define RNG_CONTROL_ENABLE_TRNG_SHIFT 10
  39. #define RNG_CONTROL_ENABLE_TRNG_MASK (1 << 10)
  40. #define RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT 16
  41. #define RNG_CONFIG_MAX_REFIL_CYCLES_MASK (0xffff << 16)
  42. #define RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT 0
  43. #define RNG_CONFIG_MIN_REFIL_CYCLES_MASK (0xff << 0)
  44. #define RNG_CONTROL_STARTUP_CYCLES 0xff
  45. #define RNG_CONFIG_MIN_REFIL_CYCLES 0x21
  46. #define RNG_CONFIG_MAX_REFIL_CYCLES 0x22
  47. #define RNG_ALARMCNT_ALARM_TH_SHIFT 0x0
  48. #define RNG_ALARMCNT_ALARM_TH_MASK (0xff << 0)
  49. #define RNG_ALARMCNT_SHUTDOWN_TH_SHIFT 16
  50. #define RNG_ALARMCNT_SHUTDOWN_TH_MASK (0x1f << 16)
  51. #define RNG_ALARM_THRESHOLD 0xff
  52. #define RNG_SHUTDOWN_THRESHOLD 0x4
  53. #define RNG_REG_FROENABLE_MASK 0xffffff
  54. #define RNG_REG_FRODETUNE_MASK 0xffffff
  55. #define OMAP2_RNG_OUTPUT_SIZE 0x4
  56. #define OMAP4_RNG_OUTPUT_SIZE 0x8
  57. #define EIP76_RNG_OUTPUT_SIZE 0x10
  58. enum {
  59. RNG_OUTPUT_0_REG = 0,
  60. RNG_OUTPUT_1_REG,
  61. RNG_OUTPUT_2_REG,
  62. RNG_OUTPUT_3_REG,
  63. RNG_STATUS_REG,
  64. RNG_INTMASK_REG,
  65. RNG_INTACK_REG,
  66. RNG_CONTROL_REG,
  67. RNG_CONFIG_REG,
  68. RNG_ALARMCNT_REG,
  69. RNG_FROENABLE_REG,
  70. RNG_FRODETUNE_REG,
  71. RNG_ALARMMASK_REG,
  72. RNG_ALARMSTOP_REG,
  73. RNG_REV_REG,
  74. RNG_SYSCONFIG_REG,
  75. };
  76. static const u16 reg_map_omap2[] = {
  77. [RNG_OUTPUT_0_REG] = 0x0,
  78. [RNG_STATUS_REG] = 0x4,
  79. [RNG_CONFIG_REG] = 0x28,
  80. [RNG_REV_REG] = 0x3c,
  81. [RNG_SYSCONFIG_REG] = 0x40,
  82. };
  83. static const u16 reg_map_omap4[] = {
  84. [RNG_OUTPUT_0_REG] = 0x0,
  85. [RNG_OUTPUT_1_REG] = 0x4,
  86. [RNG_STATUS_REG] = 0x8,
  87. [RNG_INTMASK_REG] = 0xc,
  88. [RNG_INTACK_REG] = 0x10,
  89. [RNG_CONTROL_REG] = 0x14,
  90. [RNG_CONFIG_REG] = 0x18,
  91. [RNG_ALARMCNT_REG] = 0x1c,
  92. [RNG_FROENABLE_REG] = 0x20,
  93. [RNG_FRODETUNE_REG] = 0x24,
  94. [RNG_ALARMMASK_REG] = 0x28,
  95. [RNG_ALARMSTOP_REG] = 0x2c,
  96. [RNG_REV_REG] = 0x1FE0,
  97. [RNG_SYSCONFIG_REG] = 0x1FE4,
  98. };
  99. static const u16 reg_map_eip76[] = {
  100. [RNG_OUTPUT_0_REG] = 0x0,
  101. [RNG_OUTPUT_1_REG] = 0x4,
  102. [RNG_OUTPUT_2_REG] = 0x8,
  103. [RNG_OUTPUT_3_REG] = 0xc,
  104. [RNG_STATUS_REG] = 0x10,
  105. [RNG_INTACK_REG] = 0x10,
  106. [RNG_CONTROL_REG] = 0x14,
  107. [RNG_CONFIG_REG] = 0x18,
  108. [RNG_ALARMCNT_REG] = 0x1c,
  109. [RNG_FROENABLE_REG] = 0x20,
  110. [RNG_FRODETUNE_REG] = 0x24,
  111. [RNG_ALARMMASK_REG] = 0x28,
  112. [RNG_ALARMSTOP_REG] = 0x2c,
  113. [RNG_REV_REG] = 0x7c,
  114. };
  115. struct omap_rng_dev;
  116. /**
  117. * struct omap_rng_pdata - RNG IP block-specific data
  118. * @regs: Pointer to the register offsets structure.
  119. * @data_size: No. of bytes in RNG output.
  120. * @data_present: Callback to determine if data is available.
  121. * @init: Callback for IP specific initialization sequence.
  122. * @cleanup: Callback for IP specific cleanup sequence.
  123. */
  124. struct omap_rng_pdata {
  125. u16 *regs;
  126. u32 data_size;
  127. u32 (*data_present)(struct omap_rng_dev *priv);
  128. int (*init)(struct omap_rng_dev *priv);
  129. void (*cleanup)(struct omap_rng_dev *priv);
  130. };
  131. struct omap_rng_dev {
  132. void __iomem *base;
  133. struct device *dev;
  134. const struct omap_rng_pdata *pdata;
  135. struct hwrng rng;
  136. struct clk *clk;
  137. struct clk *clk_reg;
  138. };
  139. static inline u32 omap_rng_read(struct omap_rng_dev *priv, u16 reg)
  140. {
  141. return __raw_readl(priv->base + priv->pdata->regs[reg]);
  142. }
  143. static inline void omap_rng_write(struct omap_rng_dev *priv, u16 reg,
  144. u32 val)
  145. {
  146. __raw_writel(val, priv->base + priv->pdata->regs[reg]);
  147. }
  148. static int omap_rng_do_read(struct hwrng *rng, void *data, size_t max,
  149. bool wait)
  150. {
  151. struct omap_rng_dev *priv;
  152. int i, present;
  153. priv = (struct omap_rng_dev *)rng->priv;
  154. if (max < priv->pdata->data_size)
  155. return 0;
  156. for (i = 0; i < 20; i++) {
  157. present = priv->pdata->data_present(priv);
  158. if (present || !wait)
  159. break;
  160. udelay(10);
  161. }
  162. if (!present)
  163. return 0;
  164. memcpy_fromio(data, priv->base + priv->pdata->regs[RNG_OUTPUT_0_REG],
  165. priv->pdata->data_size);
  166. if (priv->pdata->regs[RNG_INTACK_REG])
  167. omap_rng_write(priv, RNG_INTACK_REG, RNG_REG_INTACK_RDY_MASK);
  168. return priv->pdata->data_size;
  169. }
  170. static int omap_rng_init(struct hwrng *rng)
  171. {
  172. struct omap_rng_dev *priv;
  173. priv = (struct omap_rng_dev *)rng->priv;
  174. return priv->pdata->init(priv);
  175. }
  176. static void omap_rng_cleanup(struct hwrng *rng)
  177. {
  178. struct omap_rng_dev *priv;
  179. priv = (struct omap_rng_dev *)rng->priv;
  180. priv->pdata->cleanup(priv);
  181. }
  182. static inline u32 omap2_rng_data_present(struct omap_rng_dev *priv)
  183. {
  184. return omap_rng_read(priv, RNG_STATUS_REG) ? 0 : 1;
  185. }
  186. static int omap2_rng_init(struct omap_rng_dev *priv)
  187. {
  188. omap_rng_write(priv, RNG_SYSCONFIG_REG, 0x1);
  189. return 0;
  190. }
  191. static void omap2_rng_cleanup(struct omap_rng_dev *priv)
  192. {
  193. omap_rng_write(priv, RNG_SYSCONFIG_REG, 0x0);
  194. }
  195. static struct omap_rng_pdata omap2_rng_pdata = {
  196. .regs = (u16 *)reg_map_omap2,
  197. .data_size = OMAP2_RNG_OUTPUT_SIZE,
  198. .data_present = omap2_rng_data_present,
  199. .init = omap2_rng_init,
  200. .cleanup = omap2_rng_cleanup,
  201. };
  202. #if defined(CONFIG_OF)
  203. static inline u32 omap4_rng_data_present(struct omap_rng_dev *priv)
  204. {
  205. return omap_rng_read(priv, RNG_STATUS_REG) & RNG_REG_STATUS_RDY;
  206. }
  207. static int eip76_rng_init(struct omap_rng_dev *priv)
  208. {
  209. u32 val;
  210. /* Return if RNG is already running. */
  211. if (omap_rng_read(priv, RNG_CONTROL_REG) & RNG_CONTROL_ENABLE_TRNG_MASK)
  212. return 0;
  213. /* Number of 512 bit blocks of raw Noise Source output data that must
  214. * be processed by either the Conditioning Function or the
  215. * SP 800-90 DRBG ‘BC_DF’ functionality to yield a ‘full entropy’
  216. * output value.
  217. */
  218. val = 0x5 << RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT;
  219. /* Number of FRO samples that are XOR-ed together into one bit to be
  220. * shifted into the main shift register
  221. */
  222. val |= RNG_CONFIG_MAX_REFIL_CYCLES << RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT;
  223. omap_rng_write(priv, RNG_CONFIG_REG, val);
  224. /* Enable all available FROs */
  225. omap_rng_write(priv, RNG_FRODETUNE_REG, 0x0);
  226. omap_rng_write(priv, RNG_FROENABLE_REG, RNG_REG_FROENABLE_MASK);
  227. /* Enable TRNG */
  228. val = RNG_CONTROL_ENABLE_TRNG_MASK;
  229. omap_rng_write(priv, RNG_CONTROL_REG, val);
  230. return 0;
  231. }
  232. static int omap4_rng_init(struct omap_rng_dev *priv)
  233. {
  234. u32 val;
  235. /* Return if RNG is already running. */
  236. if (omap_rng_read(priv, RNG_CONTROL_REG) & RNG_CONTROL_ENABLE_TRNG_MASK)
  237. return 0;
  238. val = RNG_CONFIG_MIN_REFIL_CYCLES << RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT;
  239. val |= RNG_CONFIG_MAX_REFIL_CYCLES << RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT;
  240. omap_rng_write(priv, RNG_CONFIG_REG, val);
  241. omap_rng_write(priv, RNG_FRODETUNE_REG, 0x0);
  242. omap_rng_write(priv, RNG_FROENABLE_REG, RNG_REG_FROENABLE_MASK);
  243. val = RNG_ALARM_THRESHOLD << RNG_ALARMCNT_ALARM_TH_SHIFT;
  244. val |= RNG_SHUTDOWN_THRESHOLD << RNG_ALARMCNT_SHUTDOWN_TH_SHIFT;
  245. omap_rng_write(priv, RNG_ALARMCNT_REG, val);
  246. val = RNG_CONTROL_STARTUP_CYCLES << RNG_CONTROL_STARTUP_CYCLES_SHIFT;
  247. val |= RNG_CONTROL_ENABLE_TRNG_MASK;
  248. omap_rng_write(priv, RNG_CONTROL_REG, val);
  249. return 0;
  250. }
  251. static void omap4_rng_cleanup(struct omap_rng_dev *priv)
  252. {
  253. int val;
  254. val = omap_rng_read(priv, RNG_CONTROL_REG);
  255. val &= ~RNG_CONTROL_ENABLE_TRNG_MASK;
  256. omap_rng_write(priv, RNG_CONTROL_REG, val);
  257. }
  258. static irqreturn_t omap4_rng_irq(int irq, void *dev_id)
  259. {
  260. struct omap_rng_dev *priv = dev_id;
  261. u32 fro_detune, fro_enable;
  262. /*
  263. * Interrupt raised by a fro shutdown threshold, do the following:
  264. * 1. Clear the alarm events.
  265. * 2. De tune the FROs which are shutdown.
  266. * 3. Re enable the shutdown FROs.
  267. */
  268. omap_rng_write(priv, RNG_ALARMMASK_REG, 0x0);
  269. omap_rng_write(priv, RNG_ALARMSTOP_REG, 0x0);
  270. fro_enable = omap_rng_read(priv, RNG_FROENABLE_REG);
  271. fro_detune = ~fro_enable & RNG_REG_FRODETUNE_MASK;
  272. fro_detune = fro_detune | omap_rng_read(priv, RNG_FRODETUNE_REG);
  273. fro_enable = RNG_REG_FROENABLE_MASK;
  274. omap_rng_write(priv, RNG_FRODETUNE_REG, fro_detune);
  275. omap_rng_write(priv, RNG_FROENABLE_REG, fro_enable);
  276. omap_rng_write(priv, RNG_INTACK_REG, RNG_REG_INTACK_SHUTDOWN_OFLO_MASK);
  277. return IRQ_HANDLED;
  278. }
  279. static struct omap_rng_pdata omap4_rng_pdata = {
  280. .regs = (u16 *)reg_map_omap4,
  281. .data_size = OMAP4_RNG_OUTPUT_SIZE,
  282. .data_present = omap4_rng_data_present,
  283. .init = omap4_rng_init,
  284. .cleanup = omap4_rng_cleanup,
  285. };
  286. static struct omap_rng_pdata eip76_rng_pdata = {
  287. .regs = (u16 *)reg_map_eip76,
  288. .data_size = EIP76_RNG_OUTPUT_SIZE,
  289. .data_present = omap4_rng_data_present,
  290. .init = eip76_rng_init,
  291. .cleanup = omap4_rng_cleanup,
  292. };
  293. static const struct of_device_id omap_rng_of_match[] = {
  294. {
  295. .compatible = "ti,omap2-rng",
  296. .data = &omap2_rng_pdata,
  297. },
  298. {
  299. .compatible = "ti,omap4-rng",
  300. .data = &omap4_rng_pdata,
  301. },
  302. {
  303. .compatible = "inside-secure,safexcel-eip76",
  304. .data = &eip76_rng_pdata,
  305. },
  306. {},
  307. };
  308. MODULE_DEVICE_TABLE(of, omap_rng_of_match);
  309. static int of_get_omap_rng_device_details(struct omap_rng_dev *priv,
  310. struct platform_device *pdev)
  311. {
  312. const struct of_device_id *match;
  313. struct device *dev = &pdev->dev;
  314. int irq, err;
  315. match = of_match_device(of_match_ptr(omap_rng_of_match), dev);
  316. if (!match) {
  317. dev_err(dev, "no compatible OF match\n");
  318. return -EINVAL;
  319. }
  320. priv->pdata = match->data;
  321. if (of_device_is_compatible(dev->of_node, "ti,omap4-rng") ||
  322. of_device_is_compatible(dev->of_node, "inside-secure,safexcel-eip76")) {
  323. irq = platform_get_irq(pdev, 0);
  324. if (irq < 0) {
  325. dev_err(dev, "%s: error getting IRQ resource - %d\n",
  326. __func__, irq);
  327. return irq;
  328. }
  329. err = devm_request_irq(dev, irq, omap4_rng_irq,
  330. IRQF_TRIGGER_NONE, dev_name(dev), priv);
  331. if (err) {
  332. dev_err(dev, "unable to request irq %d, err = %d\n",
  333. irq, err);
  334. return err;
  335. }
  336. /*
  337. * On OMAP4, enabling the shutdown_oflo interrupt is
  338. * done in the interrupt mask register. There is no
  339. * such register on EIP76, and it's enabled by the
  340. * same bit in the control register
  341. */
  342. if (priv->pdata->regs[RNG_INTMASK_REG])
  343. omap_rng_write(priv, RNG_INTMASK_REG,
  344. RNG_SHUTDOWN_OFLO_MASK);
  345. else
  346. omap_rng_write(priv, RNG_CONTROL_REG,
  347. RNG_SHUTDOWN_OFLO_MASK);
  348. }
  349. return 0;
  350. }
  351. #else
  352. static int of_get_omap_rng_device_details(struct omap_rng_dev *omap_rng,
  353. struct platform_device *pdev)
  354. {
  355. return -EINVAL;
  356. }
  357. #endif
  358. static int get_omap_rng_device_details(struct omap_rng_dev *omap_rng)
  359. {
  360. /* Only OMAP2/3 can be non-DT */
  361. omap_rng->pdata = &omap2_rng_pdata;
  362. return 0;
  363. }
  364. static int omap_rng_probe(struct platform_device *pdev)
  365. {
  366. struct omap_rng_dev *priv;
  367. struct resource *res;
  368. struct device *dev = &pdev->dev;
  369. int ret;
  370. priv = devm_kzalloc(dev, sizeof(struct omap_rng_dev), GFP_KERNEL);
  371. if (!priv)
  372. return -ENOMEM;
  373. priv->rng.read = omap_rng_do_read;
  374. priv->rng.init = omap_rng_init;
  375. priv->rng.cleanup = omap_rng_cleanup;
  376. priv->rng.priv = (unsigned long)priv;
  377. platform_set_drvdata(pdev, priv);
  378. priv->dev = dev;
  379. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  380. priv->base = devm_ioremap_resource(dev, res);
  381. if (IS_ERR(priv->base)) {
  382. ret = PTR_ERR(priv->base);
  383. goto err_ioremap;
  384. }
  385. priv->rng.name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
  386. if (!priv->rng.name) {
  387. ret = -ENOMEM;
  388. goto err_ioremap;
  389. }
  390. pm_runtime_enable(&pdev->dev);
  391. ret = pm_runtime_get_sync(&pdev->dev);
  392. if (ret < 0) {
  393. dev_err(&pdev->dev, "Failed to runtime_get device: %d\n", ret);
  394. pm_runtime_put_noidle(&pdev->dev);
  395. goto err_ioremap;
  396. }
  397. priv->clk = devm_clk_get(&pdev->dev, NULL);
  398. if (IS_ERR(priv->clk) && PTR_ERR(priv->clk) == -EPROBE_DEFER)
  399. return -EPROBE_DEFER;
  400. if (!IS_ERR(priv->clk)) {
  401. ret = clk_prepare_enable(priv->clk);
  402. if (ret) {
  403. dev_err(&pdev->dev,
  404. "Unable to enable the clk: %d\n", ret);
  405. goto err_register;
  406. }
  407. }
  408. priv->clk_reg = devm_clk_get(&pdev->dev, "reg");
  409. if (IS_ERR(priv->clk_reg) && PTR_ERR(priv->clk_reg) == -EPROBE_DEFER)
  410. return -EPROBE_DEFER;
  411. if (!IS_ERR(priv->clk_reg)) {
  412. ret = clk_prepare_enable(priv->clk_reg);
  413. if (ret) {
  414. dev_err(&pdev->dev,
  415. "Unable to enable the register clk: %d\n",
  416. ret);
  417. goto err_register;
  418. }
  419. }
  420. ret = (dev->of_node) ? of_get_omap_rng_device_details(priv, pdev) :
  421. get_omap_rng_device_details(priv);
  422. if (ret)
  423. goto err_register;
  424. ret = hwrng_register(&priv->rng);
  425. if (ret)
  426. goto err_register;
  427. dev_info(&pdev->dev, "Random Number Generator ver. %02x\n",
  428. omap_rng_read(priv, RNG_REV_REG));
  429. return 0;
  430. err_register:
  431. priv->base = NULL;
  432. pm_runtime_put_sync(&pdev->dev);
  433. pm_runtime_disable(&pdev->dev);
  434. clk_disable_unprepare(priv->clk_reg);
  435. clk_disable_unprepare(priv->clk);
  436. err_ioremap:
  437. dev_err(dev, "initialization failed.\n");
  438. return ret;
  439. }
  440. static int omap_rng_remove(struct platform_device *pdev)
  441. {
  442. struct omap_rng_dev *priv = platform_get_drvdata(pdev);
  443. hwrng_unregister(&priv->rng);
  444. priv->pdata->cleanup(priv);
  445. pm_runtime_put_sync(&pdev->dev);
  446. pm_runtime_disable(&pdev->dev);
  447. clk_disable_unprepare(priv->clk);
  448. clk_disable_unprepare(priv->clk_reg);
  449. return 0;
  450. }
  451. static int __maybe_unused omap_rng_suspend(struct device *dev)
  452. {
  453. struct omap_rng_dev *priv = dev_get_drvdata(dev);
  454. priv->pdata->cleanup(priv);
  455. pm_runtime_put_sync(dev);
  456. return 0;
  457. }
  458. static int __maybe_unused omap_rng_resume(struct device *dev)
  459. {
  460. struct omap_rng_dev *priv = dev_get_drvdata(dev);
  461. int ret;
  462. ret = pm_runtime_get_sync(dev);
  463. if (ret < 0) {
  464. dev_err(dev, "Failed to runtime_get device: %d\n", ret);
  465. pm_runtime_put_noidle(dev);
  466. return ret;
  467. }
  468. priv->pdata->init(priv);
  469. return 0;
  470. }
  471. static SIMPLE_DEV_PM_OPS(omap_rng_pm, omap_rng_suspend, omap_rng_resume);
  472. static struct platform_driver omap_rng_driver = {
  473. .driver = {
  474. .name = "omap_rng",
  475. .pm = &omap_rng_pm,
  476. .of_match_table = of_match_ptr(omap_rng_of_match),
  477. },
  478. .probe = omap_rng_probe,
  479. .remove = omap_rng_remove,
  480. };
  481. module_platform_driver(omap_rng_driver);
  482. MODULE_ALIAS("platform:omap_rng");
  483. MODULE_AUTHOR("Deepak Saxena (and others)");
  484. MODULE_LICENSE("GPL");