head_64.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * linux/arch/x86/kernel/head_64.S -- start in 32bit and switch to 64bit
  4. *
  5. * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
  6. * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
  7. * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
  8. * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
  9. * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
  10. */
  11. #include <linux/linkage.h>
  12. #include <linux/threads.h>
  13. #include <linux/init.h>
  14. #include <asm/segment.h>
  15. #include <asm/pgtable.h>
  16. #include <asm/page.h>
  17. #include <asm/msr.h>
  18. #include <asm/cache.h>
  19. #include <asm/processor-flags.h>
  20. #include <asm/percpu.h>
  21. #include <asm/nops.h>
  22. #include "../entry/calling.h"
  23. #include <asm/export.h>
  24. #include <asm/nospec-branch.h>
  25. #include <asm/fixmap.h>
  26. #ifdef CONFIG_PARAVIRT_XXL
  27. #include <asm/asm-offsets.h>
  28. #include <asm/paravirt.h>
  29. #define GET_CR2_INTO(reg) GET_CR2_INTO_RAX ; movq %rax, reg
  30. #else
  31. #define GET_CR2_INTO(reg) movq %cr2, reg
  32. #define INTERRUPT_RETURN iretq
  33. #endif
  34. /* we are not able to switch in one step to the final KERNEL ADDRESS SPACE
  35. * because we need identity-mapped pages.
  36. *
  37. */
  38. #define l4_index(x) (((x) >> 39) & 511)
  39. #define pud_index(x) (((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  40. L4_PAGE_OFFSET = l4_index(__PAGE_OFFSET_BASE_L4)
  41. L4_START_KERNEL = l4_index(__START_KERNEL_map)
  42. L3_START_KERNEL = pud_index(__START_KERNEL_map)
  43. .text
  44. __HEAD
  45. .code64
  46. .globl startup_64
  47. startup_64:
  48. UNWIND_HINT_EMPTY
  49. /*
  50. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
  51. * and someone has loaded an identity mapped page table
  52. * for us. These identity mapped page tables map all of the
  53. * kernel pages and possibly all of memory.
  54. *
  55. * %rsi holds a physical pointer to real_mode_data.
  56. *
  57. * We come here either directly from a 64bit bootloader, or from
  58. * arch/x86/boot/compressed/head_64.S.
  59. *
  60. * We only come here initially at boot nothing else comes here.
  61. *
  62. * Since we may be loaded at an address different from what we were
  63. * compiled to run at we first fixup the physical addresses in our page
  64. * tables and then reload them.
  65. */
  66. /* Set up the stack for verify_cpu(), similar to initial_stack below */
  67. leaq (__end_init_task - SIZEOF_PTREGS)(%rip), %rsp
  68. /* Sanitize CPU configuration */
  69. call verify_cpu
  70. /*
  71. * Perform pagetable fixups. Additionally, if SME is active, encrypt
  72. * the kernel and retrieve the modifier (SME encryption mask if SME
  73. * is active) to be added to the initial pgdir entry that will be
  74. * programmed into CR3.
  75. */
  76. leaq _text(%rip), %rdi
  77. pushq %rsi
  78. call __startup_64
  79. popq %rsi
  80. /* Form the CR3 value being sure to include the CR3 modifier */
  81. addq $(early_top_pgt - __START_KERNEL_map), %rax
  82. jmp 1f
  83. ENTRY(secondary_startup_64)
  84. UNWIND_HINT_EMPTY
  85. /*
  86. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0,
  87. * and someone has loaded a mapped page table.
  88. *
  89. * %rsi holds a physical pointer to real_mode_data.
  90. *
  91. * We come here either from startup_64 (using physical addresses)
  92. * or from trampoline.S (using virtual addresses).
  93. *
  94. * Using virtual addresses from trampoline.S removes the need
  95. * to have any identity mapped pages in the kernel page table
  96. * after the boot processor executes this code.
  97. */
  98. /* Sanitize CPU configuration */
  99. call verify_cpu
  100. /*
  101. * Retrieve the modifier (SME encryption mask if SME is active) to be
  102. * added to the initial pgdir entry that will be programmed into CR3.
  103. */
  104. pushq %rsi
  105. call __startup_secondary_64
  106. popq %rsi
  107. /* Form the CR3 value being sure to include the CR3 modifier */
  108. addq $(init_top_pgt - __START_KERNEL_map), %rax
  109. 1:
  110. /* Enable PAE mode, PGE and LA57 */
  111. movl $(X86_CR4_PAE | X86_CR4_PGE), %ecx
  112. #ifdef CONFIG_X86_5LEVEL
  113. testl $1, __pgtable_l5_enabled(%rip)
  114. jz 1f
  115. orl $X86_CR4_LA57, %ecx
  116. 1:
  117. #endif
  118. movq %rcx, %cr4
  119. /* Setup early boot stage 4-/5-level pagetables. */
  120. addq phys_base(%rip), %rax
  121. movq %rax, %cr3
  122. /* Ensure I am executing from virtual addresses */
  123. movq $1f, %rax
  124. ANNOTATE_RETPOLINE_SAFE
  125. jmp *%rax
  126. 1:
  127. UNWIND_HINT_EMPTY
  128. /* Check if nx is implemented */
  129. movl $0x80000001, %eax
  130. cpuid
  131. movl %edx,%edi
  132. /* Setup EFER (Extended Feature Enable Register) */
  133. movl $MSR_EFER, %ecx
  134. rdmsr
  135. btsl $_EFER_SCE, %eax /* Enable System Call */
  136. btl $20,%edi /* No Execute supported? */
  137. jnc 1f
  138. btsl $_EFER_NX, %eax
  139. btsq $_PAGE_BIT_NX,early_pmd_flags(%rip)
  140. 1: wrmsr /* Make changes effective */
  141. /* Setup cr0 */
  142. movl $CR0_STATE, %eax
  143. /* Make changes effective */
  144. movq %rax, %cr0
  145. /* Setup a boot time stack */
  146. movq initial_stack(%rip), %rsp
  147. /* zero EFLAGS after setting rsp */
  148. pushq $0
  149. popfq
  150. /*
  151. * We must switch to a new descriptor in kernel space for the GDT
  152. * because soon the kernel won't have access anymore to the userspace
  153. * addresses where we're currently running on. We have to do that here
  154. * because in 32bit we couldn't load a 64bit linear address.
  155. */
  156. lgdt early_gdt_descr(%rip)
  157. /* set up data segments */
  158. xorl %eax,%eax
  159. movl %eax,%ds
  160. movl %eax,%ss
  161. movl %eax,%es
  162. /*
  163. * We don't really need to load %fs or %gs, but load them anyway
  164. * to kill any stale realmode selectors. This allows execution
  165. * under VT hardware.
  166. */
  167. movl %eax,%fs
  168. movl %eax,%gs
  169. /* Set up %gs.
  170. *
  171. * The base of %gs always points to the bottom of the irqstack
  172. * union. If the stack protector canary is enabled, it is
  173. * located at %gs:40. Note that, on SMP, the boot cpu uses
  174. * init data section till per cpu areas are set up.
  175. */
  176. movl $MSR_GS_BASE,%ecx
  177. movl initial_gs(%rip),%eax
  178. movl initial_gs+4(%rip),%edx
  179. wrmsr
  180. /* rsi is pointer to real mode structure with interesting info.
  181. pass it to C */
  182. movq %rsi, %rdi
  183. .Ljump_to_C_code:
  184. /*
  185. * Jump to run C code and to be on a real kernel address.
  186. * Since we are running on identity-mapped space we have to jump
  187. * to the full 64bit address, this is only possible as indirect
  188. * jump. In addition we need to ensure %cs is set so we make this
  189. * a far return.
  190. *
  191. * Note: do not change to far jump indirect with 64bit offset.
  192. *
  193. * AMD does not support far jump indirect with 64bit offset.
  194. * AMD64 Architecture Programmer's Manual, Volume 3: states only
  195. * JMP FAR mem16:16 FF /5 Far jump indirect,
  196. * with the target specified by a far pointer in memory.
  197. * JMP FAR mem16:32 FF /5 Far jump indirect,
  198. * with the target specified by a far pointer in memory.
  199. *
  200. * Intel64 does support 64bit offset.
  201. * Software Developer Manual Vol 2: states:
  202. * FF /5 JMP m16:16 Jump far, absolute indirect,
  203. * address given in m16:16
  204. * FF /5 JMP m16:32 Jump far, absolute indirect,
  205. * address given in m16:32.
  206. * REX.W + FF /5 JMP m16:64 Jump far, absolute indirect,
  207. * address given in m16:64.
  208. */
  209. pushq $.Lafter_lret # put return address on stack for unwinder
  210. xorl %ebp, %ebp # clear frame pointer
  211. movq initial_code(%rip), %rax
  212. pushq $__KERNEL_CS # set correct cs
  213. pushq %rax # target address in negative space
  214. lretq
  215. .Lafter_lret:
  216. END(secondary_startup_64)
  217. #include "verify_cpu.S"
  218. #ifdef CONFIG_HOTPLUG_CPU
  219. /*
  220. * Boot CPU0 entry point. It's called from play_dead(). Everything has been set
  221. * up already except stack. We just set up stack here. Then call
  222. * start_secondary() via .Ljump_to_C_code.
  223. */
  224. ENTRY(start_cpu0)
  225. movq initial_stack(%rip), %rsp
  226. UNWIND_HINT_EMPTY
  227. jmp .Ljump_to_C_code
  228. ENDPROC(start_cpu0)
  229. #endif
  230. /* Both SMP bootup and ACPI suspend change these variables */
  231. __REFDATA
  232. .balign 8
  233. GLOBAL(initial_code)
  234. .quad x86_64_start_kernel
  235. GLOBAL(initial_gs)
  236. .quad INIT_PER_CPU_VAR(irq_stack_union)
  237. GLOBAL(initial_stack)
  238. /*
  239. * The SIZEOF_PTREGS gap is a convention which helps the in-kernel
  240. * unwinder reliably detect the end of the stack.
  241. */
  242. .quad init_thread_union + THREAD_SIZE - SIZEOF_PTREGS
  243. __FINITDATA
  244. __INIT
  245. ENTRY(early_idt_handler_array)
  246. i = 0
  247. .rept NUM_EXCEPTION_VECTORS
  248. .if ((EXCEPTION_ERRCODE_MASK >> i) & 1) == 0
  249. UNWIND_HINT_IRET_REGS
  250. pushq $0 # Dummy error code, to make stack frame uniform
  251. .else
  252. UNWIND_HINT_IRET_REGS offset=8
  253. .endif
  254. pushq $i # 72(%rsp) Vector number
  255. jmp early_idt_handler_common
  256. UNWIND_HINT_IRET_REGS
  257. i = i + 1
  258. .fill early_idt_handler_array + i*EARLY_IDT_HANDLER_SIZE - ., 1, 0xcc
  259. .endr
  260. UNWIND_HINT_IRET_REGS offset=16
  261. END(early_idt_handler_array)
  262. early_idt_handler_common:
  263. /*
  264. * The stack is the hardware frame, an error code or zero, and the
  265. * vector number.
  266. */
  267. cld
  268. incl early_recursion_flag(%rip)
  269. /* The vector number is currently in the pt_regs->di slot. */
  270. pushq %rsi /* pt_regs->si */
  271. movq 8(%rsp), %rsi /* RSI = vector number */
  272. movq %rdi, 8(%rsp) /* pt_regs->di = RDI */
  273. pushq %rdx /* pt_regs->dx */
  274. pushq %rcx /* pt_regs->cx */
  275. pushq %rax /* pt_regs->ax */
  276. pushq %r8 /* pt_regs->r8 */
  277. pushq %r9 /* pt_regs->r9 */
  278. pushq %r10 /* pt_regs->r10 */
  279. pushq %r11 /* pt_regs->r11 */
  280. pushq %rbx /* pt_regs->bx */
  281. pushq %rbp /* pt_regs->bp */
  282. pushq %r12 /* pt_regs->r12 */
  283. pushq %r13 /* pt_regs->r13 */
  284. pushq %r14 /* pt_regs->r14 */
  285. pushq %r15 /* pt_regs->r15 */
  286. UNWIND_HINT_REGS
  287. cmpq $14,%rsi /* Page fault? */
  288. jnz 10f
  289. GET_CR2_INTO(%rdi) /* Can clobber any volatile register if pv */
  290. call early_make_pgtable
  291. andl %eax,%eax
  292. jz 20f /* All good */
  293. 10:
  294. movq %rsp,%rdi /* RDI = pt_regs; RSI is already trapnr */
  295. call early_fixup_exception
  296. 20:
  297. decl early_recursion_flag(%rip)
  298. jmp restore_regs_and_return_to_kernel
  299. END(early_idt_handler_common)
  300. __INITDATA
  301. .balign 4
  302. GLOBAL(early_recursion_flag)
  303. .long 0
  304. #define NEXT_PAGE(name) \
  305. .balign PAGE_SIZE; \
  306. GLOBAL(name)
  307. #ifdef CONFIG_PAGE_TABLE_ISOLATION
  308. /*
  309. * Each PGD needs to be 8k long and 8k aligned. We do not
  310. * ever go out to userspace with these, so we do not
  311. * strictly *need* the second page, but this allows us to
  312. * have a single set_pgd() implementation that does not
  313. * need to worry about whether it has 4k or 8k to work
  314. * with.
  315. *
  316. * This ensures PGDs are 8k long:
  317. */
  318. #define PTI_USER_PGD_FILL 512
  319. /* This ensures they are 8k-aligned: */
  320. #define NEXT_PGD_PAGE(name) \
  321. .balign 2 * PAGE_SIZE; \
  322. GLOBAL(name)
  323. #else
  324. #define NEXT_PGD_PAGE(name) NEXT_PAGE(name)
  325. #define PTI_USER_PGD_FILL 0
  326. #endif
  327. /* Automate the creation of 1 to 1 mapping pmd entries */
  328. #define PMDS(START, PERM, COUNT) \
  329. i = 0 ; \
  330. .rept (COUNT) ; \
  331. .quad (START) + (i << PMD_SHIFT) + (PERM) ; \
  332. i = i + 1 ; \
  333. .endr
  334. __INITDATA
  335. NEXT_PGD_PAGE(early_top_pgt)
  336. .fill 512,8,0
  337. .fill PTI_USER_PGD_FILL,8,0
  338. NEXT_PAGE(early_dynamic_pgts)
  339. .fill 512*EARLY_DYNAMIC_PAGE_TABLES,8,0
  340. .data
  341. #if defined(CONFIG_XEN_PV) || defined(CONFIG_XEN_PVH)
  342. NEXT_PGD_PAGE(init_top_pgt)
  343. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
  344. .org init_top_pgt + L4_PAGE_OFFSET*8, 0
  345. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
  346. .org init_top_pgt + L4_START_KERNEL*8, 0
  347. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  348. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
  349. .fill PTI_USER_PGD_FILL,8,0
  350. NEXT_PAGE(level3_ident_pgt)
  351. .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
  352. .fill 511, 8, 0
  353. NEXT_PAGE(level2_ident_pgt)
  354. /*
  355. * Since I easily can, map the first 1G.
  356. * Don't set NX because code runs from these pages.
  357. *
  358. * Note: This sets _PAGE_GLOBAL despite whether
  359. * the CPU supports it or it is enabled. But,
  360. * the CPU should ignore the bit.
  361. */
  362. PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
  363. #else
  364. NEXT_PGD_PAGE(init_top_pgt)
  365. .fill 512,8,0
  366. .fill PTI_USER_PGD_FILL,8,0
  367. #endif
  368. #ifdef CONFIG_X86_5LEVEL
  369. NEXT_PAGE(level4_kernel_pgt)
  370. .fill 511,8,0
  371. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
  372. #endif
  373. NEXT_PAGE(level3_kernel_pgt)
  374. .fill L3_START_KERNEL,8,0
  375. /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
  376. .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC
  377. .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC
  378. NEXT_PAGE(level2_kernel_pgt)
  379. /*
  380. * 512 MB kernel mapping. We spend a full page on this pagetable
  381. * anyway.
  382. *
  383. * The kernel code+data+bss must not be bigger than that.
  384. *
  385. * (NOTE: at +512MB starts the module area, see MODULES_VADDR.
  386. * If you want to increase this then increase MODULES_VADDR
  387. * too.)
  388. *
  389. * This table is eventually used by the kernel during normal
  390. * runtime. Care must be taken to clear out undesired bits
  391. * later, like _PAGE_RW or _PAGE_GLOBAL in some cases.
  392. */
  393. PMDS(0, __PAGE_KERNEL_LARGE_EXEC,
  394. KERNEL_IMAGE_SIZE/PMD_SIZE)
  395. NEXT_PAGE(level2_fixmap_pgt)
  396. .fill (512 - 4 - FIXMAP_PMD_NUM),8,0
  397. pgtno = 0
  398. .rept (FIXMAP_PMD_NUM)
  399. .quad level1_fixmap_pgt + (pgtno << PAGE_SHIFT) - __START_KERNEL_map \
  400. + _PAGE_TABLE_NOENC;
  401. pgtno = pgtno + 1
  402. .endr
  403. /* 6 MB reserved space + a 2MB hole */
  404. .fill 4,8,0
  405. NEXT_PAGE(level1_fixmap_pgt)
  406. .rept (FIXMAP_PMD_NUM)
  407. .fill 512,8,0
  408. .endr
  409. #undef PMDS
  410. .data
  411. .align 16
  412. .globl early_gdt_descr
  413. early_gdt_descr:
  414. .word GDT_ENTRIES*8-1
  415. early_gdt_descr_base:
  416. .quad INIT_PER_CPU_VAR(gdt_page)
  417. ENTRY(phys_base)
  418. /* This must match the first entry in level2_kernel_pgt */
  419. .quad 0x0000000000000000
  420. EXPORT_SYMBOL(phys_base)
  421. #include "../../x86/xen/xen-head.S"
  422. __PAGE_ALIGNED_BSS
  423. NEXT_PAGE(empty_zero_page)
  424. .skip PAGE_SIZE
  425. EXPORT_SYMBOL(empty_zero_page)