setup.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Renesas System Solutions Asia Pte. Ltd - Migo-R
  4. *
  5. * Copyright (C) 2008 Magnus Damm
  6. */
  7. #include <linux/clkdev.h>
  8. #include <linux/init.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/input.h>
  12. #include <linux/input/sh_keysc.h>
  13. #include <linux/memblock.h>
  14. #include <linux/mmc/host.h>
  15. #include <linux/mtd/physmap.h>
  16. #include <linux/mfd/tmio.h>
  17. #include <linux/mtd/platnand.h>
  18. #include <linux/i2c.h>
  19. #include <linux/regulator/fixed.h>
  20. #include <linux/regulator/machine.h>
  21. #include <linux/smc91x.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk.h>
  24. #include <linux/gpio.h>
  25. #include <linux/gpio/machine.h>
  26. #include <linux/videodev2.h>
  27. #include <linux/sh_intc.h>
  28. #include <video/sh_mobile_lcdc.h>
  29. #include <media/drv-intf/renesas-ceu.h>
  30. #include <media/i2c/ov772x.h>
  31. #include <media/i2c/tw9910.h>
  32. #include <asm/clock.h>
  33. #include <asm/machvec.h>
  34. #include <asm/io.h>
  35. #include <asm/suspend.h>
  36. #include <mach/migor.h>
  37. #include <cpu/sh7722.h>
  38. /* Address IRQ Size Bus Description
  39. * 0x00000000 64MB 16 NOR Flash (SP29PL256N)
  40. * 0x0c000000 64MB 64 SDRAM (2xK4M563233G)
  41. * 0x10000000 IRQ0 16 Ethernet (SMC91C111)
  42. * 0x14000000 IRQ4 16 USB 2.0 Host Controller (M66596)
  43. * 0x18000000 8GB 8 NAND Flash (K9K8G08U0A)
  44. */
  45. #define CEU_BUFFER_MEMORY_SIZE (4 << 20)
  46. static phys_addr_t ceu_dma_membase;
  47. static struct smc91x_platdata smc91x_info = {
  48. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  49. };
  50. static struct resource smc91x_eth_resources[] = {
  51. [0] = {
  52. .name = "SMC91C111" ,
  53. .start = 0x10000300,
  54. .end = 0x1000030f,
  55. .flags = IORESOURCE_MEM,
  56. },
  57. [1] = {
  58. .start = evt2irq(0x600), /* IRQ0 */
  59. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  60. },
  61. };
  62. static struct platform_device smc91x_eth_device = {
  63. .name = "smc91x",
  64. .num_resources = ARRAY_SIZE(smc91x_eth_resources),
  65. .resource = smc91x_eth_resources,
  66. .dev = {
  67. .platform_data = &smc91x_info,
  68. },
  69. };
  70. static struct sh_keysc_info sh_keysc_info = {
  71. .mode = SH_KEYSC_MODE_2, /* KEYOUT0->4, KEYIN1->5 */
  72. .scan_timing = 3,
  73. .delay = 5,
  74. .keycodes = {
  75. 0, KEY_UP, KEY_DOWN, KEY_LEFT, KEY_RIGHT, KEY_ENTER,
  76. 0, KEY_F, KEY_C, KEY_D, KEY_H, KEY_1,
  77. 0, KEY_2, KEY_3, KEY_4, KEY_5, KEY_6,
  78. 0, KEY_7, KEY_8, KEY_9, KEY_S, KEY_0,
  79. 0, KEY_P, KEY_STOP, KEY_REWIND, KEY_PLAY, KEY_FASTFORWARD,
  80. },
  81. };
  82. static struct resource sh_keysc_resources[] = {
  83. [0] = {
  84. .start = 0x044b0000,
  85. .end = 0x044b000f,
  86. .flags = IORESOURCE_MEM,
  87. },
  88. [1] = {
  89. .start = evt2irq(0xbe0),
  90. .flags = IORESOURCE_IRQ,
  91. },
  92. };
  93. static struct platform_device sh_keysc_device = {
  94. .name = "sh_keysc",
  95. .id = 0, /* "keysc0" clock */
  96. .num_resources = ARRAY_SIZE(sh_keysc_resources),
  97. .resource = sh_keysc_resources,
  98. .dev = {
  99. .platform_data = &sh_keysc_info,
  100. },
  101. };
  102. static struct mtd_partition migor_nor_flash_partitions[] =
  103. {
  104. {
  105. .name = "uboot",
  106. .offset = 0,
  107. .size = (1 * 1024 * 1024),
  108. .mask_flags = MTD_WRITEABLE, /* Read-only */
  109. },
  110. {
  111. .name = "rootfs",
  112. .offset = MTDPART_OFS_APPEND,
  113. .size = (15 * 1024 * 1024),
  114. },
  115. {
  116. .name = "other",
  117. .offset = MTDPART_OFS_APPEND,
  118. .size = MTDPART_SIZ_FULL,
  119. },
  120. };
  121. static struct physmap_flash_data migor_nor_flash_data = {
  122. .width = 2,
  123. .parts = migor_nor_flash_partitions,
  124. .nr_parts = ARRAY_SIZE(migor_nor_flash_partitions),
  125. };
  126. static struct resource migor_nor_flash_resources[] = {
  127. [0] = {
  128. .name = "NOR Flash",
  129. .start = 0x00000000,
  130. .end = 0x03ffffff,
  131. .flags = IORESOURCE_MEM,
  132. }
  133. };
  134. static struct platform_device migor_nor_flash_device = {
  135. .name = "physmap-flash",
  136. .resource = migor_nor_flash_resources,
  137. .num_resources = ARRAY_SIZE(migor_nor_flash_resources),
  138. .dev = {
  139. .platform_data = &migor_nor_flash_data,
  140. },
  141. };
  142. static struct mtd_partition migor_nand_flash_partitions[] = {
  143. {
  144. .name = "nanddata1",
  145. .offset = 0x0,
  146. .size = 512 * 1024 * 1024,
  147. },
  148. {
  149. .name = "nanddata2",
  150. .offset = MTDPART_OFS_APPEND,
  151. .size = 512 * 1024 * 1024,
  152. },
  153. };
  154. static void migor_nand_flash_cmd_ctl(struct nand_chip *chip, int cmd,
  155. unsigned int ctrl)
  156. {
  157. if (cmd == NAND_CMD_NONE)
  158. return;
  159. if (ctrl & NAND_CLE)
  160. writeb(cmd, chip->legacy.IO_ADDR_W + 0x00400000);
  161. else if (ctrl & NAND_ALE)
  162. writeb(cmd, chip->legacy.IO_ADDR_W + 0x00800000);
  163. else
  164. writeb(cmd, chip->legacy.IO_ADDR_W);
  165. }
  166. static int migor_nand_flash_ready(struct nand_chip *chip)
  167. {
  168. return gpio_get_value(GPIO_PTA1); /* NAND_RBn */
  169. }
  170. static struct platform_nand_data migor_nand_flash_data = {
  171. .chip = {
  172. .nr_chips = 1,
  173. .partitions = migor_nand_flash_partitions,
  174. .nr_partitions = ARRAY_SIZE(migor_nand_flash_partitions),
  175. .chip_delay = 20,
  176. },
  177. .ctrl = {
  178. .dev_ready = migor_nand_flash_ready,
  179. .cmd_ctrl = migor_nand_flash_cmd_ctl,
  180. },
  181. };
  182. static struct resource migor_nand_flash_resources[] = {
  183. [0] = {
  184. .name = "NAND Flash",
  185. .start = 0x18000000,
  186. .end = 0x18ffffff,
  187. .flags = IORESOURCE_MEM,
  188. },
  189. };
  190. static struct platform_device migor_nand_flash_device = {
  191. .name = "gen_nand",
  192. .resource = migor_nand_flash_resources,
  193. .num_resources = ARRAY_SIZE(migor_nand_flash_resources),
  194. .dev = {
  195. .platform_data = &migor_nand_flash_data,
  196. }
  197. };
  198. static const struct fb_videomode migor_lcd_modes[] = {
  199. {
  200. #if defined(CONFIG_SH_MIGOR_RTA_WVGA)
  201. .name = "LB070WV1",
  202. .xres = 800,
  203. .yres = 480,
  204. .left_margin = 64,
  205. .right_margin = 16,
  206. .hsync_len = 120,
  207. .sync = 0,
  208. #elif defined(CONFIG_SH_MIGOR_QVGA)
  209. .name = "PH240320T",
  210. .xres = 320,
  211. .yres = 240,
  212. .left_margin = 0,
  213. .right_margin = 16,
  214. .hsync_len = 8,
  215. .sync = FB_SYNC_HOR_HIGH_ACT,
  216. #endif
  217. .upper_margin = 1,
  218. .lower_margin = 17,
  219. .vsync_len = 2,
  220. },
  221. };
  222. static struct sh_mobile_lcdc_info sh_mobile_lcdc_info = {
  223. #if defined(CONFIG_SH_MIGOR_RTA_WVGA)
  224. .clock_source = LCDC_CLK_BUS,
  225. .ch[0] = {
  226. .chan = LCDC_CHAN_MAINLCD,
  227. .fourcc = V4L2_PIX_FMT_RGB565,
  228. .interface_type = RGB16,
  229. .clock_divider = 2,
  230. .lcd_modes = migor_lcd_modes,
  231. .num_modes = ARRAY_SIZE(migor_lcd_modes),
  232. .panel_cfg = { /* 7.0 inch */
  233. .width = 152,
  234. .height = 91,
  235. },
  236. }
  237. #elif defined(CONFIG_SH_MIGOR_QVGA)
  238. .clock_source = LCDC_CLK_PERIPHERAL,
  239. .ch[0] = {
  240. .chan = LCDC_CHAN_MAINLCD,
  241. .fourcc = V4L2_PIX_FMT_RGB565,
  242. .interface_type = SYS16A,
  243. .clock_divider = 10,
  244. .lcd_modes = migor_lcd_modes,
  245. .num_modes = ARRAY_SIZE(migor_lcd_modes),
  246. .panel_cfg = {
  247. .width = 49, /* 2.4 inch */
  248. .height = 37,
  249. .setup_sys = migor_lcd_qvga_setup,
  250. },
  251. .sys_bus_cfg = {
  252. .ldmt2r = 0x06000a09,
  253. .ldmt3r = 0x180e3418,
  254. /* set 1s delay to encourage fsync() */
  255. .deferred_io_msec = 1000,
  256. },
  257. }
  258. #endif
  259. };
  260. static struct resource migor_lcdc_resources[] = {
  261. [0] = {
  262. .name = "LCDC",
  263. .start = 0xfe940000, /* P4-only space */
  264. .end = 0xfe942fff,
  265. .flags = IORESOURCE_MEM,
  266. },
  267. [1] = {
  268. .start = evt2irq(0x580),
  269. .flags = IORESOURCE_IRQ,
  270. },
  271. };
  272. static struct platform_device migor_lcdc_device = {
  273. .name = "sh_mobile_lcdc_fb",
  274. .num_resources = ARRAY_SIZE(migor_lcdc_resources),
  275. .resource = migor_lcdc_resources,
  276. .dev = {
  277. .platform_data = &sh_mobile_lcdc_info,
  278. },
  279. };
  280. static struct ceu_platform_data ceu_pdata = {
  281. .num_subdevs = 2,
  282. .subdevs = {
  283. { /* [0] = ov772x */
  284. .flags = 0,
  285. .bus_width = 8,
  286. .bus_shift = 0,
  287. .i2c_adapter_id = 0,
  288. .i2c_address = 0x21,
  289. },
  290. { /* [1] = tw9910 */
  291. .flags = 0,
  292. .bus_width = 8,
  293. .bus_shift = 0,
  294. .i2c_adapter_id = 0,
  295. .i2c_address = 0x45,
  296. },
  297. },
  298. };
  299. static struct resource migor_ceu_resources[] = {
  300. [0] = {
  301. .name = "CEU",
  302. .start = 0xfe910000,
  303. .end = 0xfe91009f,
  304. .flags = IORESOURCE_MEM,
  305. },
  306. [1] = {
  307. .start = evt2irq(0x880),
  308. .flags = IORESOURCE_IRQ,
  309. },
  310. };
  311. static struct platform_device migor_ceu_device = {
  312. .name = "renesas-ceu",
  313. .id = 0, /* ceu.0 */
  314. .num_resources = ARRAY_SIZE(migor_ceu_resources),
  315. .resource = migor_ceu_resources,
  316. .dev = {
  317. .platform_data = &ceu_pdata,
  318. },
  319. };
  320. /* Powerdown/reset gpios for CEU image sensors */
  321. static struct gpiod_lookup_table ov7725_gpios = {
  322. .dev_id = "0-0021",
  323. .table = {
  324. GPIO_LOOKUP("sh7722_pfc", GPIO_PTT0, "powerdown",
  325. GPIO_ACTIVE_HIGH),
  326. GPIO_LOOKUP("sh7722_pfc", GPIO_PTT3, "reset", GPIO_ACTIVE_LOW),
  327. },
  328. };
  329. static struct gpiod_lookup_table tw9910_gpios = {
  330. .dev_id = "0-0045",
  331. .table = {
  332. GPIO_LOOKUP("sh7722_pfc", GPIO_PTT2, "pdn", GPIO_ACTIVE_LOW),
  333. GPIO_LOOKUP("sh7722_pfc", GPIO_PTT3, "rstb", GPIO_ACTIVE_LOW),
  334. },
  335. };
  336. /* Fixed 3.3V regulator to be used by SDHI0 */
  337. static struct regulator_consumer_supply fixed3v3_power_consumers[] =
  338. {
  339. REGULATOR_SUPPLY("vmmc", "sh_mobile_sdhi.0"),
  340. REGULATOR_SUPPLY("vqmmc", "sh_mobile_sdhi.0"),
  341. };
  342. static struct resource sdhi_cn9_resources[] = {
  343. [0] = {
  344. .name = "SDHI",
  345. .start = 0x04ce0000,
  346. .end = 0x04ce00ff,
  347. .flags = IORESOURCE_MEM,
  348. },
  349. [1] = {
  350. .start = evt2irq(0xe80),
  351. .flags = IORESOURCE_IRQ,
  352. },
  353. };
  354. static struct tmio_mmc_data sh7724_sdhi_data = {
  355. .chan_priv_tx = (void *)SHDMA_SLAVE_SDHI0_TX,
  356. .chan_priv_rx = (void *)SHDMA_SLAVE_SDHI0_RX,
  357. .capabilities = MMC_CAP_SDIO_IRQ,
  358. };
  359. static struct platform_device sdhi_cn9_device = {
  360. .name = "sh_mobile_sdhi",
  361. .num_resources = ARRAY_SIZE(sdhi_cn9_resources),
  362. .resource = sdhi_cn9_resources,
  363. .dev = {
  364. .platform_data = &sh7724_sdhi_data,
  365. },
  366. };
  367. static struct ov772x_camera_info ov7725_info = {
  368. .flags = 0,
  369. };
  370. static struct tw9910_video_info tw9910_info = {
  371. .buswidth = 8,
  372. .mpout = TW9910_MPO_FIELD,
  373. };
  374. static struct i2c_board_info migor_i2c_devices[] = {
  375. {
  376. I2C_BOARD_INFO("rs5c372b", 0x32),
  377. },
  378. {
  379. I2C_BOARD_INFO("migor_ts", 0x51),
  380. .irq = evt2irq(0x6c0), /* IRQ6 */
  381. },
  382. {
  383. I2C_BOARD_INFO("wm8978", 0x1a),
  384. },
  385. {
  386. I2C_BOARD_INFO("ov772x", 0x21),
  387. .platform_data = &ov7725_info,
  388. },
  389. {
  390. I2C_BOARD_INFO("tw9910", 0x45),
  391. .platform_data = &tw9910_info,
  392. },
  393. };
  394. static struct platform_device *migor_devices[] __initdata = {
  395. &smc91x_eth_device,
  396. &sh_keysc_device,
  397. &migor_lcdc_device,
  398. &migor_nor_flash_device,
  399. &migor_nand_flash_device,
  400. &sdhi_cn9_device,
  401. };
  402. extern char migor_sdram_enter_start;
  403. extern char migor_sdram_enter_end;
  404. extern char migor_sdram_leave_start;
  405. extern char migor_sdram_leave_end;
  406. static int __init migor_devices_setup(void)
  407. {
  408. struct clk *video_clk;
  409. /* register board specific self-refresh code */
  410. sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF,
  411. &migor_sdram_enter_start,
  412. &migor_sdram_enter_end,
  413. &migor_sdram_leave_start,
  414. &migor_sdram_leave_end);
  415. regulator_register_always_on(0, "fixed-3.3V", fixed3v3_power_consumers,
  416. ARRAY_SIZE(fixed3v3_power_consumers), 3300000);
  417. /* Let D11 LED show STATUS0 */
  418. gpio_request(GPIO_FN_STATUS0, NULL);
  419. /* Lit D12 LED show PDSTATUS */
  420. gpio_request(GPIO_FN_PDSTATUS, NULL);
  421. /* SMC91C111 - Enable IRQ0, Setup CS4 for 16-bit fast access */
  422. gpio_request(GPIO_FN_IRQ0, NULL);
  423. __raw_writel(0x00003400, BSC_CS4BCR);
  424. __raw_writel(0x00110080, BSC_CS4WCR);
  425. /* KEYSC */
  426. gpio_request(GPIO_FN_KEYOUT0, NULL);
  427. gpio_request(GPIO_FN_KEYOUT1, NULL);
  428. gpio_request(GPIO_FN_KEYOUT2, NULL);
  429. gpio_request(GPIO_FN_KEYOUT3, NULL);
  430. gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
  431. gpio_request(GPIO_FN_KEYIN1, NULL);
  432. gpio_request(GPIO_FN_KEYIN2, NULL);
  433. gpio_request(GPIO_FN_KEYIN3, NULL);
  434. gpio_request(GPIO_FN_KEYIN4, NULL);
  435. gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
  436. /* NAND Flash */
  437. gpio_request(GPIO_FN_CS6A_CE2B, NULL);
  438. __raw_writel((__raw_readl(BSC_CS6ABCR) & ~0x0600) | 0x0200, BSC_CS6ABCR);
  439. gpio_request(GPIO_PTA1, NULL);
  440. gpio_direction_input(GPIO_PTA1);
  441. /* SDHI */
  442. gpio_request(GPIO_FN_SDHICD, NULL);
  443. gpio_request(GPIO_FN_SDHIWP, NULL);
  444. gpio_request(GPIO_FN_SDHID3, NULL);
  445. gpio_request(GPIO_FN_SDHID2, NULL);
  446. gpio_request(GPIO_FN_SDHID1, NULL);
  447. gpio_request(GPIO_FN_SDHID0, NULL);
  448. gpio_request(GPIO_FN_SDHICMD, NULL);
  449. gpio_request(GPIO_FN_SDHICLK, NULL);
  450. /* Touch Panel */
  451. gpio_request(GPIO_FN_IRQ6, NULL);
  452. /* LCD Panel */
  453. #ifdef CONFIG_SH_MIGOR_QVGA /* LCDC - QVGA - Enable SYS Interface signals */
  454. gpio_request(GPIO_FN_LCDD17, NULL);
  455. gpio_request(GPIO_FN_LCDD16, NULL);
  456. gpio_request(GPIO_FN_LCDD15, NULL);
  457. gpio_request(GPIO_FN_LCDD14, NULL);
  458. gpio_request(GPIO_FN_LCDD13, NULL);
  459. gpio_request(GPIO_FN_LCDD12, NULL);
  460. gpio_request(GPIO_FN_LCDD11, NULL);
  461. gpio_request(GPIO_FN_LCDD10, NULL);
  462. gpio_request(GPIO_FN_LCDD8, NULL);
  463. gpio_request(GPIO_FN_LCDD7, NULL);
  464. gpio_request(GPIO_FN_LCDD6, NULL);
  465. gpio_request(GPIO_FN_LCDD5, NULL);
  466. gpio_request(GPIO_FN_LCDD4, NULL);
  467. gpio_request(GPIO_FN_LCDD3, NULL);
  468. gpio_request(GPIO_FN_LCDD2, NULL);
  469. gpio_request(GPIO_FN_LCDD1, NULL);
  470. gpio_request(GPIO_FN_LCDRS, NULL);
  471. gpio_request(GPIO_FN_LCDCS, NULL);
  472. gpio_request(GPIO_FN_LCDRD, NULL);
  473. gpio_request(GPIO_FN_LCDWR, NULL);
  474. gpio_request(GPIO_PTH2, NULL); /* LCD_DON */
  475. gpio_direction_output(GPIO_PTH2, 1);
  476. #endif
  477. #ifdef CONFIG_SH_MIGOR_RTA_WVGA /* LCDC - WVGA - Enable RGB Interface signals */
  478. gpio_request(GPIO_FN_LCDD15, NULL);
  479. gpio_request(GPIO_FN_LCDD14, NULL);
  480. gpio_request(GPIO_FN_LCDD13, NULL);
  481. gpio_request(GPIO_FN_LCDD12, NULL);
  482. gpio_request(GPIO_FN_LCDD11, NULL);
  483. gpio_request(GPIO_FN_LCDD10, NULL);
  484. gpio_request(GPIO_FN_LCDD9, NULL);
  485. gpio_request(GPIO_FN_LCDD8, NULL);
  486. gpio_request(GPIO_FN_LCDD7, NULL);
  487. gpio_request(GPIO_FN_LCDD6, NULL);
  488. gpio_request(GPIO_FN_LCDD5, NULL);
  489. gpio_request(GPIO_FN_LCDD4, NULL);
  490. gpio_request(GPIO_FN_LCDD3, NULL);
  491. gpio_request(GPIO_FN_LCDD2, NULL);
  492. gpio_request(GPIO_FN_LCDD1, NULL);
  493. gpio_request(GPIO_FN_LCDD0, NULL);
  494. gpio_request(GPIO_FN_LCDLCLK, NULL);
  495. gpio_request(GPIO_FN_LCDDCK, NULL);
  496. gpio_request(GPIO_FN_LCDVEPWC, NULL);
  497. gpio_request(GPIO_FN_LCDVCPWC, NULL);
  498. gpio_request(GPIO_FN_LCDVSYN, NULL);
  499. gpio_request(GPIO_FN_LCDHSYN, NULL);
  500. gpio_request(GPIO_FN_LCDDISP, NULL);
  501. gpio_request(GPIO_FN_LCDDON, NULL);
  502. #endif
  503. /* CEU */
  504. gpio_request(GPIO_FN_VIO_CLK2, NULL);
  505. gpio_request(GPIO_FN_VIO_VD2, NULL);
  506. gpio_request(GPIO_FN_VIO_HD2, NULL);
  507. gpio_request(GPIO_FN_VIO_FLD, NULL);
  508. gpio_request(GPIO_FN_VIO_CKO, NULL);
  509. gpio_request(GPIO_FN_VIO_D15, NULL);
  510. gpio_request(GPIO_FN_VIO_D14, NULL);
  511. gpio_request(GPIO_FN_VIO_D13, NULL);
  512. gpio_request(GPIO_FN_VIO_D12, NULL);
  513. gpio_request(GPIO_FN_VIO_D11, NULL);
  514. gpio_request(GPIO_FN_VIO_D10, NULL);
  515. gpio_request(GPIO_FN_VIO_D9, NULL);
  516. gpio_request(GPIO_FN_VIO_D8, NULL);
  517. __raw_writew(__raw_readw(PORT_MSELCRB) | 0x2000, PORT_MSELCRB); /* D15->D8 */
  518. /* SIU: Port B */
  519. gpio_request(GPIO_FN_SIUBOLR, NULL);
  520. gpio_request(GPIO_FN_SIUBOBT, NULL);
  521. gpio_request(GPIO_FN_SIUBISLD, NULL);
  522. gpio_request(GPIO_FN_SIUBOSLD, NULL);
  523. gpio_request(GPIO_FN_SIUMCKB, NULL);
  524. /*
  525. * The original driver sets SIUB OLR/OBT, ILR/IBT, and SIUA OLR/OBT to
  526. * output. Need only SIUB, set to output for master mode (table 34.2)
  527. */
  528. __raw_writew(__raw_readw(PORT_MSELCRA) | 1, PORT_MSELCRA);
  529. /*
  530. * Use 10 MHz VIO_CKO instead of 24 MHz to work around signal quality
  531. * issues on Panel Board V2.1.
  532. */
  533. video_clk = clk_get(NULL, "video_clk");
  534. if (!IS_ERR(video_clk)) {
  535. clk_set_rate(video_clk, clk_round_rate(video_clk, 10000000));
  536. clk_put(video_clk);
  537. }
  538. /* Add a clock alias for ov7725 xclk source. */
  539. clk_add_alias(NULL, "0-0021", "video_clk", NULL);
  540. /* Register GPIOs for video sources. */
  541. gpiod_add_lookup_table(&ov7725_gpios);
  542. gpiod_add_lookup_table(&tw9910_gpios);
  543. i2c_register_board_info(0, migor_i2c_devices,
  544. ARRAY_SIZE(migor_i2c_devices));
  545. /* Initialize CEU platform device separately to map memory first */
  546. device_initialize(&migor_ceu_device.dev);
  547. arch_setup_pdev_archdata(&migor_ceu_device);
  548. dma_declare_coherent_memory(&migor_ceu_device.dev,
  549. ceu_dma_membase, ceu_dma_membase,
  550. ceu_dma_membase + CEU_BUFFER_MEMORY_SIZE - 1,
  551. DMA_MEMORY_EXCLUSIVE);
  552. platform_device_add(&migor_ceu_device);
  553. return platform_add_devices(migor_devices, ARRAY_SIZE(migor_devices));
  554. }
  555. arch_initcall(migor_devices_setup);
  556. /* Return the board specific boot mode pin configuration */
  557. static int migor_mode_pins(void)
  558. {
  559. /* MD0=1, MD1=1, MD2=0: Clock Mode 3
  560. * MD3=0: 16-bit Area0 Bus Width
  561. * MD5=1: Little Endian
  562. * TSTMD=1, MD8=0: Test Mode Disabled
  563. */
  564. return MODE_PIN0 | MODE_PIN1 | MODE_PIN5;
  565. }
  566. /* Reserve a portion of memory for CEU buffers */
  567. static void __init migor_mv_mem_reserve(void)
  568. {
  569. phys_addr_t phys;
  570. phys_addr_t size = CEU_BUFFER_MEMORY_SIZE;
  571. phys = memblock_alloc_base(size, PAGE_SIZE, MEMBLOCK_ALLOC_ANYWHERE);
  572. memblock_free(phys, size);
  573. memblock_remove(phys, size);
  574. ceu_dma_membase = phys;
  575. }
  576. /*
  577. * The Machine Vector
  578. */
  579. static struct sh_machine_vector mv_migor __initmv = {
  580. .mv_name = "Migo-R",
  581. .mv_mode_pins = migor_mode_pins,
  582. .mv_mem_reserve = migor_mv_mem_reserve,
  583. };