power9-pmu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * Performance counter support for POWER9 processors.
  3. *
  4. * Copyright 2009 Paul Mackerras, IBM Corporation.
  5. * Copyright 2013 Michael Ellerman, IBM Corporation.
  6. * Copyright 2016 Madhavan Srinivasan, IBM Corporation.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or later version.
  12. */
  13. #define pr_fmt(fmt) "power9-pmu: " fmt
  14. #include "isa207-common.h"
  15. /*
  16. * Raw event encoding for Power9:
  17. *
  18. * 60 56 52 48 44 40 36 32
  19. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  20. * | | [ ] [ ] [ thresh_cmp ] [ thresh_ctl ]
  21. * | | | | |
  22. * | | *- IFM (Linux) | thresh start/stop -*
  23. * | *- BHRB (Linux) *sm
  24. * *- EBB (Linux)
  25. *
  26. * 28 24 20 16 12 8 4 0
  27. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  28. * [ ] [ sample ] [cache] [ pmc ] [unit ] [] m [ pmcxsel ]
  29. * | | | | |
  30. * | | | | *- mark
  31. * | | *- L1/L2/L3 cache_sel |
  32. * | | |
  33. * | *- sampling mode for marked events *- combine
  34. * |
  35. * *- thresh_sel
  36. *
  37. * Below uses IBM bit numbering.
  38. *
  39. * MMCR1[x:y] = unit (PMCxUNIT)
  40. * MMCR1[24] = pmc1combine[0]
  41. * MMCR1[25] = pmc1combine[1]
  42. * MMCR1[26] = pmc2combine[0]
  43. * MMCR1[27] = pmc2combine[1]
  44. * MMCR1[28] = pmc3combine[0]
  45. * MMCR1[29] = pmc3combine[1]
  46. * MMCR1[30] = pmc4combine[0]
  47. * MMCR1[31] = pmc4combine[1]
  48. *
  49. * if pmc == 3 and unit == 0 and pmcxsel[0:6] == 0b0101011
  50. * MMCR1[20:27] = thresh_ctl
  51. * else if pmc == 4 and unit == 0xf and pmcxsel[0:6] == 0b0101001
  52. * MMCR1[20:27] = thresh_ctl
  53. * else
  54. * MMCRA[48:55] = thresh_ctl (THRESH START/END)
  55. *
  56. * if thresh_sel:
  57. * MMCRA[45:47] = thresh_sel
  58. *
  59. * if thresh_cmp:
  60. * MMCRA[9:11] = thresh_cmp[0:2]
  61. * MMCRA[12:18] = thresh_cmp[3:9]
  62. *
  63. * if unit == 6 or unit == 7
  64. * MMCRC[53:55] = cache_sel[1:3] (L2EVENT_SEL)
  65. * else if unit == 8 or unit == 9:
  66. * if cache_sel[0] == 0: # L3 bank
  67. * MMCRC[47:49] = cache_sel[1:3] (L3EVENT_SEL0)
  68. * else if cache_sel[0] == 1:
  69. * MMCRC[50:51] = cache_sel[2:3] (L3EVENT_SEL1)
  70. * else if cache_sel[1]: # L1 event
  71. * MMCR1[16] = cache_sel[2]
  72.  * MMCR1[17] = cache_sel[3]
  73. *
  74. * if mark:
  75. * MMCRA[63] = 1 (SAMPLE_ENABLE)
  76. * MMCRA[57:59] = sample[0:2] (RAND_SAMP_ELIG)
  77.  * MMCRA[61:62] = sample[3:4] (RAND_SAMP_MODE)
  78. *
  79. * if EBB and BHRB:
  80. * MMCRA[32:33] = IFM
  81. *
  82. * MMCRA[SDAR_MODE] = sm
  83. */
  84. /*
  85. * Some power9 event codes.
  86. */
  87. #define EVENT(_name, _code) _name = _code,
  88. enum {
  89. #include "power9-events-list.h"
  90. };
  91. #undef EVENT
  92. /* MMCRA IFM bits - POWER9 */
  93. #define POWER9_MMCRA_IFM1 0x0000000040000000UL
  94. #define POWER9_MMCRA_IFM2 0x0000000080000000UL
  95. #define POWER9_MMCRA_IFM3 0x00000000C0000000UL
  96. /* Nasty Power9 specific hack */
  97. #define PVR_POWER9_CUMULUS 0x00002000
  98. /* PowerISA v2.07 format attribute structure*/
  99. extern struct attribute_group isa207_pmu_format_group;
  100. int p9_dd21_bl_ev[] = {
  101. PM_MRK_ST_DONE_L2,
  102. PM_RADIX_PWC_L1_HIT,
  103. PM_FLOP_CMPL,
  104. PM_MRK_NTF_FIN,
  105. PM_RADIX_PWC_L2_HIT,
  106. PM_IFETCH_THROTTLE,
  107. PM_MRK_L2_TM_ST_ABORT_SISTER,
  108. PM_RADIX_PWC_L3_HIT,
  109. PM_RUN_CYC_SMT2_MODE,
  110. PM_TM_TX_PASS_RUN_INST,
  111. PM_DISP_HELD_SYNC_HOLD,
  112. };
  113. int p9_dd22_bl_ev[] = {
  114. PM_DTLB_MISS_16G,
  115. PM_DERAT_MISS_2M,
  116. PM_DTLB_MISS_2M,
  117. PM_MRK_DTLB_MISS_1G,
  118. PM_DTLB_MISS_4K,
  119. PM_DERAT_MISS_1G,
  120. PM_MRK_DERAT_MISS_2M,
  121. PM_MRK_DTLB_MISS_4K,
  122. PM_MRK_DTLB_MISS_16G,
  123. PM_DTLB_MISS_64K,
  124. PM_MRK_DERAT_MISS_1G,
  125. PM_MRK_DTLB_MISS_64K,
  126. PM_DISP_HELD_SYNC_HOLD,
  127. PM_DTLB_MISS_16M,
  128. PM_DTLB_MISS_1G,
  129. PM_MRK_DTLB_MISS_16M,
  130. };
  131. /* Table of alternatives, sorted by column 0 */
  132. static const unsigned int power9_event_alternatives[][MAX_ALT] = {
  133. { PM_INST_DISP, PM_INST_DISP_ALT },
  134. { PM_RUN_CYC_ALT, PM_RUN_CYC },
  135. { PM_RUN_INST_CMPL_ALT, PM_RUN_INST_CMPL },
  136. { PM_LD_MISS_L1, PM_LD_MISS_L1_ALT },
  137. { PM_BR_2PATH, PM_BR_2PATH_ALT },
  138. };
  139. static int power9_get_alternatives(u64 event, unsigned int flags, u64 alt[])
  140. {
  141. int num_alt = 0;
  142. num_alt = isa207_get_alternatives(event, alt,
  143. ARRAY_SIZE(power9_event_alternatives), flags,
  144. power9_event_alternatives);
  145. return num_alt;
  146. }
  147. GENERIC_EVENT_ATTR(cpu-cycles, PM_CYC);
  148. GENERIC_EVENT_ATTR(stalled-cycles-frontend, PM_ICT_NOSLOT_CYC);
  149. GENERIC_EVENT_ATTR(stalled-cycles-backend, PM_CMPLU_STALL);
  150. GENERIC_EVENT_ATTR(instructions, PM_INST_CMPL);
  151. GENERIC_EVENT_ATTR(branch-instructions, PM_BR_CMPL);
  152. GENERIC_EVENT_ATTR(branch-misses, PM_BR_MPRED_CMPL);
  153. GENERIC_EVENT_ATTR(cache-references, PM_LD_REF_L1);
  154. GENERIC_EVENT_ATTR(cache-misses, PM_LD_MISS_L1_FIN);
  155. CACHE_EVENT_ATTR(L1-dcache-load-misses, PM_LD_MISS_L1_FIN);
  156. CACHE_EVENT_ATTR(L1-dcache-loads, PM_LD_REF_L1);
  157. CACHE_EVENT_ATTR(L1-dcache-prefetches, PM_L1_PREF);
  158. CACHE_EVENT_ATTR(L1-dcache-store-misses, PM_ST_MISS_L1);
  159. CACHE_EVENT_ATTR(L1-icache-load-misses, PM_L1_ICACHE_MISS);
  160. CACHE_EVENT_ATTR(L1-icache-loads, PM_INST_FROM_L1);
  161. CACHE_EVENT_ATTR(L1-icache-prefetches, PM_IC_PREF_WRITE);
  162. CACHE_EVENT_ATTR(LLC-load-misses, PM_DATA_FROM_L3MISS);
  163. CACHE_EVENT_ATTR(LLC-loads, PM_DATA_FROM_L3);
  164. CACHE_EVENT_ATTR(LLC-prefetches, PM_L3_PREF_ALL);
  165. CACHE_EVENT_ATTR(LLC-store-misses, PM_L2_ST_MISS);
  166. CACHE_EVENT_ATTR(LLC-stores, PM_L2_ST);
  167. CACHE_EVENT_ATTR(branch-load-misses, PM_BR_MPRED_CMPL);
  168. CACHE_EVENT_ATTR(branch-loads, PM_BR_CMPL);
  169. CACHE_EVENT_ATTR(dTLB-load-misses, PM_DTLB_MISS);
  170. CACHE_EVENT_ATTR(iTLB-load-misses, PM_ITLB_MISS);
  171. static struct attribute *power9_events_attr[] = {
  172. GENERIC_EVENT_PTR(PM_CYC),
  173. GENERIC_EVENT_PTR(PM_ICT_NOSLOT_CYC),
  174. GENERIC_EVENT_PTR(PM_CMPLU_STALL),
  175. GENERIC_EVENT_PTR(PM_INST_CMPL),
  176. GENERIC_EVENT_PTR(PM_BR_CMPL),
  177. GENERIC_EVENT_PTR(PM_BR_MPRED_CMPL),
  178. GENERIC_EVENT_PTR(PM_LD_REF_L1),
  179. GENERIC_EVENT_PTR(PM_LD_MISS_L1_FIN),
  180. CACHE_EVENT_PTR(PM_LD_MISS_L1_FIN),
  181. CACHE_EVENT_PTR(PM_LD_REF_L1),
  182. CACHE_EVENT_PTR(PM_L1_PREF),
  183. CACHE_EVENT_PTR(PM_ST_MISS_L1),
  184. CACHE_EVENT_PTR(PM_L1_ICACHE_MISS),
  185. CACHE_EVENT_PTR(PM_INST_FROM_L1),
  186. CACHE_EVENT_PTR(PM_IC_PREF_WRITE),
  187. CACHE_EVENT_PTR(PM_DATA_FROM_L3MISS),
  188. CACHE_EVENT_PTR(PM_DATA_FROM_L3),
  189. CACHE_EVENT_PTR(PM_L3_PREF_ALL),
  190. CACHE_EVENT_PTR(PM_L2_ST_MISS),
  191. CACHE_EVENT_PTR(PM_L2_ST),
  192. CACHE_EVENT_PTR(PM_BR_MPRED_CMPL),
  193. CACHE_EVENT_PTR(PM_BR_CMPL),
  194. CACHE_EVENT_PTR(PM_DTLB_MISS),
  195. CACHE_EVENT_PTR(PM_ITLB_MISS),
  196. NULL
  197. };
  198. static struct attribute_group power9_pmu_events_group = {
  199. .name = "events",
  200. .attrs = power9_events_attr,
  201. };
  202. PMU_FORMAT_ATTR(event, "config:0-51");
  203. PMU_FORMAT_ATTR(pmcxsel, "config:0-7");
  204. PMU_FORMAT_ATTR(mark, "config:8");
  205. PMU_FORMAT_ATTR(combine, "config:10-11");
  206. PMU_FORMAT_ATTR(unit, "config:12-15");
  207. PMU_FORMAT_ATTR(pmc, "config:16-19");
  208. PMU_FORMAT_ATTR(cache_sel, "config:20-23");
  209. PMU_FORMAT_ATTR(sample_mode, "config:24-28");
  210. PMU_FORMAT_ATTR(thresh_sel, "config:29-31");
  211. PMU_FORMAT_ATTR(thresh_stop, "config:32-35");
  212. PMU_FORMAT_ATTR(thresh_start, "config:36-39");
  213. PMU_FORMAT_ATTR(thresh_cmp, "config:40-49");
  214. PMU_FORMAT_ATTR(sdar_mode, "config:50-51");
  215. static struct attribute *power9_pmu_format_attr[] = {
  216. &format_attr_event.attr,
  217. &format_attr_pmcxsel.attr,
  218. &format_attr_mark.attr,
  219. &format_attr_combine.attr,
  220. &format_attr_unit.attr,
  221. &format_attr_pmc.attr,
  222. &format_attr_cache_sel.attr,
  223. &format_attr_sample_mode.attr,
  224. &format_attr_thresh_sel.attr,
  225. &format_attr_thresh_stop.attr,
  226. &format_attr_thresh_start.attr,
  227. &format_attr_thresh_cmp.attr,
  228. &format_attr_sdar_mode.attr,
  229. NULL,
  230. };
  231. static struct attribute_group power9_pmu_format_group = {
  232. .name = "format",
  233. .attrs = power9_pmu_format_attr,
  234. };
  235. static const struct attribute_group *power9_pmu_attr_groups[] = {
  236. &power9_pmu_format_group,
  237. &power9_pmu_events_group,
  238. NULL,
  239. };
  240. static int power9_generic_events[] = {
  241. [PERF_COUNT_HW_CPU_CYCLES] = PM_CYC,
  242. [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = PM_ICT_NOSLOT_CYC,
  243. [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = PM_CMPLU_STALL,
  244. [PERF_COUNT_HW_INSTRUCTIONS] = PM_INST_CMPL,
  245. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = PM_BR_CMPL,
  246. [PERF_COUNT_HW_BRANCH_MISSES] = PM_BR_MPRED_CMPL,
  247. [PERF_COUNT_HW_CACHE_REFERENCES] = PM_LD_REF_L1,
  248. [PERF_COUNT_HW_CACHE_MISSES] = PM_LD_MISS_L1_FIN,
  249. };
  250. static u64 power9_bhrb_filter_map(u64 branch_sample_type)
  251. {
  252. u64 pmu_bhrb_filter = 0;
  253. /* BHRB and regular PMU events share the same privilege state
  254. * filter configuration. BHRB is always recorded along with a
  255. * regular PMU event. As the privilege state filter is handled
  256. * in the basic PMC configuration of the accompanying regular
  257. * PMU event, we ignore any separate BHRB specific request.
  258. */
  259. /* No branch filter requested */
  260. if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY)
  261. return pmu_bhrb_filter;
  262. /* Invalid branch filter options - HW does not support */
  263. if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_RETURN)
  264. return -1;
  265. if (branch_sample_type & PERF_SAMPLE_BRANCH_IND_CALL)
  266. return -1;
  267. if (branch_sample_type & PERF_SAMPLE_BRANCH_CALL)
  268. return -1;
  269. if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_CALL) {
  270. pmu_bhrb_filter |= POWER9_MMCRA_IFM1;
  271. return pmu_bhrb_filter;
  272. }
  273. /* Every thing else is unsupported */
  274. return -1;
  275. }
  276. static void power9_config_bhrb(u64 pmu_bhrb_filter)
  277. {
  278. /* Enable BHRB filter in PMU */
  279. mtspr(SPRN_MMCRA, (mfspr(SPRN_MMCRA) | pmu_bhrb_filter));
  280. }
  281. #define C(x) PERF_COUNT_HW_CACHE_##x
  282. /*
  283. * Table of generalized cache-related events.
  284. * 0 means not supported, -1 means nonsensical, other values
  285. * are event codes.
  286. */
  287. static int power9_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
  288. [ C(L1D) ] = {
  289. [ C(OP_READ) ] = {
  290. [ C(RESULT_ACCESS) ] = PM_LD_REF_L1,
  291. [ C(RESULT_MISS) ] = PM_LD_MISS_L1_FIN,
  292. },
  293. [ C(OP_WRITE) ] = {
  294. [ C(RESULT_ACCESS) ] = 0,
  295. [ C(RESULT_MISS) ] = PM_ST_MISS_L1,
  296. },
  297. [ C(OP_PREFETCH) ] = {
  298. [ C(RESULT_ACCESS) ] = PM_L1_PREF,
  299. [ C(RESULT_MISS) ] = 0,
  300. },
  301. },
  302. [ C(L1I) ] = {
  303. [ C(OP_READ) ] = {
  304. [ C(RESULT_ACCESS) ] = PM_INST_FROM_L1,
  305. [ C(RESULT_MISS) ] = PM_L1_ICACHE_MISS,
  306. },
  307. [ C(OP_WRITE) ] = {
  308. [ C(RESULT_ACCESS) ] = PM_L1_DEMAND_WRITE,
  309. [ C(RESULT_MISS) ] = -1,
  310. },
  311. [ C(OP_PREFETCH) ] = {
  312. [ C(RESULT_ACCESS) ] = PM_IC_PREF_WRITE,
  313. [ C(RESULT_MISS) ] = 0,
  314. },
  315. },
  316. [ C(LL) ] = {
  317. [ C(OP_READ) ] = {
  318. [ C(RESULT_ACCESS) ] = PM_DATA_FROM_L3,
  319. [ C(RESULT_MISS) ] = PM_DATA_FROM_L3MISS,
  320. },
  321. [ C(OP_WRITE) ] = {
  322. [ C(RESULT_ACCESS) ] = PM_L2_ST,
  323. [ C(RESULT_MISS) ] = PM_L2_ST_MISS,
  324. },
  325. [ C(OP_PREFETCH) ] = {
  326. [ C(RESULT_ACCESS) ] = PM_L3_PREF_ALL,
  327. [ C(RESULT_MISS) ] = 0,
  328. },
  329. },
  330. [ C(DTLB) ] = {
  331. [ C(OP_READ) ] = {
  332. [ C(RESULT_ACCESS) ] = 0,
  333. [ C(RESULT_MISS) ] = PM_DTLB_MISS,
  334. },
  335. [ C(OP_WRITE) ] = {
  336. [ C(RESULT_ACCESS) ] = -1,
  337. [ C(RESULT_MISS) ] = -1,
  338. },
  339. [ C(OP_PREFETCH) ] = {
  340. [ C(RESULT_ACCESS) ] = -1,
  341. [ C(RESULT_MISS) ] = -1,
  342. },
  343. },
  344. [ C(ITLB) ] = {
  345. [ C(OP_READ) ] = {
  346. [ C(RESULT_ACCESS) ] = 0,
  347. [ C(RESULT_MISS) ] = PM_ITLB_MISS,
  348. },
  349. [ C(OP_WRITE) ] = {
  350. [ C(RESULT_ACCESS) ] = -1,
  351. [ C(RESULT_MISS) ] = -1,
  352. },
  353. [ C(OP_PREFETCH) ] = {
  354. [ C(RESULT_ACCESS) ] = -1,
  355. [ C(RESULT_MISS) ] = -1,
  356. },
  357. },
  358. [ C(BPU) ] = {
  359. [ C(OP_READ) ] = {
  360. [ C(RESULT_ACCESS) ] = PM_BR_CMPL,
  361. [ C(RESULT_MISS) ] = PM_BR_MPRED_CMPL,
  362. },
  363. [ C(OP_WRITE) ] = {
  364. [ C(RESULT_ACCESS) ] = -1,
  365. [ C(RESULT_MISS) ] = -1,
  366. },
  367. [ C(OP_PREFETCH) ] = {
  368. [ C(RESULT_ACCESS) ] = -1,
  369. [ C(RESULT_MISS) ] = -1,
  370. },
  371. },
  372. [ C(NODE) ] = {
  373. [ C(OP_READ) ] = {
  374. [ C(RESULT_ACCESS) ] = -1,
  375. [ C(RESULT_MISS) ] = -1,
  376. },
  377. [ C(OP_WRITE) ] = {
  378. [ C(RESULT_ACCESS) ] = -1,
  379. [ C(RESULT_MISS) ] = -1,
  380. },
  381. [ C(OP_PREFETCH) ] = {
  382. [ C(RESULT_ACCESS) ] = -1,
  383. [ C(RESULT_MISS) ] = -1,
  384. },
  385. },
  386. };
  387. #undef C
  388. static struct power_pmu power9_pmu = {
  389. .name = "POWER9",
  390. .n_counter = MAX_PMU_COUNTERS,
  391. .add_fields = ISA207_ADD_FIELDS,
  392. .test_adder = ISA207_TEST_ADDER,
  393. .compute_mmcr = isa207_compute_mmcr,
  394. .config_bhrb = power9_config_bhrb,
  395. .bhrb_filter_map = power9_bhrb_filter_map,
  396. .get_constraint = isa207_get_constraint,
  397. .get_alternatives = power9_get_alternatives,
  398. .get_mem_data_src = isa207_get_mem_data_src,
  399. .get_mem_weight = isa207_get_mem_weight,
  400. .disable_pmc = isa207_disable_pmc,
  401. .flags = PPMU_HAS_SIER | PPMU_ARCH_207S,
  402. .n_generic = ARRAY_SIZE(power9_generic_events),
  403. .generic_events = power9_generic_events,
  404. .cache_events = &power9_cache_events,
  405. .attr_groups = power9_pmu_attr_groups,
  406. .bhrb_nr = 32,
  407. };
  408. static int __init init_power9_pmu(void)
  409. {
  410. int rc = 0;
  411. unsigned int pvr = mfspr(SPRN_PVR);
  412. /* Comes from cpu_specs[] */
  413. if (!cur_cpu_spec->oprofile_cpu_type ||
  414. strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power9"))
  415. return -ENODEV;
  416. /* Blacklist events */
  417. if (!(pvr & PVR_POWER9_CUMULUS)) {
  418. if ((PVR_CFG(pvr) == 2) && (PVR_MIN(pvr) == 1)) {
  419. power9_pmu.blacklist_ev = p9_dd21_bl_ev;
  420. power9_pmu.n_blacklist_ev = ARRAY_SIZE(p9_dd21_bl_ev);
  421. } else if ((PVR_CFG(pvr) == 2) && (PVR_MIN(pvr) == 2)) {
  422. power9_pmu.blacklist_ev = p9_dd22_bl_ev;
  423. power9_pmu.n_blacklist_ev = ARRAY_SIZE(p9_dd22_bl_ev);
  424. }
  425. }
  426. rc = register_power_pmu(&power9_pmu);
  427. if (rc)
  428. return rc;
  429. /* Tell userspace that EBB is supported */
  430. cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_EBB;
  431. return 0;
  432. }
  433. early_initcall(init_power9_pmu);