isa207-common.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * Copyright 2009 Paul Mackerras, IBM Corporation.
  3. * Copyright 2013 Michael Ellerman, IBM Corporation.
  4. * Copyright 2016 Madhavan Srinivasan, IBM Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or any later version.
  10. */
  11. #ifndef _LINUX_POWERPC_PERF_ISA207_COMMON_H_
  12. #define _LINUX_POWERPC_PERF_ISA207_COMMON_H_
  13. #include <linux/kernel.h>
  14. #include <linux/perf_event.h>
  15. #include <asm/firmware.h>
  16. #include <asm/cputable.h>
  17. #define EVENT_EBB_MASK 1ull
  18. #define EVENT_EBB_SHIFT PERF_EVENT_CONFIG_EBB_SHIFT
  19. #define EVENT_BHRB_MASK 1ull
  20. #define EVENT_BHRB_SHIFT 62
  21. #define EVENT_WANTS_BHRB (EVENT_BHRB_MASK << EVENT_BHRB_SHIFT)
  22. #define EVENT_IFM_MASK 3ull
  23. #define EVENT_IFM_SHIFT 60
  24. #define EVENT_THR_CMP_SHIFT 40 /* Threshold CMP value */
  25. #define EVENT_THR_CMP_MASK 0x3ff
  26. #define EVENT_THR_CTL_SHIFT 32 /* Threshold control value (start/stop) */
  27. #define EVENT_THR_CTL_MASK 0xffull
  28. #define EVENT_THR_SEL_SHIFT 29 /* Threshold select value */
  29. #define EVENT_THR_SEL_MASK 0x7
  30. #define EVENT_THRESH_SHIFT 29 /* All threshold bits */
  31. #define EVENT_THRESH_MASK 0x1fffffull
  32. #define EVENT_SAMPLE_SHIFT 24 /* Sampling mode & eligibility */
  33. #define EVENT_SAMPLE_MASK 0x1f
  34. #define EVENT_CACHE_SEL_SHIFT 20 /* L2/L3 cache select */
  35. #define EVENT_CACHE_SEL_MASK 0xf
  36. #define EVENT_IS_L1 (4 << EVENT_CACHE_SEL_SHIFT)
  37. #define EVENT_PMC_SHIFT 16 /* PMC number (1-based) */
  38. #define EVENT_PMC_MASK 0xf
  39. #define EVENT_UNIT_SHIFT 12 /* Unit */
  40. #define EVENT_UNIT_MASK 0xf
  41. #define EVENT_COMBINE_SHIFT 11 /* Combine bit */
  42. #define EVENT_COMBINE_MASK 0x1
  43. #define EVENT_COMBINE(v) (((v) >> EVENT_COMBINE_SHIFT) & EVENT_COMBINE_MASK)
  44. #define EVENT_MARKED_SHIFT 8 /* Marked bit */
  45. #define EVENT_MARKED_MASK 0x1
  46. #define EVENT_IS_MARKED (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT)
  47. #define EVENT_PSEL_MASK 0xff /* PMCxSEL value */
  48. /* Bits defined by Linux */
  49. #define EVENT_LINUX_MASK \
  50. ((EVENT_EBB_MASK << EVENT_EBB_SHIFT) | \
  51. (EVENT_BHRB_MASK << EVENT_BHRB_SHIFT) | \
  52. (EVENT_IFM_MASK << EVENT_IFM_SHIFT))
  53. #define EVENT_VALID_MASK \
  54. ((EVENT_THRESH_MASK << EVENT_THRESH_SHIFT) | \
  55. (EVENT_SAMPLE_MASK << EVENT_SAMPLE_SHIFT) | \
  56. (EVENT_CACHE_SEL_MASK << EVENT_CACHE_SEL_SHIFT) | \
  57. (EVENT_PMC_MASK << EVENT_PMC_SHIFT) | \
  58. (EVENT_UNIT_MASK << EVENT_UNIT_SHIFT) | \
  59. (EVENT_COMBINE_MASK << EVENT_COMBINE_SHIFT) | \
  60. (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT) | \
  61. EVENT_LINUX_MASK | \
  62. EVENT_PSEL_MASK)
  63. #define ONLY_PLM \
  64. (PERF_SAMPLE_BRANCH_USER |\
  65. PERF_SAMPLE_BRANCH_KERNEL |\
  66. PERF_SAMPLE_BRANCH_HV)
  67. /* Contants to support power9 raw encoding format */
  68. #define p9_EVENT_COMBINE_SHIFT 10 /* Combine bit */
  69. #define p9_EVENT_COMBINE_MASK 0x3ull
  70. #define p9_EVENT_COMBINE(v) (((v) >> p9_EVENT_COMBINE_SHIFT) & p9_EVENT_COMBINE_MASK)
  71. #define p9_SDAR_MODE_SHIFT 50
  72. #define p9_SDAR_MODE_MASK 0x3ull
  73. #define p9_SDAR_MODE(v) (((v) >> p9_SDAR_MODE_SHIFT) & p9_SDAR_MODE_MASK)
  74. #define p9_EVENT_VALID_MASK \
  75. ((p9_SDAR_MODE_MASK << p9_SDAR_MODE_SHIFT | \
  76. (EVENT_THRESH_MASK << EVENT_THRESH_SHIFT) | \
  77. (EVENT_SAMPLE_MASK << EVENT_SAMPLE_SHIFT) | \
  78. (EVENT_CACHE_SEL_MASK << EVENT_CACHE_SEL_SHIFT) | \
  79. (EVENT_PMC_MASK << EVENT_PMC_SHIFT) | \
  80. (EVENT_UNIT_MASK << EVENT_UNIT_SHIFT) | \
  81. (p9_EVENT_COMBINE_MASK << p9_EVENT_COMBINE_SHIFT) | \
  82. (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT) | \
  83. EVENT_LINUX_MASK | \
  84. EVENT_PSEL_MASK))
  85. /*
  86. * Layout of constraint bits:
  87. *
  88. * 60 56 52 48 44 40 36 32
  89. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  90. * [ fab_match ] [ thresh_cmp ] [ thresh_ctl ] [ ]
  91. * |
  92. * thresh_sel -*
  93. *
  94. * 28 24 20 16 12 8 4 0
  95. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  96. * [ ] | [ ] [ sample ] [ ] [6] [5] [4] [3] [2] [1]
  97. * | | | |
  98. * BHRB IFM -* | | | Count of events for each PMC.
  99. * EBB -* | | p1, p2, p3, p4, p5, p6.
  100. * L1 I/D qualifier -* |
  101. * nc - number of counters -*
  102. *
  103. * The PMC fields P1..P6, and NC, are adder fields. As we accumulate constraints
  104. * we want the low bit of each field to be added to any existing value.
  105. *
  106. * Everything else is a value field.
  107. */
  108. #define CNST_FAB_MATCH_VAL(v) (((v) & EVENT_THR_CTL_MASK) << 56)
  109. #define CNST_FAB_MATCH_MASK CNST_FAB_MATCH_VAL(EVENT_THR_CTL_MASK)
  110. /* We just throw all the threshold bits into the constraint */
  111. #define CNST_THRESH_VAL(v) (((v) & EVENT_THRESH_MASK) << 32)
  112. #define CNST_THRESH_MASK CNST_THRESH_VAL(EVENT_THRESH_MASK)
  113. #define CNST_EBB_VAL(v) (((v) & EVENT_EBB_MASK) << 24)
  114. #define CNST_EBB_MASK CNST_EBB_VAL(EVENT_EBB_MASK)
  115. #define CNST_IFM_VAL(v) (((v) & EVENT_IFM_MASK) << 25)
  116. #define CNST_IFM_MASK CNST_IFM_VAL(EVENT_IFM_MASK)
  117. #define CNST_L1_QUAL_VAL(v) (((v) & 3) << 22)
  118. #define CNST_L1_QUAL_MASK CNST_L1_QUAL_VAL(3)
  119. #define CNST_SAMPLE_VAL(v) (((v) & EVENT_SAMPLE_MASK) << 16)
  120. #define CNST_SAMPLE_MASK CNST_SAMPLE_VAL(EVENT_SAMPLE_MASK)
  121. /*
  122. * For NC we are counting up to 4 events. This requires three bits, and we need
  123. * the fifth event to overflow and set the 4th bit. To achieve that we bias the
  124. * fields by 3 in test_adder.
  125. */
  126. #define CNST_NC_SHIFT 12
  127. #define CNST_NC_VAL (1 << CNST_NC_SHIFT)
  128. #define CNST_NC_MASK (8 << CNST_NC_SHIFT)
  129. #define ISA207_TEST_ADDER (3 << CNST_NC_SHIFT)
  130. /*
  131. * For the per-PMC fields we have two bits. The low bit is added, so if two
  132. * events ask for the same PMC the sum will overflow, setting the high bit,
  133. * indicating an error. So our mask sets the high bit.
  134. */
  135. #define CNST_PMC_SHIFT(pmc) ((pmc - 1) * 2)
  136. #define CNST_PMC_VAL(pmc) (1 << CNST_PMC_SHIFT(pmc))
  137. #define CNST_PMC_MASK(pmc) (2 << CNST_PMC_SHIFT(pmc))
  138. /* Our add_fields is defined as: */
  139. #define ISA207_ADD_FIELDS \
  140. CNST_PMC_VAL(1) | CNST_PMC_VAL(2) | CNST_PMC_VAL(3) | \
  141. CNST_PMC_VAL(4) | CNST_PMC_VAL(5) | CNST_PMC_VAL(6) | CNST_NC_VAL
  142. /* Bits in MMCR1 for PowerISA v2.07 */
  143. #define MMCR1_UNIT_SHIFT(pmc) (60 - (4 * ((pmc) - 1)))
  144. #define MMCR1_COMBINE_SHIFT(pmc) (35 - ((pmc) - 1))
  145. #define MMCR1_PMCSEL_SHIFT(pmc) (24 - (((pmc) - 1)) * 8)
  146. #define MMCR1_FAB_SHIFT 36
  147. #define MMCR1_DC_QUAL_SHIFT 47
  148. #define MMCR1_IC_QUAL_SHIFT 46
  149. /* MMCR1 Combine bits macro for power9 */
  150. #define p9_MMCR1_COMBINE_SHIFT(pmc) (38 - ((pmc - 1) * 2))
  151. /* Bits in MMCRA for PowerISA v2.07 */
  152. #define MMCRA_SAMP_MODE_SHIFT 1
  153. #define MMCRA_SAMP_ELIG_SHIFT 4
  154. #define MMCRA_THR_CTL_SHIFT 8
  155. #define MMCRA_THR_SEL_SHIFT 16
  156. #define MMCRA_THR_CMP_SHIFT 32
  157. #define MMCRA_SDAR_MODE_SHIFT 42
  158. #define MMCRA_SDAR_MODE_TLB (1ull << MMCRA_SDAR_MODE_SHIFT)
  159. #define MMCRA_SDAR_MODE_NO_UPDATES ~(0x3ull << MMCRA_SDAR_MODE_SHIFT)
  160. #define MMCRA_SDAR_MODE_DCACHE (2ull << MMCRA_SDAR_MODE_SHIFT)
  161. #define MMCRA_IFM_SHIFT 30
  162. #define MMCRA_THR_CTR_MANT_SHIFT 19
  163. #define MMCRA_THR_CTR_MANT_MASK 0x7Ful
  164. #define MMCRA_THR_CTR_MANT(v) (((v) >> MMCRA_THR_CTR_MANT_SHIFT) &\
  165. MMCRA_THR_CTR_MANT_MASK)
  166. #define MMCRA_THR_CTR_EXP_SHIFT 27
  167. #define MMCRA_THR_CTR_EXP_MASK 0x7ul
  168. #define MMCRA_THR_CTR_EXP(v) (((v) >> MMCRA_THR_CTR_EXP_SHIFT) &\
  169. MMCRA_THR_CTR_EXP_MASK)
  170. /* MMCR1 Threshold Compare bit constant for power9 */
  171. #define p9_MMCRA_THR_CMP_SHIFT 45
  172. /* Bits in MMCR2 for PowerISA v2.07 */
  173. #define MMCR2_FCS(pmc) (1ull << (63 - (((pmc) - 1) * 9)))
  174. #define MMCR2_FCP(pmc) (1ull << (62 - (((pmc) - 1) * 9)))
  175. #define MMCR2_FCH(pmc) (1ull << (57 - (((pmc) - 1) * 9)))
  176. #define MAX_ALT 2
  177. #define MAX_PMU_COUNTERS 6
  178. #define ISA207_SIER_TYPE_SHIFT 15
  179. #define ISA207_SIER_TYPE_MASK (0x7ull << ISA207_SIER_TYPE_SHIFT)
  180. #define ISA207_SIER_LDST_SHIFT 1
  181. #define ISA207_SIER_LDST_MASK (0x7ull << ISA207_SIER_LDST_SHIFT)
  182. #define ISA207_SIER_DATA_SRC_SHIFT 53
  183. #define ISA207_SIER_DATA_SRC_MASK (0x7ull << ISA207_SIER_DATA_SRC_SHIFT)
  184. #define P(a, b) PERF_MEM_S(a, b)
  185. #define PH(a, b) (P(LVL, HIT) | P(a, b))
  186. #define PM(a, b) (P(LVL, MISS) | P(a, b))
  187. int isa207_get_constraint(u64 event, unsigned long *maskp, unsigned long *valp);
  188. int isa207_compute_mmcr(u64 event[], int n_ev,
  189. unsigned int hwc[], unsigned long mmcr[],
  190. struct perf_event *pevents[]);
  191. void isa207_disable_pmc(unsigned int pmc, unsigned long mmcr[]);
  192. int isa207_get_alternatives(u64 event, u64 alt[], int size, unsigned int flags,
  193. const unsigned int ev_alt[][MAX_ALT]);
  194. void isa207_get_mem_data_src(union perf_mem_data_src *dsrc, u32 flags,
  195. struct pt_regs *regs);
  196. void isa207_get_mem_weight(u64 *weight);
  197. #endif