exceptions-64e.S 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. #include <asm/hw_irq.h>
  27. #include <asm/kvm_asm.h>
  28. #include <asm/kvm_booke_hv_asm.h>
  29. #include <asm/feature-fixups.h>
  30. /* XXX This will ultimately add space for a special exception save
  31. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  32. * when taking special interrupts. For now we don't support that,
  33. * special interrupts from within a non-standard level will probably
  34. * blow you up
  35. */
  36. #define SPECIAL_EXC_SRR0 0
  37. #define SPECIAL_EXC_SRR1 1
  38. #define SPECIAL_EXC_SPRG_GEN 2
  39. #define SPECIAL_EXC_SPRG_TLB 3
  40. #define SPECIAL_EXC_MAS0 4
  41. #define SPECIAL_EXC_MAS1 5
  42. #define SPECIAL_EXC_MAS2 6
  43. #define SPECIAL_EXC_MAS3 7
  44. #define SPECIAL_EXC_MAS6 8
  45. #define SPECIAL_EXC_MAS7 9
  46. #define SPECIAL_EXC_MAS5 10 /* E.HV only */
  47. #define SPECIAL_EXC_MAS8 11 /* E.HV only */
  48. #define SPECIAL_EXC_IRQHAPPENED 12
  49. #define SPECIAL_EXC_DEAR 13
  50. #define SPECIAL_EXC_ESR 14
  51. #define SPECIAL_EXC_SOFTE 15
  52. #define SPECIAL_EXC_CSRR0 16
  53. #define SPECIAL_EXC_CSRR1 17
  54. /* must be even to keep 16-byte stack alignment */
  55. #define SPECIAL_EXC_END 18
  56. #define SPECIAL_EXC_FRAME_SIZE (INT_FRAME_SIZE + SPECIAL_EXC_END * 8)
  57. #define SPECIAL_EXC_FRAME_OFFS (INT_FRAME_SIZE - 288)
  58. #define SPECIAL_EXC_STORE(reg, name) \
  59. std reg, (SPECIAL_EXC_##name * 8 + SPECIAL_EXC_FRAME_OFFS)(r1)
  60. #define SPECIAL_EXC_LOAD(reg, name) \
  61. ld reg, (SPECIAL_EXC_##name * 8 + SPECIAL_EXC_FRAME_OFFS)(r1)
  62. special_reg_save:
  63. lbz r9,PACAIRQHAPPENED(r13)
  64. RECONCILE_IRQ_STATE(r3,r4)
  65. /*
  66. * We only need (or have stack space) to save this stuff if
  67. * we interrupted the kernel.
  68. */
  69. ld r3,_MSR(r1)
  70. andi. r3,r3,MSR_PR
  71. bnelr
  72. /* Copy info into temporary exception thread info */
  73. ld r11,PACAKSAVE(r13)
  74. CURRENT_THREAD_INFO(r11, r11)
  75. CURRENT_THREAD_INFO(r12, r1)
  76. ld r10,TI_FLAGS(r11)
  77. std r10,TI_FLAGS(r12)
  78. ld r10,TI_PREEMPT(r11)
  79. std r10,TI_PREEMPT(r12)
  80. ld r10,TI_TASK(r11)
  81. std r10,TI_TASK(r12)
  82. /*
  83. * Advance to the next TLB exception frame for handler
  84. * types that don't do it automatically.
  85. */
  86. LOAD_REG_ADDR(r11,extlb_level_exc)
  87. lwz r12,0(r11)
  88. mfspr r10,SPRN_SPRG_TLB_EXFRAME
  89. add r10,r10,r12
  90. mtspr SPRN_SPRG_TLB_EXFRAME,r10
  91. /*
  92. * Save registers needed to allow nesting of certain exceptions
  93. * (such as TLB misses) inside special exception levels
  94. */
  95. mfspr r10,SPRN_SRR0
  96. SPECIAL_EXC_STORE(r10,SRR0)
  97. mfspr r10,SPRN_SRR1
  98. SPECIAL_EXC_STORE(r10,SRR1)
  99. mfspr r10,SPRN_SPRG_GEN_SCRATCH
  100. SPECIAL_EXC_STORE(r10,SPRG_GEN)
  101. mfspr r10,SPRN_SPRG_TLB_SCRATCH
  102. SPECIAL_EXC_STORE(r10,SPRG_TLB)
  103. mfspr r10,SPRN_MAS0
  104. SPECIAL_EXC_STORE(r10,MAS0)
  105. mfspr r10,SPRN_MAS1
  106. SPECIAL_EXC_STORE(r10,MAS1)
  107. mfspr r10,SPRN_MAS2
  108. SPECIAL_EXC_STORE(r10,MAS2)
  109. mfspr r10,SPRN_MAS3
  110. SPECIAL_EXC_STORE(r10,MAS3)
  111. mfspr r10,SPRN_MAS6
  112. SPECIAL_EXC_STORE(r10,MAS6)
  113. mfspr r10,SPRN_MAS7
  114. SPECIAL_EXC_STORE(r10,MAS7)
  115. BEGIN_FTR_SECTION
  116. mfspr r10,SPRN_MAS5
  117. SPECIAL_EXC_STORE(r10,MAS5)
  118. mfspr r10,SPRN_MAS8
  119. SPECIAL_EXC_STORE(r10,MAS8)
  120. /* MAS5/8 could have inappropriate values if we interrupted KVM code */
  121. li r10,0
  122. mtspr SPRN_MAS5,r10
  123. mtspr SPRN_MAS8,r10
  124. END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
  125. SPECIAL_EXC_STORE(r9,IRQHAPPENED)
  126. mfspr r10,SPRN_DEAR
  127. SPECIAL_EXC_STORE(r10,DEAR)
  128. mfspr r10,SPRN_ESR
  129. SPECIAL_EXC_STORE(r10,ESR)
  130. lbz r10,PACAIRQSOFTMASK(r13)
  131. SPECIAL_EXC_STORE(r10,SOFTE)
  132. ld r10,_NIP(r1)
  133. SPECIAL_EXC_STORE(r10,CSRR0)
  134. ld r10,_MSR(r1)
  135. SPECIAL_EXC_STORE(r10,CSRR1)
  136. blr
  137. ret_from_level_except:
  138. ld r3,_MSR(r1)
  139. andi. r3,r3,MSR_PR
  140. beq 1f
  141. b ret_from_except
  142. 1:
  143. LOAD_REG_ADDR(r11,extlb_level_exc)
  144. lwz r12,0(r11)
  145. mfspr r10,SPRN_SPRG_TLB_EXFRAME
  146. sub r10,r10,r12
  147. mtspr SPRN_SPRG_TLB_EXFRAME,r10
  148. /*
  149. * It's possible that the special level exception interrupted a
  150. * TLB miss handler, and inserted the same entry that the
  151. * interrupted handler was about to insert. On CPUs without TLB
  152. * write conditional, this can result in a duplicate TLB entry.
  153. * Wipe all non-bolted entries to be safe.
  154. *
  155. * Note that this doesn't protect against any TLB misses
  156. * we may take accessing the stack from here to the end of
  157. * the special level exception. It's not clear how we can
  158. * reasonably protect against that, but only CPUs with
  159. * neither TLB write conditional nor bolted kernel memory
  160. * are affected. Do any such CPUs even exist?
  161. */
  162. PPC_TLBILX_ALL(0,R0)
  163. REST_NVGPRS(r1)
  164. SPECIAL_EXC_LOAD(r10,SRR0)
  165. mtspr SPRN_SRR0,r10
  166. SPECIAL_EXC_LOAD(r10,SRR1)
  167. mtspr SPRN_SRR1,r10
  168. SPECIAL_EXC_LOAD(r10,SPRG_GEN)
  169. mtspr SPRN_SPRG_GEN_SCRATCH,r10
  170. SPECIAL_EXC_LOAD(r10,SPRG_TLB)
  171. mtspr SPRN_SPRG_TLB_SCRATCH,r10
  172. SPECIAL_EXC_LOAD(r10,MAS0)
  173. mtspr SPRN_MAS0,r10
  174. SPECIAL_EXC_LOAD(r10,MAS1)
  175. mtspr SPRN_MAS1,r10
  176. SPECIAL_EXC_LOAD(r10,MAS2)
  177. mtspr SPRN_MAS2,r10
  178. SPECIAL_EXC_LOAD(r10,MAS3)
  179. mtspr SPRN_MAS3,r10
  180. SPECIAL_EXC_LOAD(r10,MAS6)
  181. mtspr SPRN_MAS6,r10
  182. SPECIAL_EXC_LOAD(r10,MAS7)
  183. mtspr SPRN_MAS7,r10
  184. BEGIN_FTR_SECTION
  185. SPECIAL_EXC_LOAD(r10,MAS5)
  186. mtspr SPRN_MAS5,r10
  187. SPECIAL_EXC_LOAD(r10,MAS8)
  188. mtspr SPRN_MAS8,r10
  189. END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
  190. lbz r6,PACAIRQSOFTMASK(r13)
  191. ld r5,SOFTE(r1)
  192. /* Interrupts had better not already be enabled... */
  193. tweqi r6,IRQS_ENABLED
  194. andi. r6,r5,IRQS_DISABLED
  195. bne 1f
  196. TRACE_ENABLE_INTS
  197. stb r5,PACAIRQSOFTMASK(r13)
  198. 1:
  199. /*
  200. * Restore PACAIRQHAPPENED rather than setting it based on
  201. * the return MSR[EE], since we could have interrupted
  202. * __check_irq_replay() or other inconsistent transitory
  203. * states that must remain that way.
  204. */
  205. SPECIAL_EXC_LOAD(r10,IRQHAPPENED)
  206. stb r10,PACAIRQHAPPENED(r13)
  207. SPECIAL_EXC_LOAD(r10,DEAR)
  208. mtspr SPRN_DEAR,r10
  209. SPECIAL_EXC_LOAD(r10,ESR)
  210. mtspr SPRN_ESR,r10
  211. stdcx. r0,0,r1 /* to clear the reservation */
  212. REST_4GPRS(2, r1)
  213. REST_4GPRS(6, r1)
  214. ld r10,_CTR(r1)
  215. ld r11,_XER(r1)
  216. mtctr r10
  217. mtxer r11
  218. blr
  219. .macro ret_from_level srr0 srr1 paca_ex scratch
  220. bl ret_from_level_except
  221. ld r10,_LINK(r1)
  222. ld r11,_CCR(r1)
  223. ld r0,GPR13(r1)
  224. mtlr r10
  225. mtcr r11
  226. ld r10,GPR10(r1)
  227. ld r11,GPR11(r1)
  228. ld r12,GPR12(r1)
  229. mtspr \scratch,r0
  230. std r10,\paca_ex+EX_R10(r13);
  231. std r11,\paca_ex+EX_R11(r13);
  232. ld r10,_NIP(r1)
  233. ld r11,_MSR(r1)
  234. ld r0,GPR0(r1)
  235. ld r1,GPR1(r1)
  236. mtspr \srr0,r10
  237. mtspr \srr1,r11
  238. ld r10,\paca_ex+EX_R10(r13)
  239. ld r11,\paca_ex+EX_R11(r13)
  240. mfspr r13,\scratch
  241. .endm
  242. ret_from_crit_except:
  243. ret_from_level SPRN_CSRR0 SPRN_CSRR1 PACA_EXCRIT SPRN_SPRG_CRIT_SCRATCH
  244. rfci
  245. ret_from_mc_except:
  246. ret_from_level SPRN_MCSRR0 SPRN_MCSRR1 PACA_EXMC SPRN_SPRG_MC_SCRATCH
  247. rfmci
  248. /* Exception prolog code for all exceptions */
  249. #define EXCEPTION_PROLOG(n, intnum, type, addition) \
  250. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  251. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  252. std r10,PACA_EX##type+EX_R10(r13); \
  253. std r11,PACA_EX##type+EX_R11(r13); \
  254. mfcr r10; /* save CR */ \
  255. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  256. DO_KVM intnum,SPRN_##type##_SRR1; /* KVM hook */ \
  257. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  258. addition; /* additional code for that exc. */ \
  259. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  260. type##_SET_KSTACK; /* get special stack if necessary */\
  261. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  262. beq 1f; /* branch around if supervisor */ \
  263. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  264. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  265. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  266. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  267. /* Exception type-specific macros */
  268. #define GEN_SET_KSTACK \
  269. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  270. #define SPRN_GEN_SRR0 SPRN_SRR0
  271. #define SPRN_GEN_SRR1 SPRN_SRR1
  272. #define GDBELL_SET_KSTACK GEN_SET_KSTACK
  273. #define SPRN_GDBELL_SRR0 SPRN_GSRR0
  274. #define SPRN_GDBELL_SRR1 SPRN_GSRR1
  275. #define CRIT_SET_KSTACK \
  276. ld r1,PACA_CRIT_STACK(r13); \
  277. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  278. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  279. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  280. #define DBG_SET_KSTACK \
  281. ld r1,PACA_DBG_STACK(r13); \
  282. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  283. #define SPRN_DBG_SRR0 SPRN_DSRR0
  284. #define SPRN_DBG_SRR1 SPRN_DSRR1
  285. #define MC_SET_KSTACK \
  286. ld r1,PACA_MC_STACK(r13); \
  287. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  288. #define SPRN_MC_SRR0 SPRN_MCSRR0
  289. #define SPRN_MC_SRR1 SPRN_MCSRR1
  290. #define NORMAL_EXCEPTION_PROLOG(n, intnum, addition) \
  291. EXCEPTION_PROLOG(n, intnum, GEN, addition##_GEN(n))
  292. #define CRIT_EXCEPTION_PROLOG(n, intnum, addition) \
  293. EXCEPTION_PROLOG(n, intnum, CRIT, addition##_CRIT(n))
  294. #define DBG_EXCEPTION_PROLOG(n, intnum, addition) \
  295. EXCEPTION_PROLOG(n, intnum, DBG, addition##_DBG(n))
  296. #define MC_EXCEPTION_PROLOG(n, intnum, addition) \
  297. EXCEPTION_PROLOG(n, intnum, MC, addition##_MC(n))
  298. #define GDBELL_EXCEPTION_PROLOG(n, intnum, addition) \
  299. EXCEPTION_PROLOG(n, intnum, GDBELL, addition##_GDBELL(n))
  300. /* Variants of the "addition" argument for the prolog
  301. */
  302. #define PROLOG_ADDITION_NONE_GEN(n)
  303. #define PROLOG_ADDITION_NONE_GDBELL(n)
  304. #define PROLOG_ADDITION_NONE_CRIT(n)
  305. #define PROLOG_ADDITION_NONE_DBG(n)
  306. #define PROLOG_ADDITION_NONE_MC(n)
  307. #define PROLOG_ADDITION_MASKABLE_GEN(n) \
  308. lbz r10,PACAIRQSOFTMASK(r13); /* are irqs soft-masked? */ \
  309. andi. r10,r10,IRQS_DISABLED; /* yes -> go out of line */ \
  310. bne masked_interrupt_book3e_##n
  311. #define PROLOG_ADDITION_2REGS_GEN(n) \
  312. std r14,PACA_EXGEN+EX_R14(r13); \
  313. std r15,PACA_EXGEN+EX_R15(r13)
  314. #define PROLOG_ADDITION_1REG_GEN(n) \
  315. std r14,PACA_EXGEN+EX_R14(r13);
  316. #define PROLOG_ADDITION_2REGS_CRIT(n) \
  317. std r14,PACA_EXCRIT+EX_R14(r13); \
  318. std r15,PACA_EXCRIT+EX_R15(r13)
  319. #define PROLOG_ADDITION_2REGS_DBG(n) \
  320. std r14,PACA_EXDBG+EX_R14(r13); \
  321. std r15,PACA_EXDBG+EX_R15(r13)
  322. #define PROLOG_ADDITION_2REGS_MC(n) \
  323. std r14,PACA_EXMC+EX_R14(r13); \
  324. std r15,PACA_EXMC+EX_R15(r13)
  325. /* Core exception code for all exceptions except TLB misses. */
  326. #define EXCEPTION_COMMON_LVL(n, scratch, excf) \
  327. exc_##n##_common: \
  328. std r0,GPR0(r1); /* save r0 in stackframe */ \
  329. std r2,GPR2(r1); /* save r2 in stackframe */ \
  330. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  331. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  332. std r9,GPR9(r1); /* save r9 in stackframe */ \
  333. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  334. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  335. beq 2f; /* if from kernel mode */ \
  336. ACCOUNT_CPU_USER_ENTRY(r13,r10,r11);/* accounting (uses cr0+eq) */ \
  337. 2: ld r3,excf+EX_R10(r13); /* get back r10 */ \
  338. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  339. mfspr r5,scratch; /* get back r13 */ \
  340. std r12,GPR12(r1); /* save r12 in stackframe */ \
  341. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  342. mflr r6; /* save LR in stackframe */ \
  343. mfctr r7; /* save CTR in stackframe */ \
  344. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  345. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  346. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  347. lbz r11,PACAIRQSOFTMASK(r13); /* get current IRQ softe */ \
  348. ld r12,exception_marker@toc(r2); \
  349. li r0,0; \
  350. std r3,GPR10(r1); /* save r10 to stackframe */ \
  351. std r4,GPR11(r1); /* save r11 to stackframe */ \
  352. std r5,GPR13(r1); /* save it to stackframe */ \
  353. std r6,_LINK(r1); \
  354. std r7,_CTR(r1); \
  355. std r8,_XER(r1); \
  356. li r3,(n)+1; /* indicate partial regs in trap */ \
  357. std r9,0(r1); /* store stack frame back link */ \
  358. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  359. std r9,GPR1(r1); /* store stack frame back link */ \
  360. std r11,SOFTE(r1); /* and save it to stackframe */ \
  361. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  362. std r3,_TRAP(r1); /* set trap number */ \
  363. std r0,RESULT(r1); /* clear regs->result */
  364. #define EXCEPTION_COMMON(n) \
  365. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_GEN_SCRATCH, PACA_EXGEN)
  366. #define EXCEPTION_COMMON_CRIT(n) \
  367. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_CRIT_SCRATCH, PACA_EXCRIT)
  368. #define EXCEPTION_COMMON_MC(n) \
  369. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_MC_SCRATCH, PACA_EXMC)
  370. #define EXCEPTION_COMMON_DBG(n) \
  371. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_DBG_SCRATCH, PACA_EXDBG)
  372. /*
  373. * This is meant for exceptions that don't immediately hard-enable. We
  374. * set a bit in paca->irq_happened to ensure that a subsequent call to
  375. * arch_local_irq_restore() will properly hard-enable and avoid the
  376. * fast-path, and then reconcile irq state.
  377. */
  378. #define INTS_DISABLE RECONCILE_IRQ_STATE(r3,r4)
  379. /*
  380. * This is called by exceptions that don't use INTS_DISABLE (that did not
  381. * touch irq indicators in the PACA). This will restore MSR:EE to it's
  382. * previous value
  383. *
  384. * XXX In the long run, we may want to open-code it in order to separate the
  385. * load from the wrtee, thus limiting the latency caused by the dependency
  386. * but at this point, I'll favor code clarity until we have a near to final
  387. * implementation
  388. */
  389. #define INTS_RESTORE_HARD \
  390. ld r11,_MSR(r1); \
  391. wrtee r11;
  392. /* XXX FIXME: Restore r14/r15 when necessary */
  393. #define BAD_STACK_TRAMPOLINE(n) \
  394. exc_##n##_bad_stack: \
  395. li r1,(n); /* get exception number */ \
  396. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  397. b bad_stack_book3e; /* bad stack error */
  398. /* WARNING: If you change the layout of this stub, make sure you check
  399. * the debug exception handler which handles single stepping
  400. * into exceptions from userspace, and the MM code in
  401. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  402. * and would need to be updated if that branch is moved
  403. */
  404. #define EXCEPTION_STUB(loc, label) \
  405. . = interrupt_base_book3e + loc; \
  406. nop; /* To make debug interrupts happy */ \
  407. b exc_##label##_book3e;
  408. #define ACK_NONE(r)
  409. #define ACK_DEC(r) \
  410. lis r,TSR_DIS@h; \
  411. mtspr SPRN_TSR,r
  412. #define ACK_FIT(r) \
  413. lis r,TSR_FIS@h; \
  414. mtspr SPRN_TSR,r
  415. /* Used by asynchronous interrupt that may happen in the idle loop.
  416. *
  417. * This check if the thread was in the idle loop, and if yes, returns
  418. * to the caller rather than the PC. This is to avoid a race if
  419. * interrupts happen before the wait instruction.
  420. */
  421. #define CHECK_NAPPING() \
  422. CURRENT_THREAD_INFO(r11, r1); \
  423. ld r10,TI_LOCAL_FLAGS(r11); \
  424. andi. r9,r10,_TLF_NAPPING; \
  425. beq+ 1f; \
  426. ld r8,_LINK(r1); \
  427. rlwinm r7,r10,0,~_TLF_NAPPING; \
  428. std r8,_NIP(r1); \
  429. std r7,TI_LOCAL_FLAGS(r11); \
  430. 1:
  431. #define MASKABLE_EXCEPTION(trapnum, intnum, label, hdlr, ack) \
  432. START_EXCEPTION(label); \
  433. NORMAL_EXCEPTION_PROLOG(trapnum, intnum, PROLOG_ADDITION_MASKABLE)\
  434. EXCEPTION_COMMON(trapnum) \
  435. INTS_DISABLE; \
  436. ack(r8); \
  437. CHECK_NAPPING(); \
  438. addi r3,r1,STACK_FRAME_OVERHEAD; \
  439. bl hdlr; \
  440. b ret_from_except_lite;
  441. /* This value is used to mark exception frames on the stack. */
  442. .section ".toc","aw"
  443. exception_marker:
  444. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  445. /*
  446. * And here we have the exception vectors !
  447. */
  448. .text
  449. .balign 0x1000
  450. .globl interrupt_base_book3e
  451. interrupt_base_book3e: /* fake trap */
  452. EXCEPTION_STUB(0x000, machine_check)
  453. EXCEPTION_STUB(0x020, critical_input) /* 0x0100 */
  454. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  455. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  456. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  457. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  458. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  459. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  460. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  461. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  462. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  463. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  464. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  465. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  466. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  467. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  468. EXCEPTION_STUB(0x200, altivec_unavailable)
  469. EXCEPTION_STUB(0x220, altivec_assist)
  470. EXCEPTION_STUB(0x260, perfmon)
  471. EXCEPTION_STUB(0x280, doorbell)
  472. EXCEPTION_STUB(0x2a0, doorbell_crit)
  473. EXCEPTION_STUB(0x2c0, guest_doorbell)
  474. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  475. EXCEPTION_STUB(0x300, hypercall)
  476. EXCEPTION_STUB(0x320, ehpriv)
  477. EXCEPTION_STUB(0x340, lrat_error)
  478. .globl __end_interrupts
  479. __end_interrupts:
  480. /* Critical Input Interrupt */
  481. START_EXCEPTION(critical_input);
  482. CRIT_EXCEPTION_PROLOG(0x100, BOOKE_INTERRUPT_CRITICAL,
  483. PROLOG_ADDITION_NONE)
  484. EXCEPTION_COMMON_CRIT(0x100)
  485. bl save_nvgprs
  486. bl special_reg_save
  487. CHECK_NAPPING();
  488. addi r3,r1,STACK_FRAME_OVERHEAD
  489. bl unknown_exception
  490. b ret_from_crit_except
  491. /* Machine Check Interrupt */
  492. START_EXCEPTION(machine_check);
  493. MC_EXCEPTION_PROLOG(0x000, BOOKE_INTERRUPT_MACHINE_CHECK,
  494. PROLOG_ADDITION_NONE)
  495. EXCEPTION_COMMON_MC(0x000)
  496. bl save_nvgprs
  497. bl special_reg_save
  498. CHECK_NAPPING();
  499. addi r3,r1,STACK_FRAME_OVERHEAD
  500. bl machine_check_exception
  501. b ret_from_mc_except
  502. /* Data Storage Interrupt */
  503. START_EXCEPTION(data_storage)
  504. NORMAL_EXCEPTION_PROLOG(0x300, BOOKE_INTERRUPT_DATA_STORAGE,
  505. PROLOG_ADDITION_2REGS)
  506. mfspr r14,SPRN_DEAR
  507. mfspr r15,SPRN_ESR
  508. EXCEPTION_COMMON(0x300)
  509. INTS_DISABLE
  510. b storage_fault_common
  511. /* Instruction Storage Interrupt */
  512. START_EXCEPTION(instruction_storage);
  513. NORMAL_EXCEPTION_PROLOG(0x400, BOOKE_INTERRUPT_INST_STORAGE,
  514. PROLOG_ADDITION_2REGS)
  515. li r15,0
  516. mr r14,r10
  517. EXCEPTION_COMMON(0x400)
  518. INTS_DISABLE
  519. b storage_fault_common
  520. /* External Input Interrupt */
  521. MASKABLE_EXCEPTION(0x500, BOOKE_INTERRUPT_EXTERNAL,
  522. external_input, do_IRQ, ACK_NONE)
  523. /* Alignment */
  524. START_EXCEPTION(alignment);
  525. NORMAL_EXCEPTION_PROLOG(0x600, BOOKE_INTERRUPT_ALIGNMENT,
  526. PROLOG_ADDITION_2REGS)
  527. mfspr r14,SPRN_DEAR
  528. mfspr r15,SPRN_ESR
  529. EXCEPTION_COMMON(0x600)
  530. b alignment_more /* no room, go out of line */
  531. /* Program Interrupt */
  532. START_EXCEPTION(program);
  533. NORMAL_EXCEPTION_PROLOG(0x700, BOOKE_INTERRUPT_PROGRAM,
  534. PROLOG_ADDITION_1REG)
  535. mfspr r14,SPRN_ESR
  536. EXCEPTION_COMMON(0x700)
  537. INTS_DISABLE
  538. std r14,_DSISR(r1)
  539. addi r3,r1,STACK_FRAME_OVERHEAD
  540. ld r14,PACA_EXGEN+EX_R14(r13)
  541. bl save_nvgprs
  542. bl program_check_exception
  543. b ret_from_except
  544. /* Floating Point Unavailable Interrupt */
  545. START_EXCEPTION(fp_unavailable);
  546. NORMAL_EXCEPTION_PROLOG(0x800, BOOKE_INTERRUPT_FP_UNAVAIL,
  547. PROLOG_ADDITION_NONE)
  548. /* we can probably do a shorter exception entry for that one... */
  549. EXCEPTION_COMMON(0x800)
  550. ld r12,_MSR(r1)
  551. andi. r0,r12,MSR_PR;
  552. beq- 1f
  553. bl load_up_fpu
  554. b fast_exception_return
  555. 1: INTS_DISABLE
  556. bl save_nvgprs
  557. addi r3,r1,STACK_FRAME_OVERHEAD
  558. bl kernel_fp_unavailable_exception
  559. b ret_from_except
  560. /* Altivec Unavailable Interrupt */
  561. START_EXCEPTION(altivec_unavailable);
  562. NORMAL_EXCEPTION_PROLOG(0x200, BOOKE_INTERRUPT_ALTIVEC_UNAVAIL,
  563. PROLOG_ADDITION_NONE)
  564. /* we can probably do a shorter exception entry for that one... */
  565. EXCEPTION_COMMON(0x200)
  566. #ifdef CONFIG_ALTIVEC
  567. BEGIN_FTR_SECTION
  568. ld r12,_MSR(r1)
  569. andi. r0,r12,MSR_PR;
  570. beq- 1f
  571. bl load_up_altivec
  572. b fast_exception_return
  573. 1:
  574. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  575. #endif
  576. INTS_DISABLE
  577. bl save_nvgprs
  578. addi r3,r1,STACK_FRAME_OVERHEAD
  579. bl altivec_unavailable_exception
  580. b ret_from_except
  581. /* AltiVec Assist */
  582. START_EXCEPTION(altivec_assist);
  583. NORMAL_EXCEPTION_PROLOG(0x220,
  584. BOOKE_INTERRUPT_ALTIVEC_ASSIST,
  585. PROLOG_ADDITION_NONE)
  586. EXCEPTION_COMMON(0x220)
  587. INTS_DISABLE
  588. bl save_nvgprs
  589. addi r3,r1,STACK_FRAME_OVERHEAD
  590. #ifdef CONFIG_ALTIVEC
  591. BEGIN_FTR_SECTION
  592. bl altivec_assist_exception
  593. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  594. #else
  595. bl unknown_exception
  596. #endif
  597. b ret_from_except
  598. /* Decrementer Interrupt */
  599. MASKABLE_EXCEPTION(0x900, BOOKE_INTERRUPT_DECREMENTER,
  600. decrementer, timer_interrupt, ACK_DEC)
  601. /* Fixed Interval Timer Interrupt */
  602. MASKABLE_EXCEPTION(0x980, BOOKE_INTERRUPT_FIT,
  603. fixed_interval, unknown_exception, ACK_FIT)
  604. /* Watchdog Timer Interrupt */
  605. START_EXCEPTION(watchdog);
  606. CRIT_EXCEPTION_PROLOG(0x9f0, BOOKE_INTERRUPT_WATCHDOG,
  607. PROLOG_ADDITION_NONE)
  608. EXCEPTION_COMMON_CRIT(0x9f0)
  609. bl save_nvgprs
  610. bl special_reg_save
  611. CHECK_NAPPING();
  612. addi r3,r1,STACK_FRAME_OVERHEAD
  613. #ifdef CONFIG_BOOKE_WDT
  614. bl WatchdogException
  615. #else
  616. bl unknown_exception
  617. #endif
  618. b ret_from_crit_except
  619. /* System Call Interrupt */
  620. START_EXCEPTION(system_call)
  621. mr r9,r13 /* keep a copy of userland r13 */
  622. mfspr r11,SPRN_SRR0 /* get return address */
  623. mfspr r12,SPRN_SRR1 /* get previous MSR */
  624. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  625. b system_call_common
  626. /* Auxiliary Processor Unavailable Interrupt */
  627. START_EXCEPTION(ap_unavailable);
  628. NORMAL_EXCEPTION_PROLOG(0xf20, BOOKE_INTERRUPT_AP_UNAVAIL,
  629. PROLOG_ADDITION_NONE)
  630. EXCEPTION_COMMON(0xf20)
  631. INTS_DISABLE
  632. bl save_nvgprs
  633. addi r3,r1,STACK_FRAME_OVERHEAD
  634. bl unknown_exception
  635. b ret_from_except
  636. /* Debug exception as a critical interrupt*/
  637. START_EXCEPTION(debug_crit);
  638. CRIT_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  639. PROLOG_ADDITION_2REGS)
  640. /*
  641. * If there is a single step or branch-taken exception in an
  642. * exception entry sequence, it was probably meant to apply to
  643. * the code where the exception occurred (since exception entry
  644. * doesn't turn off DE automatically). We simulate the effect
  645. * of turning off DE on entry to an exception handler by turning
  646. * off DE in the CSRR1 value and clearing the debug status.
  647. */
  648. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  649. andis. r15,r14,(DBSR_IC|DBSR_BT)@h
  650. beq+ 1f
  651. #ifdef CONFIG_RELOCATABLE
  652. ld r15,PACATOC(r13)
  653. ld r14,interrupt_base_book3e@got(r15)
  654. ld r15,__end_interrupts@got(r15)
  655. #else
  656. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  657. LOAD_REG_IMMEDIATE(r15,__end_interrupts)
  658. #endif
  659. cmpld cr0,r10,r14
  660. cmpld cr1,r10,r15
  661. blt+ cr0,1f
  662. bge+ cr1,1f
  663. /* here it looks like we got an inappropriate debug exception. */
  664. lis r14,(DBSR_IC|DBSR_BT)@h /* clear the event */
  665. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  666. mtspr SPRN_DBSR,r14
  667. mtspr SPRN_CSRR1,r11
  668. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  669. ld r1,PACA_EXCRIT+EX_R1(r13)
  670. ld r14,PACA_EXCRIT+EX_R14(r13)
  671. ld r15,PACA_EXCRIT+EX_R15(r13)
  672. mtcr r10
  673. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  674. ld r11,PACA_EXCRIT+EX_R11(r13)
  675. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  676. rfci
  677. /* Normal debug exception */
  678. /* XXX We only handle coming from userspace for now since we can't
  679. * quite save properly an interrupted kernel state yet
  680. */
  681. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  682. beq kernel_dbg_exc; /* if from kernel mode */
  683. /* Now we mash up things to make it look like we are coming on a
  684. * normal exception
  685. */
  686. mfspr r14,SPRN_DBSR
  687. EXCEPTION_COMMON_CRIT(0xd00)
  688. std r14,_DSISR(r1)
  689. addi r3,r1,STACK_FRAME_OVERHEAD
  690. mr r4,r14
  691. ld r14,PACA_EXCRIT+EX_R14(r13)
  692. ld r15,PACA_EXCRIT+EX_R15(r13)
  693. bl save_nvgprs
  694. bl DebugException
  695. b ret_from_except
  696. kernel_dbg_exc:
  697. b . /* NYI */
  698. /* Debug exception as a debug interrupt*/
  699. START_EXCEPTION(debug_debug);
  700. DBG_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  701. PROLOG_ADDITION_2REGS)
  702. /*
  703. * If there is a single step or branch-taken exception in an
  704. * exception entry sequence, it was probably meant to apply to
  705. * the code where the exception occurred (since exception entry
  706. * doesn't turn off DE automatically). We simulate the effect
  707. * of turning off DE on entry to an exception handler by turning
  708. * off DE in the DSRR1 value and clearing the debug status.
  709. */
  710. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  711. andis. r15,r14,(DBSR_IC|DBSR_BT)@h
  712. beq+ 1f
  713. #ifdef CONFIG_RELOCATABLE
  714. ld r15,PACATOC(r13)
  715. ld r14,interrupt_base_book3e@got(r15)
  716. ld r15,__end_interrupts@got(r15)
  717. #else
  718. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  719. LOAD_REG_IMMEDIATE(r15,__end_interrupts)
  720. #endif
  721. cmpld cr0,r10,r14
  722. cmpld cr1,r10,r15
  723. blt+ cr0,1f
  724. bge+ cr1,1f
  725. /* here it looks like we got an inappropriate debug exception. */
  726. lis r14,(DBSR_IC|DBSR_BT)@h /* clear the event */
  727. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  728. mtspr SPRN_DBSR,r14
  729. mtspr SPRN_DSRR1,r11
  730. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  731. ld r1,PACA_EXDBG+EX_R1(r13)
  732. ld r14,PACA_EXDBG+EX_R14(r13)
  733. ld r15,PACA_EXDBG+EX_R15(r13)
  734. mtcr r10
  735. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  736. ld r11,PACA_EXDBG+EX_R11(r13)
  737. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  738. rfdi
  739. /* Normal debug exception */
  740. /* XXX We only handle coming from userspace for now since we can't
  741. * quite save properly an interrupted kernel state yet
  742. */
  743. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  744. beq kernel_dbg_exc; /* if from kernel mode */
  745. /* Now we mash up things to make it look like we are coming on a
  746. * normal exception
  747. */
  748. mfspr r14,SPRN_DBSR
  749. EXCEPTION_COMMON_DBG(0xd08)
  750. INTS_DISABLE
  751. std r14,_DSISR(r1)
  752. addi r3,r1,STACK_FRAME_OVERHEAD
  753. mr r4,r14
  754. ld r14,PACA_EXDBG+EX_R14(r13)
  755. ld r15,PACA_EXDBG+EX_R15(r13)
  756. bl save_nvgprs
  757. bl DebugException
  758. b ret_from_except
  759. START_EXCEPTION(perfmon);
  760. NORMAL_EXCEPTION_PROLOG(0x260, BOOKE_INTERRUPT_PERFORMANCE_MONITOR,
  761. PROLOG_ADDITION_NONE)
  762. EXCEPTION_COMMON(0x260)
  763. INTS_DISABLE
  764. CHECK_NAPPING()
  765. addi r3,r1,STACK_FRAME_OVERHEAD
  766. bl performance_monitor_exception
  767. b ret_from_except_lite
  768. /* Doorbell interrupt */
  769. MASKABLE_EXCEPTION(0x280, BOOKE_INTERRUPT_DOORBELL,
  770. doorbell, doorbell_exception, ACK_NONE)
  771. /* Doorbell critical Interrupt */
  772. START_EXCEPTION(doorbell_crit);
  773. CRIT_EXCEPTION_PROLOG(0x2a0, BOOKE_INTERRUPT_DOORBELL_CRITICAL,
  774. PROLOG_ADDITION_NONE)
  775. EXCEPTION_COMMON_CRIT(0x2a0)
  776. bl save_nvgprs
  777. bl special_reg_save
  778. CHECK_NAPPING();
  779. addi r3,r1,STACK_FRAME_OVERHEAD
  780. bl unknown_exception
  781. b ret_from_crit_except
  782. /*
  783. * Guest doorbell interrupt
  784. * This general exception use GSRRx save/restore registers
  785. */
  786. START_EXCEPTION(guest_doorbell);
  787. GDBELL_EXCEPTION_PROLOG(0x2c0, BOOKE_INTERRUPT_GUEST_DBELL,
  788. PROLOG_ADDITION_NONE)
  789. EXCEPTION_COMMON(0x2c0)
  790. addi r3,r1,STACK_FRAME_OVERHEAD
  791. bl save_nvgprs
  792. INTS_RESTORE_HARD
  793. bl unknown_exception
  794. b ret_from_except
  795. /* Guest Doorbell critical Interrupt */
  796. START_EXCEPTION(guest_doorbell_crit);
  797. CRIT_EXCEPTION_PROLOG(0x2e0, BOOKE_INTERRUPT_GUEST_DBELL_CRIT,
  798. PROLOG_ADDITION_NONE)
  799. EXCEPTION_COMMON_CRIT(0x2e0)
  800. bl save_nvgprs
  801. bl special_reg_save
  802. CHECK_NAPPING();
  803. addi r3,r1,STACK_FRAME_OVERHEAD
  804. bl unknown_exception
  805. b ret_from_crit_except
  806. /* Hypervisor call */
  807. START_EXCEPTION(hypercall);
  808. NORMAL_EXCEPTION_PROLOG(0x310, BOOKE_INTERRUPT_HV_SYSCALL,
  809. PROLOG_ADDITION_NONE)
  810. EXCEPTION_COMMON(0x310)
  811. addi r3,r1,STACK_FRAME_OVERHEAD
  812. bl save_nvgprs
  813. INTS_RESTORE_HARD
  814. bl unknown_exception
  815. b ret_from_except
  816. /* Embedded Hypervisor priviledged */
  817. START_EXCEPTION(ehpriv);
  818. NORMAL_EXCEPTION_PROLOG(0x320, BOOKE_INTERRUPT_HV_PRIV,
  819. PROLOG_ADDITION_NONE)
  820. EXCEPTION_COMMON(0x320)
  821. addi r3,r1,STACK_FRAME_OVERHEAD
  822. bl save_nvgprs
  823. INTS_RESTORE_HARD
  824. bl unknown_exception
  825. b ret_from_except
  826. /* LRAT Error interrupt */
  827. START_EXCEPTION(lrat_error);
  828. NORMAL_EXCEPTION_PROLOG(0x340, BOOKE_INTERRUPT_LRAT_ERROR,
  829. PROLOG_ADDITION_NONE)
  830. EXCEPTION_COMMON(0x340)
  831. addi r3,r1,STACK_FRAME_OVERHEAD
  832. bl save_nvgprs
  833. INTS_RESTORE_HARD
  834. bl unknown_exception
  835. b ret_from_except
  836. /*
  837. * An interrupt came in while soft-disabled; We mark paca->irq_happened
  838. * accordingly and if the interrupt is level sensitive, we hard disable
  839. * hard disable (full_mask) corresponds to PACA_IRQ_MUST_HARD_MASK, so
  840. * keep these in synch.
  841. */
  842. .macro masked_interrupt_book3e paca_irq full_mask
  843. lbz r10,PACAIRQHAPPENED(r13)
  844. .if \full_mask == 1
  845. ori r10,r10,\paca_irq | PACA_IRQ_HARD_DIS
  846. .else
  847. ori r10,r10,\paca_irq
  848. .endif
  849. stb r10,PACAIRQHAPPENED(r13)
  850. .if \full_mask == 1
  851. rldicl r10,r11,48,1 /* clear MSR_EE */
  852. rotldi r11,r10,16
  853. mtspr SPRN_SRR1,r11
  854. .endif
  855. lwz r11,PACA_EXGEN+EX_CR(r13)
  856. mtcr r11
  857. ld r10,PACA_EXGEN+EX_R10(r13)
  858. ld r11,PACA_EXGEN+EX_R11(r13)
  859. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  860. rfi
  861. b .
  862. .endm
  863. masked_interrupt_book3e_0x500:
  864. // XXX When adding support for EPR, use PACA_IRQ_EE_EDGE
  865. masked_interrupt_book3e PACA_IRQ_EE 1
  866. masked_interrupt_book3e_0x900:
  867. ACK_DEC(r10);
  868. masked_interrupt_book3e PACA_IRQ_DEC 0
  869. masked_interrupt_book3e_0x980:
  870. ACK_FIT(r10);
  871. masked_interrupt_book3e PACA_IRQ_DEC 0
  872. masked_interrupt_book3e_0x280:
  873. masked_interrupt_book3e_0x2c0:
  874. masked_interrupt_book3e PACA_IRQ_DBELL 0
  875. /*
  876. * Called from arch_local_irq_enable when an interrupt needs
  877. * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
  878. * to indicate the kind of interrupt. MSR:EE is already off.
  879. * We generate a stackframe like if a real interrupt had happened.
  880. *
  881. * Note: While MSR:EE is off, we need to make sure that _MSR
  882. * in the generated frame has EE set to 1 or the exception
  883. * handler will not properly re-enable them.
  884. */
  885. _GLOBAL(__replay_interrupt)
  886. /* We are going to jump to the exception common code which
  887. * will retrieve various register values from the PACA which
  888. * we don't give a damn about.
  889. */
  890. mflr r10
  891. mfmsr r11
  892. mfcr r4
  893. mtspr SPRN_SPRG_GEN_SCRATCH,r13;
  894. std r1,PACA_EXGEN+EX_R1(r13);
  895. stw r4,PACA_EXGEN+EX_CR(r13);
  896. ori r11,r11,MSR_EE
  897. subi r1,r1,INT_FRAME_SIZE;
  898. cmpwi cr0,r3,0x500
  899. beq exc_0x500_common
  900. cmpwi cr0,r3,0x900
  901. beq exc_0x900_common
  902. cmpwi cr0,r3,0x280
  903. beq exc_0x280_common
  904. blr
  905. /*
  906. * This is called from 0x300 and 0x400 handlers after the prologs with
  907. * r14 and r15 containing the fault address and error code, with the
  908. * original values stashed away in the PACA
  909. */
  910. storage_fault_common:
  911. std r14,_DAR(r1)
  912. std r15,_DSISR(r1)
  913. addi r3,r1,STACK_FRAME_OVERHEAD
  914. mr r4,r14
  915. mr r5,r15
  916. ld r14,PACA_EXGEN+EX_R14(r13)
  917. ld r15,PACA_EXGEN+EX_R15(r13)
  918. bl do_page_fault
  919. cmpdi r3,0
  920. bne- 1f
  921. b ret_from_except_lite
  922. 1: bl save_nvgprs
  923. mr r5,r3
  924. addi r3,r1,STACK_FRAME_OVERHEAD
  925. ld r4,_DAR(r1)
  926. bl bad_page_fault
  927. b ret_from_except
  928. /*
  929. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  930. * continues here.
  931. */
  932. alignment_more:
  933. std r14,_DAR(r1)
  934. std r15,_DSISR(r1)
  935. addi r3,r1,STACK_FRAME_OVERHEAD
  936. ld r14,PACA_EXGEN+EX_R14(r13)
  937. ld r15,PACA_EXGEN+EX_R15(r13)
  938. bl save_nvgprs
  939. INTS_RESTORE_HARD
  940. bl alignment_exception
  941. b ret_from_except
  942. /*
  943. * We branch here from entry_64.S for the last stage of the exception
  944. * return code path. MSR:EE is expected to be off at that point
  945. */
  946. _GLOBAL(exception_return_book3e)
  947. b 1f
  948. /* This is the return from load_up_fpu fast path which could do with
  949. * less GPR restores in fact, but for now we have a single return path
  950. */
  951. .globl fast_exception_return
  952. fast_exception_return:
  953. wrteei 0
  954. 1: mr r0,r13
  955. ld r10,_MSR(r1)
  956. REST_4GPRS(2, r1)
  957. andi. r6,r10,MSR_PR
  958. REST_2GPRS(6, r1)
  959. beq 1f
  960. ACCOUNT_CPU_USER_EXIT(r13, r10, r11)
  961. ld r0,GPR13(r1)
  962. 1: stdcx. r0,0,r1 /* to clear the reservation */
  963. ld r8,_CCR(r1)
  964. ld r9,_LINK(r1)
  965. ld r10,_CTR(r1)
  966. ld r11,_XER(r1)
  967. mtcr r8
  968. mtlr r9
  969. mtctr r10
  970. mtxer r11
  971. REST_2GPRS(8, r1)
  972. ld r10,GPR10(r1)
  973. ld r11,GPR11(r1)
  974. ld r12,GPR12(r1)
  975. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  976. std r10,PACA_EXGEN+EX_R10(r13);
  977. std r11,PACA_EXGEN+EX_R11(r13);
  978. ld r10,_NIP(r1)
  979. ld r11,_MSR(r1)
  980. ld r0,GPR0(r1)
  981. ld r1,GPR1(r1)
  982. mtspr SPRN_SRR0,r10
  983. mtspr SPRN_SRR1,r11
  984. ld r10,PACA_EXGEN+EX_R10(r13)
  985. ld r11,PACA_EXGEN+EX_R11(r13)
  986. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  987. rfi
  988. /*
  989. * Trampolines used when spotting a bad kernel stack pointer in
  990. * the exception entry code.
  991. *
  992. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  993. * index around, etc... to handle crit & mcheck
  994. */
  995. BAD_STACK_TRAMPOLINE(0x000)
  996. BAD_STACK_TRAMPOLINE(0x100)
  997. BAD_STACK_TRAMPOLINE(0x200)
  998. BAD_STACK_TRAMPOLINE(0x220)
  999. BAD_STACK_TRAMPOLINE(0x260)
  1000. BAD_STACK_TRAMPOLINE(0x280)
  1001. BAD_STACK_TRAMPOLINE(0x2a0)
  1002. BAD_STACK_TRAMPOLINE(0x2c0)
  1003. BAD_STACK_TRAMPOLINE(0x2e0)
  1004. BAD_STACK_TRAMPOLINE(0x300)
  1005. BAD_STACK_TRAMPOLINE(0x310)
  1006. BAD_STACK_TRAMPOLINE(0x320)
  1007. BAD_STACK_TRAMPOLINE(0x340)
  1008. BAD_STACK_TRAMPOLINE(0x400)
  1009. BAD_STACK_TRAMPOLINE(0x500)
  1010. BAD_STACK_TRAMPOLINE(0x600)
  1011. BAD_STACK_TRAMPOLINE(0x700)
  1012. BAD_STACK_TRAMPOLINE(0x800)
  1013. BAD_STACK_TRAMPOLINE(0x900)
  1014. BAD_STACK_TRAMPOLINE(0x980)
  1015. BAD_STACK_TRAMPOLINE(0x9f0)
  1016. BAD_STACK_TRAMPOLINE(0xa00)
  1017. BAD_STACK_TRAMPOLINE(0xb00)
  1018. BAD_STACK_TRAMPOLINE(0xc00)
  1019. BAD_STACK_TRAMPOLINE(0xd00)
  1020. BAD_STACK_TRAMPOLINE(0xd08)
  1021. BAD_STACK_TRAMPOLINE(0xe00)
  1022. BAD_STACK_TRAMPOLINE(0xf00)
  1023. BAD_STACK_TRAMPOLINE(0xf20)
  1024. .globl bad_stack_book3e
  1025. bad_stack_book3e:
  1026. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  1027. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  1028. ld r1,PACAEMERGSP(r13)
  1029. subi r1,r1,64+INT_FRAME_SIZE
  1030. std r10,_NIP(r1)
  1031. std r11,_MSR(r1)
  1032. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  1033. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  1034. std r10,GPR1(r1)
  1035. std r11,_CCR(r1)
  1036. mfspr r10,SPRN_DEAR
  1037. mfspr r11,SPRN_ESR
  1038. std r10,_DAR(r1)
  1039. std r11,_DSISR(r1)
  1040. std r0,GPR0(r1); /* save r0 in stackframe */ \
  1041. std r2,GPR2(r1); /* save r2 in stackframe */ \
  1042. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  1043. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  1044. std r9,GPR9(r1); /* save r9 in stackframe */ \
  1045. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  1046. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  1047. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  1048. std r3,GPR10(r1); /* save r10 to stackframe */ \
  1049. std r4,GPR11(r1); /* save r11 to stackframe */ \
  1050. std r12,GPR12(r1); /* save r12 in stackframe */ \
  1051. std r5,GPR13(r1); /* save it to stackframe */ \
  1052. mflr r10
  1053. mfctr r11
  1054. mfxer r12
  1055. std r10,_LINK(r1)
  1056. std r11,_CTR(r1)
  1057. std r12,_XER(r1)
  1058. SAVE_10GPRS(14,r1)
  1059. SAVE_8GPRS(24,r1)
  1060. lhz r12,PACA_TRAP_SAVE(r13)
  1061. std r12,_TRAP(r1)
  1062. addi r11,r1,INT_FRAME_SIZE
  1063. std r11,0(r1)
  1064. li r12,0
  1065. std r12,0(r11)
  1066. ld r2,PACATOC(r13)
  1067. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  1068. bl kernel_bad_stack
  1069. b 1b
  1070. /*
  1071. * Setup the initial TLB for a core. This current implementation
  1072. * assume that whatever we are running off will not conflict with
  1073. * the new mapping at PAGE_OFFSET.
  1074. */
  1075. _GLOBAL(initial_tlb_book3e)
  1076. /* Look for the first TLB with IPROT set */
  1077. mfspr r4,SPRN_TLB0CFG
  1078. andi. r3,r4,TLBnCFG_IPROT
  1079. lis r3,MAS0_TLBSEL(0)@h
  1080. bne found_iprot
  1081. mfspr r4,SPRN_TLB1CFG
  1082. andi. r3,r4,TLBnCFG_IPROT
  1083. lis r3,MAS0_TLBSEL(1)@h
  1084. bne found_iprot
  1085. mfspr r4,SPRN_TLB2CFG
  1086. andi. r3,r4,TLBnCFG_IPROT
  1087. lis r3,MAS0_TLBSEL(2)@h
  1088. bne found_iprot
  1089. lis r3,MAS0_TLBSEL(3)@h
  1090. mfspr r4,SPRN_TLB3CFG
  1091. /* fall through */
  1092. found_iprot:
  1093. andi. r5,r4,TLBnCFG_HES
  1094. bne have_hes
  1095. mflr r8 /* save LR */
  1096. /* 1. Find the index of the entry we're executing in
  1097. *
  1098. * r3 = MAS0_TLBSEL (for the iprot array)
  1099. * r4 = SPRN_TLBnCFG
  1100. */
  1101. bl invstr /* Find our address */
  1102. invstr: mflr r6 /* Make it accessible */
  1103. mfmsr r7
  1104. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  1105. mfspr r7,SPRN_PID
  1106. slwi r7,r7,16
  1107. or r7,r7,r5
  1108. mtspr SPRN_MAS6,r7
  1109. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  1110. mfspr r3,SPRN_MAS0
  1111. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  1112. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  1113. oris r7,r7,MAS1_IPROT@h
  1114. mtspr SPRN_MAS1,r7
  1115. tlbwe
  1116. /* 2. Invalidate all entries except the entry we're executing in
  1117. *
  1118. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1119. * r4 = SPRN_TLBnCFG
  1120. * r5 = ESEL of entry we are running in
  1121. */
  1122. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  1123. li r6,0 /* Set Entry counter to 0 */
  1124. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  1125. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  1126. mtspr SPRN_MAS0,r7
  1127. tlbre
  1128. mfspr r7,SPRN_MAS1
  1129. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  1130. cmpw r5,r6
  1131. beq skpinv /* Dont update the current execution TLB */
  1132. mtspr SPRN_MAS1,r7
  1133. tlbwe
  1134. isync
  1135. skpinv: addi r6,r6,1 /* Increment */
  1136. cmpw r6,r4 /* Are we done? */
  1137. bne 1b /* If not, repeat */
  1138. /* Invalidate all TLBs */
  1139. PPC_TLBILX_ALL(0,R0)
  1140. sync
  1141. isync
  1142. /* 3. Setup a temp mapping and jump to it
  1143. *
  1144. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1145. * r5 = ESEL of entry we are running in
  1146. */
  1147. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  1148. addi r7,r7,0x1
  1149. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  1150. mtspr SPRN_MAS0,r4
  1151. tlbre
  1152. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  1153. mtspr SPRN_MAS0,r4
  1154. mfspr r7,SPRN_MAS1
  1155. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  1156. mtspr SPRN_MAS1,r6
  1157. tlbwe
  1158. mfmsr r6
  1159. xori r6,r6,MSR_IS
  1160. mtspr SPRN_SRR1,r6
  1161. bl 1f /* Find our address */
  1162. 1: mflr r6
  1163. addi r6,r6,(2f - 1b)
  1164. mtspr SPRN_SRR0,r6
  1165. rfi
  1166. 2:
  1167. /* 4. Clear out PIDs & Search info
  1168. *
  1169. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1170. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1171. * r5 = MAS3
  1172. */
  1173. li r6,0
  1174. mtspr SPRN_MAS6,r6
  1175. mtspr SPRN_PID,r6
  1176. /* 5. Invalidate mapping we started in
  1177. *
  1178. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1179. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1180. * r5 = MAS3
  1181. */
  1182. mtspr SPRN_MAS0,r3
  1183. tlbre
  1184. mfspr r6,SPRN_MAS1
  1185. rlwinm r6,r6,0,2,31 /* clear IPROT and VALID */
  1186. mtspr SPRN_MAS1,r6
  1187. tlbwe
  1188. sync
  1189. isync
  1190. /*
  1191. * The mapping only needs to be cache-coherent on SMP, except on
  1192. * Freescale e500mc derivatives where it's also needed for coherent DMA.
  1193. */
  1194. #if defined(CONFIG_SMP) || defined(CONFIG_PPC_E500MC)
  1195. #define M_IF_NEEDED MAS2_M
  1196. #else
  1197. #define M_IF_NEEDED 0
  1198. #endif
  1199. /* 6. Setup KERNELBASE mapping in TLB[0]
  1200. *
  1201. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1202. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1203. * r5 = MAS3
  1204. */
  1205. rlwinm r3,r3,0,16,3 /* clear ESEL */
  1206. mtspr SPRN_MAS0,r3
  1207. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  1208. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  1209. mtspr SPRN_MAS1,r6
  1210. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_NEEDED)
  1211. mtspr SPRN_MAS2,r6
  1212. rlwinm r5,r5,0,0,25
  1213. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  1214. mtspr SPRN_MAS3,r5
  1215. li r5,-1
  1216. rlwinm r5,r5,0,0,25
  1217. tlbwe
  1218. /* 7. Jump to KERNELBASE mapping
  1219. *
  1220. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1221. */
  1222. /* Now we branch the new virtual address mapped by this entry */
  1223. bl 1f /* Find our address */
  1224. 1: mflr r6
  1225. addi r6,r6,(2f - 1b)
  1226. tovirt(r6,r6)
  1227. lis r7,MSR_KERNEL@h
  1228. ori r7,r7,MSR_KERNEL@l
  1229. mtspr SPRN_SRR0,r6
  1230. mtspr SPRN_SRR1,r7
  1231. rfi /* start execution out of TLB1[0] entry */
  1232. 2:
  1233. /* 8. Clear out the temp mapping
  1234. *
  1235. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1236. */
  1237. mtspr SPRN_MAS0,r4
  1238. tlbre
  1239. mfspr r5,SPRN_MAS1
  1240. rlwinm r5,r5,0,2,31 /* clear IPROT and VALID */
  1241. mtspr SPRN_MAS1,r5
  1242. tlbwe
  1243. sync
  1244. isync
  1245. /* We translate LR and return */
  1246. tovirt(r8,r8)
  1247. mtlr r8
  1248. blr
  1249. have_hes:
  1250. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  1251. * kernel linear mapping. We also set MAS8 once for all here though
  1252. * that will have to be made dependent on whether we are running under
  1253. * a hypervisor I suppose.
  1254. */
  1255. /* BEWARE, MAGIC
  1256. * This code is called as an ordinary function on the boot CPU. But to
  1257. * avoid duplication, this code is also used in SCOM bringup of
  1258. * secondary CPUs. We read the code between the initial_tlb_code_start
  1259. * and initial_tlb_code_end labels one instruction at a time and RAM it
  1260. * into the new core via SCOM. That doesn't process branches, so there
  1261. * must be none between those two labels. It also means if this code
  1262. * ever takes any parameters, the SCOM code must also be updated to
  1263. * provide them.
  1264. */
  1265. .globl a2_tlbinit_code_start
  1266. a2_tlbinit_code_start:
  1267. ori r11,r3,MAS0_WQ_ALLWAYS
  1268. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  1269. mtspr SPRN_MAS0,r11
  1270. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  1271. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  1272. mtspr SPRN_MAS1,r3
  1273. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  1274. mtspr SPRN_MAS2,r3
  1275. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  1276. mtspr SPRN_MAS7_MAS3,r3
  1277. li r3,0
  1278. mtspr SPRN_MAS8,r3
  1279. /* Write the TLB entry */
  1280. tlbwe
  1281. .globl a2_tlbinit_after_linear_map
  1282. a2_tlbinit_after_linear_map:
  1283. /* Now we branch the new virtual address mapped by this entry */
  1284. LOAD_REG_IMMEDIATE(r3,1f)
  1285. mtctr r3
  1286. bctr
  1287. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  1288. * else (including IPROTed things left by firmware)
  1289. * r4 = TLBnCFG
  1290. * r3 = current address (more or less)
  1291. */
  1292. li r5,0
  1293. mtspr SPRN_MAS6,r5
  1294. tlbsx 0,r3
  1295. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  1296. rlwinm r10,r4,8,0xff
  1297. addi r10,r10,-1 /* Get inner loop mask */
  1298. li r3,1
  1299. mfspr r5,SPRN_MAS1
  1300. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  1301. mfspr r6,SPRN_MAS2
  1302. rldicr r6,r6,0,51 /* Extract EPN */
  1303. mfspr r7,SPRN_MAS0
  1304. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  1305. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  1306. 2: add r4,r3,r8
  1307. and r4,r4,r10
  1308. rlwimi r7,r4,16,MAS0_ESEL_MASK
  1309. mtspr SPRN_MAS0,r7
  1310. mtspr SPRN_MAS1,r5
  1311. mtspr SPRN_MAS2,r6
  1312. tlbwe
  1313. addi r3,r3,1
  1314. and. r4,r3,r10
  1315. bne 3f
  1316. addis r6,r6,(1<<30)@h
  1317. 3:
  1318. cmpw r3,r9
  1319. blt 2b
  1320. .globl a2_tlbinit_after_iprot_flush
  1321. a2_tlbinit_after_iprot_flush:
  1322. PPC_TLBILX(0,0,R0)
  1323. sync
  1324. isync
  1325. .globl a2_tlbinit_code_end
  1326. a2_tlbinit_code_end:
  1327. /* We translate LR and return */
  1328. mflr r3
  1329. tovirt(r3,r3)
  1330. mtlr r3
  1331. blr
  1332. /*
  1333. * Main entry (boot CPU, thread 0)
  1334. *
  1335. * We enter here from head_64.S, possibly after the prom_init trampoline
  1336. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  1337. * mode. Anything else is as it was left by the bootloader
  1338. *
  1339. * Initial requirements of this port:
  1340. *
  1341. * - Kernel loaded at 0 physical
  1342. * - A good lump of memory mapped 0:0 by UTLB entry 0
  1343. * - MSR:IS & MSR:DS set to 0
  1344. *
  1345. * Note that some of the above requirements will be relaxed in the future
  1346. * as the kernel becomes smarter at dealing with different initial conditions
  1347. * but for now you have to be careful
  1348. */
  1349. _GLOBAL(start_initialization_book3e)
  1350. mflr r28
  1351. /* First, we need to setup some initial TLBs to map the kernel
  1352. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  1353. * and always use AS 0, so we just set it up to match our link
  1354. * address and never use 0 based addresses.
  1355. */
  1356. bl initial_tlb_book3e
  1357. /* Init global core bits */
  1358. bl init_core_book3e
  1359. /* Init per-thread bits */
  1360. bl init_thread_book3e
  1361. /* Return to common init code */
  1362. tovirt(r28,r28)
  1363. mtlr r28
  1364. blr
  1365. /*
  1366. * Secondary core/processor entry
  1367. *
  1368. * This is entered for thread 0 of a secondary core, all other threads
  1369. * are expected to be stopped. It's similar to start_initialization_book3e
  1370. * except that it's generally entered from the holding loop in head_64.S
  1371. * after CPUs have been gathered by Open Firmware.
  1372. *
  1373. * We assume we are in 32 bits mode running with whatever TLB entry was
  1374. * set for us by the firmware or POR engine.
  1375. */
  1376. _GLOBAL(book3e_secondary_core_init_tlb_set)
  1377. li r4,1
  1378. b generic_secondary_smp_init
  1379. _GLOBAL(book3e_secondary_core_init)
  1380. mflr r28
  1381. /* Do we need to setup initial TLB entry ? */
  1382. cmplwi r4,0
  1383. bne 2f
  1384. /* Setup TLB for this core */
  1385. bl initial_tlb_book3e
  1386. /* We can return from the above running at a different
  1387. * address, so recalculate r2 (TOC)
  1388. */
  1389. bl relative_toc
  1390. /* Init global core bits */
  1391. 2: bl init_core_book3e
  1392. /* Init per-thread bits */
  1393. 3: bl init_thread_book3e
  1394. /* Return to common init code at proper virtual address.
  1395. *
  1396. * Due to various previous assumptions, we know we entered this
  1397. * function at either the final PAGE_OFFSET mapping or using a
  1398. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1399. * here, we just ensure the return address has the right top bits.
  1400. *
  1401. * Note that if we ever want to be smarter about where we can be
  1402. * started from, we have to be careful that by the time we reach
  1403. * the code below we may already be running at a different location
  1404. * than the one we were called from since initial_tlb_book3e can
  1405. * have moved us already.
  1406. */
  1407. cmpdi cr0,r28,0
  1408. blt 1f
  1409. lis r3,PAGE_OFFSET@highest
  1410. sldi r3,r3,32
  1411. or r28,r28,r3
  1412. 1: mtlr r28
  1413. blr
  1414. _GLOBAL(book3e_secondary_thread_init)
  1415. mflr r28
  1416. b 3b
  1417. .globl init_core_book3e
  1418. init_core_book3e:
  1419. /* Establish the interrupt vector base */
  1420. tovirt(r2,r2)
  1421. LOAD_REG_ADDR(r3, interrupt_base_book3e)
  1422. mtspr SPRN_IVPR,r3
  1423. sync
  1424. blr
  1425. init_thread_book3e:
  1426. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1427. mtspr SPRN_EPCR,r3
  1428. /* Make sure interrupts are off */
  1429. wrteei 0
  1430. /* disable all timers and clear out status */
  1431. li r3,0
  1432. mtspr SPRN_TCR,r3
  1433. mfspr r3,SPRN_TSR
  1434. mtspr SPRN_TSR,r3
  1435. blr
  1436. _GLOBAL(__setup_base_ivors)
  1437. SET_IVOR(0, 0x020) /* Critical Input */
  1438. SET_IVOR(1, 0x000) /* Machine Check */
  1439. SET_IVOR(2, 0x060) /* Data Storage */
  1440. SET_IVOR(3, 0x080) /* Instruction Storage */
  1441. SET_IVOR(4, 0x0a0) /* External Input */
  1442. SET_IVOR(5, 0x0c0) /* Alignment */
  1443. SET_IVOR(6, 0x0e0) /* Program */
  1444. SET_IVOR(7, 0x100) /* FP Unavailable */
  1445. SET_IVOR(8, 0x120) /* System Call */
  1446. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1447. SET_IVOR(10, 0x160) /* Decrementer */
  1448. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1449. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1450. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1451. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1452. SET_IVOR(15, 0x040) /* Debug */
  1453. sync
  1454. blr
  1455. _GLOBAL(setup_altivec_ivors)
  1456. SET_IVOR(32, 0x200) /* AltiVec Unavailable */
  1457. SET_IVOR(33, 0x220) /* AltiVec Assist */
  1458. blr
  1459. _GLOBAL(setup_perfmon_ivor)
  1460. SET_IVOR(35, 0x260) /* Performance Monitor */
  1461. blr
  1462. _GLOBAL(setup_doorbell_ivors)
  1463. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1464. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1465. blr
  1466. _GLOBAL(setup_ehv_ivors)
  1467. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1468. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1469. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1470. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1471. blr
  1472. _GLOBAL(setup_lrat_ivor)
  1473. SET_IVOR(42, 0x340) /* LRAT Error */
  1474. blr