irq.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2010 John Crispin <john@phrozen.org>
  7. * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/ioport.h>
  11. #include <linux/sched.h>
  12. #include <linux/irqdomain.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_irq.h>
  16. #include <asm/bootinfo.h>
  17. #include <asm/irq_cpu.h>
  18. #include <lantiq_soc.h>
  19. #include <irq.h>
  20. /* register definitions - internal irqs */
  21. #define LTQ_ICU_IM0_ISR 0x0000
  22. #define LTQ_ICU_IM0_IER 0x0008
  23. #define LTQ_ICU_IM0_IOSR 0x0010
  24. #define LTQ_ICU_IM0_IRSR 0x0018
  25. #define LTQ_ICU_IM0_IMR 0x0020
  26. #define LTQ_ICU_IM1_ISR 0x0028
  27. #define LTQ_ICU_OFFSET (LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR)
  28. /* register definitions - external irqs */
  29. #define LTQ_EIU_EXIN_C 0x0000
  30. #define LTQ_EIU_EXIN_INIC 0x0004
  31. #define LTQ_EIU_EXIN_INC 0x0008
  32. #define LTQ_EIU_EXIN_INEN 0x000C
  33. /* number of external interrupts */
  34. #define MAX_EIU 6
  35. /* the performance counter */
  36. #define LTQ_PERF_IRQ (INT_NUM_IM4_IRL0 + 31)
  37. /*
  38. * irqs generated by devices attached to the EBU need to be acked in
  39. * a special manner
  40. */
  41. #define LTQ_ICU_EBU_IRQ 22
  42. #define ltq_icu_w32(m, x, y) ltq_w32((x), ltq_icu_membase[m] + (y))
  43. #define ltq_icu_r32(m, x) ltq_r32(ltq_icu_membase[m] + (x))
  44. #define ltq_eiu_w32(x, y) ltq_w32((x), ltq_eiu_membase + (y))
  45. #define ltq_eiu_r32(x) ltq_r32(ltq_eiu_membase + (x))
  46. /* our 2 ipi interrupts for VSMP */
  47. #define MIPS_CPU_IPI_RESCHED_IRQ 0
  48. #define MIPS_CPU_IPI_CALL_IRQ 1
  49. /* we have a cascade of 8 irqs */
  50. #define MIPS_CPU_IRQ_CASCADE 8
  51. static int exin_avail;
  52. static u32 ltq_eiu_irq[MAX_EIU];
  53. static void __iomem *ltq_icu_membase[MAX_IM];
  54. static void __iomem *ltq_eiu_membase;
  55. static struct irq_domain *ltq_domain;
  56. static int ltq_perfcount_irq;
  57. int ltq_eiu_get_irq(int exin)
  58. {
  59. if (exin < exin_avail)
  60. return ltq_eiu_irq[exin];
  61. return -1;
  62. }
  63. void ltq_disable_irq(struct irq_data *d)
  64. {
  65. u32 ier = LTQ_ICU_IM0_IER;
  66. int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
  67. int im = offset / INT_NUM_IM_OFFSET;
  68. offset %= INT_NUM_IM_OFFSET;
  69. ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
  70. }
  71. void ltq_mask_and_ack_irq(struct irq_data *d)
  72. {
  73. u32 ier = LTQ_ICU_IM0_IER;
  74. u32 isr = LTQ_ICU_IM0_ISR;
  75. int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
  76. int im = offset / INT_NUM_IM_OFFSET;
  77. offset %= INT_NUM_IM_OFFSET;
  78. ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
  79. ltq_icu_w32(im, BIT(offset), isr);
  80. }
  81. static void ltq_ack_irq(struct irq_data *d)
  82. {
  83. u32 isr = LTQ_ICU_IM0_ISR;
  84. int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
  85. int im = offset / INT_NUM_IM_OFFSET;
  86. offset %= INT_NUM_IM_OFFSET;
  87. ltq_icu_w32(im, BIT(offset), isr);
  88. }
  89. void ltq_enable_irq(struct irq_data *d)
  90. {
  91. u32 ier = LTQ_ICU_IM0_IER;
  92. int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
  93. int im = offset / INT_NUM_IM_OFFSET;
  94. offset %= INT_NUM_IM_OFFSET;
  95. ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier);
  96. }
  97. static int ltq_eiu_settype(struct irq_data *d, unsigned int type)
  98. {
  99. int i;
  100. for (i = 0; i < exin_avail; i++) {
  101. if (d->hwirq == ltq_eiu_irq[i]) {
  102. int val = 0;
  103. int edge = 0;
  104. switch (type) {
  105. case IRQF_TRIGGER_NONE:
  106. break;
  107. case IRQF_TRIGGER_RISING:
  108. val = 1;
  109. edge = 1;
  110. break;
  111. case IRQF_TRIGGER_FALLING:
  112. val = 2;
  113. edge = 1;
  114. break;
  115. case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING:
  116. val = 3;
  117. edge = 1;
  118. break;
  119. case IRQF_TRIGGER_HIGH:
  120. val = 5;
  121. break;
  122. case IRQF_TRIGGER_LOW:
  123. val = 6;
  124. break;
  125. default:
  126. pr_err("invalid type %d for irq %ld\n",
  127. type, d->hwirq);
  128. return -EINVAL;
  129. }
  130. if (edge)
  131. irq_set_handler(d->hwirq, handle_edge_irq);
  132. ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) |
  133. (val << (i * 4)), LTQ_EIU_EXIN_C);
  134. }
  135. }
  136. return 0;
  137. }
  138. static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
  139. {
  140. int i;
  141. ltq_enable_irq(d);
  142. for (i = 0; i < exin_avail; i++) {
  143. if (d->hwirq == ltq_eiu_irq[i]) {
  144. /* by default we are low level triggered */
  145. ltq_eiu_settype(d, IRQF_TRIGGER_LOW);
  146. /* clear all pending */
  147. ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i),
  148. LTQ_EIU_EXIN_INC);
  149. /* enable */
  150. ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
  151. LTQ_EIU_EXIN_INEN);
  152. break;
  153. }
  154. }
  155. return 0;
  156. }
  157. static void ltq_shutdown_eiu_irq(struct irq_data *d)
  158. {
  159. int i;
  160. ltq_disable_irq(d);
  161. for (i = 0; i < exin_avail; i++) {
  162. if (d->hwirq == ltq_eiu_irq[i]) {
  163. /* disable */
  164. ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
  165. LTQ_EIU_EXIN_INEN);
  166. break;
  167. }
  168. }
  169. }
  170. static struct irq_chip ltq_irq_type = {
  171. .name = "icu",
  172. .irq_enable = ltq_enable_irq,
  173. .irq_disable = ltq_disable_irq,
  174. .irq_unmask = ltq_enable_irq,
  175. .irq_ack = ltq_ack_irq,
  176. .irq_mask = ltq_disable_irq,
  177. .irq_mask_ack = ltq_mask_and_ack_irq,
  178. };
  179. static struct irq_chip ltq_eiu_type = {
  180. .name = "eiu",
  181. .irq_startup = ltq_startup_eiu_irq,
  182. .irq_shutdown = ltq_shutdown_eiu_irq,
  183. .irq_enable = ltq_enable_irq,
  184. .irq_disable = ltq_disable_irq,
  185. .irq_unmask = ltq_enable_irq,
  186. .irq_ack = ltq_ack_irq,
  187. .irq_mask = ltq_disable_irq,
  188. .irq_mask_ack = ltq_mask_and_ack_irq,
  189. .irq_set_type = ltq_eiu_settype,
  190. };
  191. static void ltq_hw_irqdispatch(int module)
  192. {
  193. u32 irq;
  194. irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR);
  195. if (irq == 0)
  196. return;
  197. /*
  198. * silicon bug causes only the msb set to 1 to be valid. all
  199. * other bits might be bogus
  200. */
  201. irq = __fls(irq);
  202. do_IRQ((int)irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module));
  203. /* if this is a EBU irq, we need to ack it or get a deadlock */
  204. if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
  205. ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
  206. LTQ_EBU_PCC_ISTAT);
  207. }
  208. #define DEFINE_HWx_IRQDISPATCH(x) \
  209. static void ltq_hw ## x ## _irqdispatch(void) \
  210. { \
  211. ltq_hw_irqdispatch(x); \
  212. }
  213. DEFINE_HWx_IRQDISPATCH(0)
  214. DEFINE_HWx_IRQDISPATCH(1)
  215. DEFINE_HWx_IRQDISPATCH(2)
  216. DEFINE_HWx_IRQDISPATCH(3)
  217. DEFINE_HWx_IRQDISPATCH(4)
  218. #if MIPS_CPU_TIMER_IRQ == 7
  219. static void ltq_hw5_irqdispatch(void)
  220. {
  221. do_IRQ(MIPS_CPU_TIMER_IRQ);
  222. }
  223. #else
  224. DEFINE_HWx_IRQDISPATCH(5)
  225. #endif
  226. static void ltq_hw_irq_handler(struct irq_desc *desc)
  227. {
  228. ltq_hw_irqdispatch(irq_desc_get_irq(desc) - 2);
  229. }
  230. asmlinkage void plat_irq_dispatch(void)
  231. {
  232. unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  233. int irq;
  234. if (!pending) {
  235. spurious_interrupt();
  236. return;
  237. }
  238. pending >>= CAUSEB_IP;
  239. while (pending) {
  240. irq = fls(pending) - 1;
  241. do_IRQ(MIPS_CPU_IRQ_BASE + irq);
  242. pending &= ~BIT(irq);
  243. }
  244. }
  245. static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
  246. {
  247. struct irq_chip *chip = &ltq_irq_type;
  248. int i;
  249. if (hw < MIPS_CPU_IRQ_CASCADE)
  250. return 0;
  251. for (i = 0; i < exin_avail; i++)
  252. if (hw == ltq_eiu_irq[i])
  253. chip = &ltq_eiu_type;
  254. irq_set_chip_and_handler(irq, chip, handle_level_irq);
  255. return 0;
  256. }
  257. static const struct irq_domain_ops irq_domain_ops = {
  258. .xlate = irq_domain_xlate_onetwocell,
  259. .map = icu_map,
  260. };
  261. int __init icu_of_init(struct device_node *node, struct device_node *parent)
  262. {
  263. struct device_node *eiu_node;
  264. struct resource res;
  265. int i, ret;
  266. for (i = 0; i < MAX_IM; i++) {
  267. if (of_address_to_resource(node, i, &res))
  268. panic("Failed to get icu memory range");
  269. if (!request_mem_region(res.start, resource_size(&res),
  270. res.name))
  271. pr_err("Failed to request icu memory");
  272. ltq_icu_membase[i] = ioremap_nocache(res.start,
  273. resource_size(&res));
  274. if (!ltq_icu_membase[i])
  275. panic("Failed to remap icu memory");
  276. }
  277. /* turn off all irqs by default */
  278. for (i = 0; i < MAX_IM; i++) {
  279. /* make sure all irqs are turned off by default */
  280. ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER);
  281. /* clear all possibly pending interrupts */
  282. ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR);
  283. }
  284. mips_cpu_irq_init();
  285. for (i = 0; i < MAX_IM; i++)
  286. irq_set_chained_handler(i + 2, ltq_hw_irq_handler);
  287. if (cpu_has_vint) {
  288. pr_info("Setting up vectored interrupts\n");
  289. set_vi_handler(2, ltq_hw0_irqdispatch);
  290. set_vi_handler(3, ltq_hw1_irqdispatch);
  291. set_vi_handler(4, ltq_hw2_irqdispatch);
  292. set_vi_handler(5, ltq_hw3_irqdispatch);
  293. set_vi_handler(6, ltq_hw4_irqdispatch);
  294. set_vi_handler(7, ltq_hw5_irqdispatch);
  295. }
  296. ltq_domain = irq_domain_add_linear(node,
  297. (MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
  298. &irq_domain_ops, 0);
  299. #ifndef CONFIG_MIPS_MT_SMP
  300. set_c0_status(IE_IRQ0 | IE_IRQ1 | IE_IRQ2 |
  301. IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
  302. #else
  303. set_c0_status(IE_SW0 | IE_SW1 | IE_IRQ0 | IE_IRQ1 |
  304. IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
  305. #endif
  306. /* tell oprofile which irq to use */
  307. ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ);
  308. /*
  309. * if the timer irq is not one of the mips irqs we need to
  310. * create a mapping
  311. */
  312. if (MIPS_CPU_TIMER_IRQ != 7)
  313. irq_create_mapping(ltq_domain, MIPS_CPU_TIMER_IRQ);
  314. /* the external interrupts are optional and xway only */
  315. eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway");
  316. if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) {
  317. /* find out how many external irq sources we have */
  318. exin_avail = of_property_count_u32_elems(eiu_node,
  319. "lantiq,eiu-irqs");
  320. if (exin_avail > MAX_EIU)
  321. exin_avail = MAX_EIU;
  322. ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs",
  323. ltq_eiu_irq, exin_avail);
  324. if (ret)
  325. panic("failed to load external irq resources");
  326. if (!request_mem_region(res.start, resource_size(&res),
  327. res.name))
  328. pr_err("Failed to request eiu memory");
  329. ltq_eiu_membase = ioremap_nocache(res.start,
  330. resource_size(&res));
  331. if (!ltq_eiu_membase)
  332. panic("Failed to remap eiu memory");
  333. }
  334. return 0;
  335. }
  336. int get_c0_perfcount_int(void)
  337. {
  338. return ltq_perfcount_irq;
  339. }
  340. EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
  341. unsigned int get_c0_compare_int(void)
  342. {
  343. return MIPS_CPU_TIMER_IRQ;
  344. }
  345. static struct of_device_id __initdata of_irq_ids[] = {
  346. { .compatible = "lantiq,icu", .data = icu_of_init },
  347. {},
  348. };
  349. void __init arch_init_irq(void)
  350. {
  351. of_irq_init(of_irq_ids);
  352. }