m5307.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. // SPDX-License-Identifier: GPL-2.0
  2. /***************************************************************************/
  3. /*
  4. * m5307.c -- platform support for ColdFire 5307 based boards
  5. *
  6. * Copyright (C) 1999-2002, Greg Ungerer (gerg@snapgear.com)
  7. * Copyright (C) 2000, Lineo (www.lineo.com)
  8. */
  9. /***************************************************************************/
  10. #include <linux/kernel.h>
  11. #include <linux/param.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <asm/machdep.h>
  15. #include <asm/coldfire.h>
  16. #include <asm/mcfsim.h>
  17. #include <asm/mcfwdebug.h>
  18. #include <asm/mcfclk.h>
  19. /***************************************************************************/
  20. /*
  21. * Some platforms need software versions of the GPIO data registers.
  22. */
  23. unsigned short ppdata;
  24. unsigned char ledbank = 0xff;
  25. /***************************************************************************/
  26. DEFINE_CLK(pll, "pll.0", MCF_CLK);
  27. DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
  28. DEFINE_CLK(mcftmr0, "mcftmr.0", MCF_BUSCLK);
  29. DEFINE_CLK(mcftmr1, "mcftmr.1", MCF_BUSCLK);
  30. DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
  31. DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
  32. DEFINE_CLK(mcfi2c0, "imx1-i2c.0", MCF_BUSCLK);
  33. struct clk *mcf_clks[] = {
  34. &clk_pll,
  35. &clk_sys,
  36. &clk_mcftmr0,
  37. &clk_mcftmr1,
  38. &clk_mcfuart0,
  39. &clk_mcfuart1,
  40. &clk_mcfi2c0,
  41. NULL
  42. };
  43. /***************************************************************************/
  44. static void __init m5307_i2c_init(void)
  45. {
  46. #if IS_ENABLED(CONFIG_I2C_IMX)
  47. writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL5 | MCFSIM_ICR_PRI0,
  48. MCFSIM_I2CICR);
  49. mcf_mapirq2imr(MCF_IRQ_I2C0, MCFINTC_I2C);
  50. #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
  51. }
  52. /***************************************************************************/
  53. void __init config_BSP(char *commandp, int size)
  54. {
  55. #if defined(CONFIG_NETtel) || \
  56. defined(CONFIG_SECUREEDGEMP3) || defined(CONFIG_CLEOPATRA)
  57. /* Copy command line from FLASH to local buffer... */
  58. memcpy(commandp, (char *) 0xf0004000, size);
  59. commandp[size-1] = 0;
  60. #endif
  61. mach_sched_init = hw_timer_init;
  62. /* Only support the external interrupts on their primary level */
  63. mcf_mapirq2imr(25, MCFINTC_EINT1);
  64. mcf_mapirq2imr(27, MCFINTC_EINT3);
  65. mcf_mapirq2imr(29, MCFINTC_EINT5);
  66. mcf_mapirq2imr(31, MCFINTC_EINT7);
  67. #ifdef CONFIG_BDM_DISABLE
  68. /*
  69. * Disable the BDM clocking. This also turns off most of the rest of
  70. * the BDM device. This is good for EMC reasons. This option is not
  71. * incompatible with the memory protection option.
  72. */
  73. wdebug(MCFDEBUG_CSR, MCFDEBUG_CSR_PSTCLK);
  74. #endif
  75. m5307_i2c_init();
  76. }
  77. /***************************************************************************/