setup.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Architecture-specific setup.
  4. *
  5. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  6. * David Mosberger-Tang <davidm@hpl.hp.com>
  7. * Stephane Eranian <eranian@hpl.hp.com>
  8. * Copyright (C) 2000, 2004 Intel Corp
  9. * Rohit Seth <rohit.seth@intel.com>
  10. * Suresh Siddha <suresh.b.siddha@intel.com>
  11. * Gordon Jin <gordon.jin@intel.com>
  12. * Copyright (C) 1999 VA Linux Systems
  13. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  14. *
  15. * 12/26/04 S.Siddha, G.Jin, R.Seth
  16. * Add multi-threading and multi-core detection
  17. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  18. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  19. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  20. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  21. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  22. * 01/07/99 S.Eranian added the support for command line argument
  23. * 06/24/99 W.Drummond added boot_cpu_data.
  24. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/acpi.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/cpu.h>
  32. #include <linux/kernel.h>
  33. #include <linux/memblock.h>
  34. #include <linux/reboot.h>
  35. #include <linux/sched/mm.h>
  36. #include <linux/sched/clock.h>
  37. #include <linux/sched/task_stack.h>
  38. #include <linux/seq_file.h>
  39. #include <linux/string.h>
  40. #include <linux/threads.h>
  41. #include <linux/screen_info.h>
  42. #include <linux/dmi.h>
  43. #include <linux/serial.h>
  44. #include <linux/serial_core.h>
  45. #include <linux/efi.h>
  46. #include <linux/initrd.h>
  47. #include <linux/pm.h>
  48. #include <linux/cpufreq.h>
  49. #include <linux/kexec.h>
  50. #include <linux/crash_dump.h>
  51. #include <asm/machvec.h>
  52. #include <asm/mca.h>
  53. #include <asm/meminit.h>
  54. #include <asm/page.h>
  55. #include <asm/patch.h>
  56. #include <asm/pgtable.h>
  57. #include <asm/processor.h>
  58. #include <asm/sal.h>
  59. #include <asm/sections.h>
  60. #include <asm/setup.h>
  61. #include <asm/smp.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/unistd.h>
  64. #include <asm/hpsim.h>
  65. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  66. # error "struct cpuinfo_ia64 too big!"
  67. #endif
  68. #ifdef CONFIG_SMP
  69. unsigned long __per_cpu_offset[NR_CPUS];
  70. EXPORT_SYMBOL(__per_cpu_offset);
  71. #endif
  72. DEFINE_PER_CPU(struct cpuinfo_ia64, ia64_cpu_info);
  73. EXPORT_SYMBOL(ia64_cpu_info);
  74. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  75. #ifdef CONFIG_SMP
  76. EXPORT_SYMBOL(local_per_cpu_offset);
  77. #endif
  78. unsigned long ia64_cycles_per_usec;
  79. struct ia64_boot_param *ia64_boot_param;
  80. struct screen_info screen_info;
  81. unsigned long vga_console_iobase;
  82. unsigned long vga_console_membase;
  83. static struct resource data_resource = {
  84. .name = "Kernel data",
  85. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  86. };
  87. static struct resource code_resource = {
  88. .name = "Kernel code",
  89. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  90. };
  91. static struct resource bss_resource = {
  92. .name = "Kernel bss",
  93. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  94. };
  95. unsigned long ia64_max_cacheline_size;
  96. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  97. EXPORT_SYMBOL(ia64_iobase);
  98. struct io_space io_space[MAX_IO_SPACES];
  99. EXPORT_SYMBOL(io_space);
  100. unsigned int num_io_spaces;
  101. /*
  102. * "flush_icache_range()" needs to know what processor dependent stride size to use
  103. * when it makes i-cache(s) coherent with d-caches.
  104. */
  105. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  106. unsigned long ia64_i_cache_stride_shift = ~0;
  107. /*
  108. * "clflush_cache_range()" needs to know what processor dependent stride size to
  109. * use when it flushes cache lines including both d-cache and i-cache.
  110. */
  111. /* Safest way to go: 32 bytes by 32 bytes */
  112. #define CACHE_STRIDE_SHIFT 5
  113. unsigned long ia64_cache_stride_shift = ~0;
  114. /*
  115. * We use a special marker for the end of memory and it uses the extra (+1) slot
  116. */
  117. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  118. int num_rsvd_regions __initdata;
  119. /*
  120. * Filter incoming memory segments based on the primitive map created from the boot
  121. * parameters. Segments contained in the map are removed from the memory ranges. A
  122. * caller-specified function is called with the memory ranges that remain after filtering.
  123. * This routine does not assume the incoming segments are sorted.
  124. */
  125. int __init
  126. filter_rsvd_memory (u64 start, u64 end, void *arg)
  127. {
  128. u64 range_start, range_end, prev_start;
  129. void (*func)(unsigned long, unsigned long, int);
  130. int i;
  131. #if IGNORE_PFN0
  132. if (start == PAGE_OFFSET) {
  133. printk(KERN_WARNING "warning: skipping physical page 0\n");
  134. start += PAGE_SIZE;
  135. if (start >= end) return 0;
  136. }
  137. #endif
  138. /*
  139. * lowest possible address(walker uses virtual)
  140. */
  141. prev_start = PAGE_OFFSET;
  142. func = arg;
  143. for (i = 0; i < num_rsvd_regions; ++i) {
  144. range_start = max(start, prev_start);
  145. range_end = min(end, rsvd_region[i].start);
  146. if (range_start < range_end)
  147. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  148. /* nothing more available in this segment */
  149. if (range_end == end) return 0;
  150. prev_start = rsvd_region[i].end;
  151. }
  152. /* end of memory marker allows full processing inside loop body */
  153. return 0;
  154. }
  155. /*
  156. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  157. * are not filtered out.
  158. */
  159. int __init
  160. filter_memory(u64 start, u64 end, void *arg)
  161. {
  162. void (*func)(unsigned long, unsigned long, int);
  163. #if IGNORE_PFN0
  164. if (start == PAGE_OFFSET) {
  165. printk(KERN_WARNING "warning: skipping physical page 0\n");
  166. start += PAGE_SIZE;
  167. if (start >= end)
  168. return 0;
  169. }
  170. #endif
  171. func = arg;
  172. if (start < end)
  173. call_pernode_memory(__pa(start), end - start, func);
  174. return 0;
  175. }
  176. static void __init
  177. sort_regions (struct rsvd_region *rsvd_region, int max)
  178. {
  179. int j;
  180. /* simple bubble sorting */
  181. while (max--) {
  182. for (j = 0; j < max; ++j) {
  183. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  184. struct rsvd_region tmp;
  185. tmp = rsvd_region[j];
  186. rsvd_region[j] = rsvd_region[j + 1];
  187. rsvd_region[j + 1] = tmp;
  188. }
  189. }
  190. }
  191. }
  192. /* merge overlaps */
  193. static int __init
  194. merge_regions (struct rsvd_region *rsvd_region, int max)
  195. {
  196. int i;
  197. for (i = 1; i < max; ++i) {
  198. if (rsvd_region[i].start >= rsvd_region[i-1].end)
  199. continue;
  200. if (rsvd_region[i].end > rsvd_region[i-1].end)
  201. rsvd_region[i-1].end = rsvd_region[i].end;
  202. --max;
  203. memmove(&rsvd_region[i], &rsvd_region[i+1],
  204. (max - i) * sizeof(struct rsvd_region));
  205. }
  206. return max;
  207. }
  208. /*
  209. * Request address space for all standard resources
  210. */
  211. static int __init register_memory(void)
  212. {
  213. code_resource.start = ia64_tpa(_text);
  214. code_resource.end = ia64_tpa(_etext) - 1;
  215. data_resource.start = ia64_tpa(_etext);
  216. data_resource.end = ia64_tpa(_edata) - 1;
  217. bss_resource.start = ia64_tpa(__bss_start);
  218. bss_resource.end = ia64_tpa(_end) - 1;
  219. efi_initialize_iomem_resources(&code_resource, &data_resource,
  220. &bss_resource);
  221. return 0;
  222. }
  223. __initcall(register_memory);
  224. #ifdef CONFIG_KEXEC
  225. /*
  226. * This function checks if the reserved crashkernel is allowed on the specific
  227. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  228. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  229. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  230. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  231. *
  232. * So, the only machvec that really supports loading the kdump kernel
  233. * over 4 GB is "sn2".
  234. */
  235. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  236. {
  237. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  238. return 1;
  239. else
  240. return pbase < (1UL << 32);
  241. }
  242. static void __init setup_crashkernel(unsigned long total, int *n)
  243. {
  244. unsigned long long base = 0, size = 0;
  245. int ret;
  246. ret = parse_crashkernel(boot_command_line, total,
  247. &size, &base);
  248. if (ret == 0 && size > 0) {
  249. if (!base) {
  250. sort_regions(rsvd_region, *n);
  251. *n = merge_regions(rsvd_region, *n);
  252. base = kdump_find_rsvd_region(size,
  253. rsvd_region, *n);
  254. }
  255. if (!check_crashkernel_memory(base, size)) {
  256. pr_warning("crashkernel: There would be kdump memory "
  257. "at %ld GB but this is unusable because it "
  258. "must\nbe below 4 GB. Change the memory "
  259. "configuration of the machine.\n",
  260. (unsigned long)(base >> 30));
  261. return;
  262. }
  263. if (base != ~0UL) {
  264. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  265. "for crashkernel (System RAM: %ldMB)\n",
  266. (unsigned long)(size >> 20),
  267. (unsigned long)(base >> 20),
  268. (unsigned long)(total >> 20));
  269. rsvd_region[*n].start =
  270. (unsigned long)__va(base);
  271. rsvd_region[*n].end =
  272. (unsigned long)__va(base + size);
  273. (*n)++;
  274. crashk_res.start = base;
  275. crashk_res.end = base + size - 1;
  276. }
  277. }
  278. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  279. efi_memmap_res.end = efi_memmap_res.start +
  280. ia64_boot_param->efi_memmap_size;
  281. boot_param_res.start = __pa(ia64_boot_param);
  282. boot_param_res.end = boot_param_res.start +
  283. sizeof(*ia64_boot_param);
  284. }
  285. #else
  286. static inline void __init setup_crashkernel(unsigned long total, int *n)
  287. {}
  288. #endif
  289. /**
  290. * reserve_memory - setup reserved memory areas
  291. *
  292. * Setup the reserved memory areas set aside for the boot parameters,
  293. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  294. * see arch/ia64/include/asm/meminit.h if you need to define more.
  295. */
  296. void __init
  297. reserve_memory (void)
  298. {
  299. int n = 0;
  300. unsigned long total_memory;
  301. /*
  302. * none of the entries in this table overlap
  303. */
  304. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  305. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  306. n++;
  307. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  308. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  309. n++;
  310. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  311. rsvd_region[n].end = (rsvd_region[n].start
  312. + strlen(__va(ia64_boot_param->command_line)) + 1);
  313. n++;
  314. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  315. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  316. n++;
  317. #ifdef CONFIG_BLK_DEV_INITRD
  318. if (ia64_boot_param->initrd_start) {
  319. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  320. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  321. n++;
  322. }
  323. #endif
  324. #ifdef CONFIG_CRASH_DUMP
  325. if (reserve_elfcorehdr(&rsvd_region[n].start,
  326. &rsvd_region[n].end) == 0)
  327. n++;
  328. #endif
  329. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  330. n++;
  331. setup_crashkernel(total_memory, &n);
  332. /* end of memory marker */
  333. rsvd_region[n].start = ~0UL;
  334. rsvd_region[n].end = ~0UL;
  335. n++;
  336. num_rsvd_regions = n;
  337. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  338. sort_regions(rsvd_region, num_rsvd_regions);
  339. num_rsvd_regions = merge_regions(rsvd_region, num_rsvd_regions);
  340. /* reserve all regions except the end of memory marker with memblock */
  341. for (n = 0; n < num_rsvd_regions - 1; n++) {
  342. struct rsvd_region *region = &rsvd_region[n];
  343. phys_addr_t addr = __pa(region->start);
  344. phys_addr_t size = region->end - region->start;
  345. memblock_reserve(addr, size);
  346. }
  347. }
  348. /**
  349. * find_initrd - get initrd parameters from the boot parameter structure
  350. *
  351. * Grab the initrd start and end from the boot parameter struct given us by
  352. * the boot loader.
  353. */
  354. void __init
  355. find_initrd (void)
  356. {
  357. #ifdef CONFIG_BLK_DEV_INITRD
  358. if (ia64_boot_param->initrd_start) {
  359. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  360. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  361. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%llu bytes)\n",
  362. initrd_start, ia64_boot_param->initrd_size);
  363. }
  364. #endif
  365. }
  366. static void __init
  367. io_port_init (void)
  368. {
  369. unsigned long phys_iobase;
  370. /*
  371. * Set `iobase' based on the EFI memory map or, failing that, the
  372. * value firmware left in ar.k0.
  373. *
  374. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  375. * the port's virtual address, so ia32_load_state() loads it with a
  376. * user virtual address. But in ia64 mode, glibc uses the
  377. * *physical* address in ar.k0 to mmap the appropriate area from
  378. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  379. * cases, user-mode can only use the legacy 0-64K I/O port space.
  380. *
  381. * ar.k0 is not involved in kernel I/O port accesses, which can use
  382. * any of the I/O port spaces and are done via MMIO using the
  383. * virtual mmio_base from the appropriate io_space[].
  384. */
  385. phys_iobase = efi_get_iobase();
  386. if (!phys_iobase) {
  387. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  388. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  389. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  390. }
  391. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  392. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  393. /* setup legacy IO port space */
  394. io_space[0].mmio_base = ia64_iobase;
  395. io_space[0].sparse = 1;
  396. num_io_spaces = 1;
  397. }
  398. /**
  399. * early_console_setup - setup debugging console
  400. *
  401. * Consoles started here require little enough setup that we can start using
  402. * them very early in the boot process, either right after the machine
  403. * vector initialization, or even before if the drivers can detect their hw.
  404. *
  405. * Returns non-zero if a console couldn't be setup.
  406. */
  407. static inline int __init
  408. early_console_setup (char *cmdline)
  409. {
  410. int earlycons = 0;
  411. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  412. {
  413. extern int sn_serial_console_early_setup(void);
  414. if (!sn_serial_console_early_setup())
  415. earlycons++;
  416. }
  417. #endif
  418. #ifdef CONFIG_EFI_PCDP
  419. if (!efi_setup_pcdp_console(cmdline))
  420. earlycons++;
  421. #endif
  422. if (!simcons_register())
  423. earlycons++;
  424. return (earlycons) ? 0 : -1;
  425. }
  426. static inline void
  427. mark_bsp_online (void)
  428. {
  429. #ifdef CONFIG_SMP
  430. /* If we register an early console, allow CPU 0 to printk */
  431. set_cpu_online(smp_processor_id(), true);
  432. #endif
  433. }
  434. static __initdata int nomca;
  435. static __init int setup_nomca(char *s)
  436. {
  437. nomca = 1;
  438. return 0;
  439. }
  440. early_param("nomca", setup_nomca);
  441. #ifdef CONFIG_CRASH_DUMP
  442. int __init reserve_elfcorehdr(u64 *start, u64 *end)
  443. {
  444. u64 length;
  445. /* We get the address using the kernel command line,
  446. * but the size is extracted from the EFI tables.
  447. * Both address and size are required for reservation
  448. * to work properly.
  449. */
  450. if (!is_vmcore_usable())
  451. return -EINVAL;
  452. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  453. vmcore_unusable();
  454. return -EINVAL;
  455. }
  456. *start = (unsigned long)__va(elfcorehdr_addr);
  457. *end = *start + length;
  458. return 0;
  459. }
  460. #endif /* CONFIG_PROC_VMCORE */
  461. void __init
  462. setup_arch (char **cmdline_p)
  463. {
  464. unw_init();
  465. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  466. *cmdline_p = __va(ia64_boot_param->command_line);
  467. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  468. efi_init();
  469. io_port_init();
  470. #ifdef CONFIG_IA64_GENERIC
  471. /* machvec needs to be parsed from the command line
  472. * before parse_early_param() is called to ensure
  473. * that ia64_mv is initialised before any command line
  474. * settings may cause console setup to occur
  475. */
  476. machvec_init_from_cmdline(*cmdline_p);
  477. #endif
  478. parse_early_param();
  479. if (early_console_setup(*cmdline_p) == 0)
  480. mark_bsp_online();
  481. #ifdef CONFIG_ACPI
  482. /* Initialize the ACPI boot-time table parser */
  483. acpi_table_init();
  484. early_acpi_boot_init();
  485. # ifdef CONFIG_ACPI_NUMA
  486. acpi_numa_init();
  487. acpi_numa_fixup();
  488. # ifdef CONFIG_ACPI_HOTPLUG_CPU
  489. prefill_possible_map();
  490. # endif
  491. per_cpu_scan_finalize((cpumask_weight(&early_cpu_possible_map) == 0 ?
  492. 32 : cpumask_weight(&early_cpu_possible_map)),
  493. additional_cpus > 0 ? additional_cpus : 0);
  494. # endif
  495. #endif /* CONFIG_APCI_BOOT */
  496. #ifdef CONFIG_SMP
  497. smp_build_cpu_map();
  498. #endif
  499. find_memory();
  500. /* process SAL system table: */
  501. ia64_sal_init(__va(efi.sal_systab));
  502. #ifdef CONFIG_ITANIUM
  503. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  504. #else
  505. {
  506. unsigned long num_phys_stacked;
  507. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  508. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  509. }
  510. #endif
  511. #ifdef CONFIG_SMP
  512. cpu_physical_id(0) = hard_smp_processor_id();
  513. #endif
  514. cpu_init(); /* initialize the bootstrap CPU */
  515. mmu_context_init(); /* initialize context_id bitmap */
  516. #ifdef CONFIG_VT
  517. if (!conswitchp) {
  518. # if defined(CONFIG_DUMMY_CONSOLE)
  519. conswitchp = &dummy_con;
  520. # endif
  521. # if defined(CONFIG_VGA_CONSOLE)
  522. /*
  523. * Non-legacy systems may route legacy VGA MMIO range to system
  524. * memory. vga_con probes the MMIO hole, so memory looks like
  525. * a VGA device to it. The EFI memory map can tell us if it's
  526. * memory so we can avoid this problem.
  527. */
  528. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  529. conswitchp = &vga_con;
  530. # endif
  531. }
  532. #endif
  533. /* enable IA-64 Machine Check Abort Handling unless disabled */
  534. if (!nomca)
  535. ia64_mca_init();
  536. platform_setup(cmdline_p);
  537. #ifndef CONFIG_IA64_HP_SIM
  538. check_sal_cache_flush();
  539. #endif
  540. paging_init();
  541. clear_sched_clock_stable();
  542. }
  543. /*
  544. * Display cpu info for all CPUs.
  545. */
  546. static int
  547. show_cpuinfo (struct seq_file *m, void *v)
  548. {
  549. #ifdef CONFIG_SMP
  550. # define lpj c->loops_per_jiffy
  551. # define cpunum c->cpu
  552. #else
  553. # define lpj loops_per_jiffy
  554. # define cpunum 0
  555. #endif
  556. static struct {
  557. unsigned long mask;
  558. const char *feature_name;
  559. } feature_bits[] = {
  560. { 1UL << 0, "branchlong" },
  561. { 1UL << 1, "spontaneous deferral"},
  562. { 1UL << 2, "16-byte atomic ops" }
  563. };
  564. char features[128], *cp, *sep;
  565. struct cpuinfo_ia64 *c = v;
  566. unsigned long mask;
  567. unsigned long proc_freq;
  568. int i, size;
  569. mask = c->features;
  570. /* build the feature string: */
  571. memcpy(features, "standard", 9);
  572. cp = features;
  573. size = sizeof(features);
  574. sep = "";
  575. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  576. if (mask & feature_bits[i].mask) {
  577. cp += snprintf(cp, size, "%s%s", sep,
  578. feature_bits[i].feature_name),
  579. sep = ", ";
  580. mask &= ~feature_bits[i].mask;
  581. size = sizeof(features) - (cp - features);
  582. }
  583. }
  584. if (mask && size > 1) {
  585. /* print unknown features as a hex value */
  586. snprintf(cp, size, "%s0x%lx", sep, mask);
  587. }
  588. proc_freq = cpufreq_quick_get(cpunum);
  589. if (!proc_freq)
  590. proc_freq = c->proc_freq / 1000;
  591. seq_printf(m,
  592. "processor : %d\n"
  593. "vendor : %s\n"
  594. "arch : IA-64\n"
  595. "family : %u\n"
  596. "model : %u\n"
  597. "model name : %s\n"
  598. "revision : %u\n"
  599. "archrev : %u\n"
  600. "features : %s\n"
  601. "cpu number : %lu\n"
  602. "cpu regs : %u\n"
  603. "cpu MHz : %lu.%03lu\n"
  604. "itc MHz : %lu.%06lu\n"
  605. "BogoMIPS : %lu.%02lu\n",
  606. cpunum, c->vendor, c->family, c->model,
  607. c->model_name, c->revision, c->archrev,
  608. features, c->ppn, c->number,
  609. proc_freq / 1000, proc_freq % 1000,
  610. c->itc_freq / 1000000, c->itc_freq % 1000000,
  611. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  612. #ifdef CONFIG_SMP
  613. seq_printf(m, "siblings : %u\n",
  614. cpumask_weight(&cpu_core_map[cpunum]));
  615. if (c->socket_id != -1)
  616. seq_printf(m, "physical id: %u\n", c->socket_id);
  617. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  618. seq_printf(m,
  619. "core id : %u\n"
  620. "thread id : %u\n",
  621. c->core_id, c->thread_id);
  622. #endif
  623. seq_printf(m,"\n");
  624. return 0;
  625. }
  626. static void *
  627. c_start (struct seq_file *m, loff_t *pos)
  628. {
  629. #ifdef CONFIG_SMP
  630. while (*pos < nr_cpu_ids && !cpu_online(*pos))
  631. ++*pos;
  632. #endif
  633. return *pos < nr_cpu_ids ? cpu_data(*pos) : NULL;
  634. }
  635. static void *
  636. c_next (struct seq_file *m, void *v, loff_t *pos)
  637. {
  638. ++*pos;
  639. return c_start(m, pos);
  640. }
  641. static void
  642. c_stop (struct seq_file *m, void *v)
  643. {
  644. }
  645. const struct seq_operations cpuinfo_op = {
  646. .start = c_start,
  647. .next = c_next,
  648. .stop = c_stop,
  649. .show = show_cpuinfo
  650. };
  651. #define MAX_BRANDS 8
  652. static char brandname[MAX_BRANDS][128];
  653. static char *
  654. get_model_name(__u8 family, __u8 model)
  655. {
  656. static int overflow;
  657. char brand[128];
  658. int i;
  659. memcpy(brand, "Unknown", 8);
  660. if (ia64_pal_get_brand_info(brand)) {
  661. if (family == 0x7)
  662. memcpy(brand, "Merced", 7);
  663. else if (family == 0x1f) switch (model) {
  664. case 0: memcpy(brand, "McKinley", 9); break;
  665. case 1: memcpy(brand, "Madison", 8); break;
  666. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  667. }
  668. }
  669. for (i = 0; i < MAX_BRANDS; i++)
  670. if (strcmp(brandname[i], brand) == 0)
  671. return brandname[i];
  672. for (i = 0; i < MAX_BRANDS; i++)
  673. if (brandname[i][0] == '\0')
  674. return strcpy(brandname[i], brand);
  675. if (overflow++ == 0)
  676. printk(KERN_ERR
  677. "%s: Table overflow. Some processor model information will be missing\n",
  678. __func__);
  679. return "Unknown";
  680. }
  681. static void
  682. identify_cpu (struct cpuinfo_ia64 *c)
  683. {
  684. union {
  685. unsigned long bits[5];
  686. struct {
  687. /* id 0 & 1: */
  688. char vendor[16];
  689. /* id 2 */
  690. u64 ppn; /* processor serial number */
  691. /* id 3: */
  692. unsigned number : 8;
  693. unsigned revision : 8;
  694. unsigned model : 8;
  695. unsigned family : 8;
  696. unsigned archrev : 8;
  697. unsigned reserved : 24;
  698. /* id 4: */
  699. u64 features;
  700. } field;
  701. } cpuid;
  702. pal_vm_info_1_u_t vm1;
  703. pal_vm_info_2_u_t vm2;
  704. pal_status_t status;
  705. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  706. int i;
  707. for (i = 0; i < 5; ++i)
  708. cpuid.bits[i] = ia64_get_cpuid(i);
  709. memcpy(c->vendor, cpuid.field.vendor, 16);
  710. #ifdef CONFIG_SMP
  711. c->cpu = smp_processor_id();
  712. /* below default values will be overwritten by identify_siblings()
  713. * for Multi-Threading/Multi-Core capable CPUs
  714. */
  715. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  716. c->socket_id = -1;
  717. identify_siblings(c);
  718. if (c->threads_per_core > smp_num_siblings)
  719. smp_num_siblings = c->threads_per_core;
  720. #endif
  721. c->ppn = cpuid.field.ppn;
  722. c->number = cpuid.field.number;
  723. c->revision = cpuid.field.revision;
  724. c->model = cpuid.field.model;
  725. c->family = cpuid.field.family;
  726. c->archrev = cpuid.field.archrev;
  727. c->features = cpuid.field.features;
  728. c->model_name = get_model_name(c->family, c->model);
  729. status = ia64_pal_vm_summary(&vm1, &vm2);
  730. if (status == PAL_STATUS_SUCCESS) {
  731. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  732. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  733. }
  734. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  735. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  736. }
  737. /*
  738. * Do the following calculations:
  739. *
  740. * 1. the max. cache line size.
  741. * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
  742. * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
  743. */
  744. static void
  745. get_cache_info(void)
  746. {
  747. unsigned long line_size, max = 1;
  748. unsigned long l, levels, unique_caches;
  749. pal_cache_config_info_t cci;
  750. long status;
  751. status = ia64_pal_cache_summary(&levels, &unique_caches);
  752. if (status != 0) {
  753. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  754. __func__, status);
  755. max = SMP_CACHE_BYTES;
  756. /* Safest setup for "flush_icache_range()" */
  757. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  758. /* Safest setup for "clflush_cache_range()" */
  759. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  760. goto out;
  761. }
  762. for (l = 0; l < levels; ++l) {
  763. /* cache_type (data_or_unified)=2 */
  764. status = ia64_pal_cache_config_info(l, 2, &cci);
  765. if (status != 0) {
  766. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  767. "(l=%lu, 2) failed (status=%ld)\n",
  768. __func__, l, status);
  769. max = SMP_CACHE_BYTES;
  770. /* The safest setup for "flush_icache_range()" */
  771. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  772. /* The safest setup for "clflush_cache_range()" */
  773. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  774. cci.pcci_unified = 1;
  775. } else {
  776. if (cci.pcci_stride < ia64_cache_stride_shift)
  777. ia64_cache_stride_shift = cci.pcci_stride;
  778. line_size = 1 << cci.pcci_line_size;
  779. if (line_size > max)
  780. max = line_size;
  781. }
  782. if (!cci.pcci_unified) {
  783. /* cache_type (instruction)=1*/
  784. status = ia64_pal_cache_config_info(l, 1, &cci);
  785. if (status != 0) {
  786. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  787. "(l=%lu, 1) failed (status=%ld)\n",
  788. __func__, l, status);
  789. /* The safest setup for flush_icache_range() */
  790. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  791. }
  792. }
  793. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  794. ia64_i_cache_stride_shift = cci.pcci_stride;
  795. }
  796. out:
  797. if (max > ia64_max_cacheline_size)
  798. ia64_max_cacheline_size = max;
  799. }
  800. /*
  801. * cpu_init() initializes state that is per-CPU. This function acts
  802. * as a 'CPU state barrier', nothing should get across.
  803. */
  804. void
  805. cpu_init (void)
  806. {
  807. extern void ia64_mmu_init(void *);
  808. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  809. unsigned long num_phys_stacked;
  810. pal_vm_info_2_u_t vmi;
  811. unsigned int max_ctx;
  812. struct cpuinfo_ia64 *cpu_info;
  813. void *cpu_data;
  814. cpu_data = per_cpu_init();
  815. #ifdef CONFIG_SMP
  816. /*
  817. * insert boot cpu into sibling and core mapes
  818. * (must be done after per_cpu area is setup)
  819. */
  820. if (smp_processor_id() == 0) {
  821. cpumask_set_cpu(0, &per_cpu(cpu_sibling_map, 0));
  822. cpumask_set_cpu(0, &cpu_core_map[0]);
  823. } else {
  824. /*
  825. * Set ar.k3 so that assembly code in MCA handler can compute
  826. * physical addresses of per cpu variables with a simple:
  827. * phys = ar.k3 + &per_cpu_var
  828. * and the alt-dtlb-miss handler can set per-cpu mapping into
  829. * the TLB when needed. head.S already did this for cpu0.
  830. */
  831. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  832. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  833. }
  834. #endif
  835. get_cache_info();
  836. /*
  837. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  838. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  839. * depends on the data returned by identify_cpu(). We break the dependency by
  840. * accessing cpu_data() through the canonical per-CPU address.
  841. */
  842. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(ia64_cpu_info) - __per_cpu_start);
  843. identify_cpu(cpu_info);
  844. #ifdef CONFIG_MCKINLEY
  845. {
  846. # define FEATURE_SET 16
  847. struct ia64_pal_retval iprv;
  848. if (cpu_info->family == 0x1f) {
  849. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  850. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  851. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  852. (iprv.v1 | 0x80), FEATURE_SET, 0);
  853. }
  854. }
  855. #endif
  856. /* Clear the stack memory reserved for pt_regs: */
  857. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  858. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  859. /*
  860. * Initialize the page-table base register to a global
  861. * directory with all zeroes. This ensure that we can handle
  862. * TLB-misses to user address-space even before we created the
  863. * first user address-space. This may happen, e.g., due to
  864. * aggressive use of lfetch.fault.
  865. */
  866. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  867. /*
  868. * Initialize default control register to defer speculative faults except
  869. * for those arising from TLB misses, which are not deferred. The
  870. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  871. * the kernel must have recovery code for all speculative accesses). Turn on
  872. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  873. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  874. * be fine).
  875. */
  876. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  877. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  878. mmgrab(&init_mm);
  879. current->active_mm = &init_mm;
  880. BUG_ON(current->mm);
  881. ia64_mmu_init(ia64_imva(cpu_data));
  882. ia64_mca_cpu_init(ia64_imva(cpu_data));
  883. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  884. ia64_set_itc(0);
  885. /* disable all local interrupt sources: */
  886. ia64_set_itv(1 << 16);
  887. ia64_set_lrr0(1 << 16);
  888. ia64_set_lrr1(1 << 16);
  889. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  890. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  891. /* clear TPR & XTP to enable all interrupt classes: */
  892. ia64_setreg(_IA64_REG_CR_TPR, 0);
  893. /* Clear any pending interrupts left by SAL/EFI */
  894. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  895. ia64_eoi();
  896. #ifdef CONFIG_SMP
  897. normal_xtp();
  898. #endif
  899. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  900. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  901. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  902. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  903. } else {
  904. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  905. max_ctx = (1U << 15) - 1; /* use architected minimum */
  906. }
  907. while (max_ctx < ia64_ctx.max_ctx) {
  908. unsigned int old = ia64_ctx.max_ctx;
  909. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  910. break;
  911. }
  912. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  913. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  914. "stacked regs\n");
  915. num_phys_stacked = 96;
  916. }
  917. /* size of physical stacked register partition plus 8 bytes: */
  918. if (num_phys_stacked > max_num_phys_stacked) {
  919. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  920. max_num_phys_stacked = num_phys_stacked;
  921. }
  922. platform_cpu_init();
  923. }
  924. void __init
  925. check_bugs (void)
  926. {
  927. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  928. (unsigned long) __end___mckinley_e9_bundles);
  929. }
  930. static int __init run_dmi_scan(void)
  931. {
  932. dmi_scan_machine();
  933. dmi_memdev_walk();
  934. dmi_set_dump_stack_arch_desc();
  935. return 0;
  936. }
  937. core_initcall(run_dmi_scan);