hw_irq.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_IA64_HW_IRQ_H
  3. #define _ASM_IA64_HW_IRQ_H
  4. /*
  5. * Copyright (C) 2001-2003 Hewlett-Packard Co
  6. * David Mosberger-Tang <davidm@hpl.hp.com>
  7. */
  8. #include <linux/interrupt.h>
  9. #include <linux/sched.h>
  10. #include <linux/types.h>
  11. #include <linux/profile.h>
  12. #include <asm/machvec.h>
  13. #include <asm/ptrace.h>
  14. #include <asm/smp.h>
  15. typedef u8 ia64_vector;
  16. /*
  17. * 0 special
  18. *
  19. * 1,3-14 are reserved from firmware
  20. *
  21. * 16-255 (vectored external interrupts) are available
  22. *
  23. * 15 spurious interrupt (see IVR)
  24. *
  25. * 16 lowest priority, 255 highest priority
  26. *
  27. * 15 classes of 16 interrupts each.
  28. */
  29. #define IA64_MIN_VECTORED_IRQ 16
  30. #define IA64_MAX_VECTORED_IRQ 255
  31. #define IA64_NUM_VECTORS 256
  32. #define AUTO_ASSIGN -1
  33. #define IA64_SPURIOUS_INT_VECTOR 0x0f
  34. /*
  35. * Vectors 0x10-0x1f are used for low priority interrupts, e.g. CMCI.
  36. */
  37. #define IA64_CPEP_VECTOR 0x1c /* corrected platform error polling vector */
  38. #define IA64_CMCP_VECTOR 0x1d /* corrected machine-check polling vector */
  39. #define IA64_CPE_VECTOR 0x1e /* corrected platform error interrupt vector */
  40. #define IA64_CMC_VECTOR 0x1f /* corrected machine-check interrupt vector */
  41. /*
  42. * Vectors 0x20-0x2f are reserved for legacy ISA IRQs.
  43. * Use vectors 0x30-0xe7 as the default device vector range for ia64.
  44. * Platforms may choose to reduce this range in platform_irq_setup, but the
  45. * platform range must fall within
  46. * [IA64_DEF_FIRST_DEVICE_VECTOR..IA64_DEF_LAST_DEVICE_VECTOR]
  47. */
  48. extern int ia64_first_device_vector;
  49. extern int ia64_last_device_vector;
  50. #if defined(CONFIG_SMP) && (defined(CONFIG_IA64_GENERIC) || defined (CONFIG_IA64_DIG))
  51. /* Reserve the lower priority vector than device vectors for "move IRQ" IPI */
  52. #define IA64_IRQ_MOVE_VECTOR 0x30 /* "move IRQ" IPI */
  53. #define IA64_DEF_FIRST_DEVICE_VECTOR 0x31
  54. #else
  55. #define IA64_DEF_FIRST_DEVICE_VECTOR 0x30
  56. #endif
  57. #define IA64_DEF_LAST_DEVICE_VECTOR 0xe7
  58. #define IA64_FIRST_DEVICE_VECTOR ia64_first_device_vector
  59. #define IA64_LAST_DEVICE_VECTOR ia64_last_device_vector
  60. #define IA64_MAX_DEVICE_VECTORS (IA64_DEF_LAST_DEVICE_VECTOR - IA64_DEF_FIRST_DEVICE_VECTOR + 1)
  61. #define IA64_NUM_DEVICE_VECTORS (IA64_LAST_DEVICE_VECTOR - IA64_FIRST_DEVICE_VECTOR + 1)
  62. #define IA64_MCA_RENDEZ_VECTOR 0xe8 /* MCA rendez interrupt */
  63. #define IA64_PERFMON_VECTOR 0xee /* performance monitor interrupt vector */
  64. #define IA64_TIMER_VECTOR 0xef /* use highest-prio group 15 interrupt for timer */
  65. #define IA64_MCA_WAKEUP_VECTOR 0xf0 /* MCA wakeup (must be >MCA_RENDEZ_VECTOR) */
  66. #define IA64_IPI_LOCAL_TLB_FLUSH 0xfc /* SMP flush local TLB */
  67. #define IA64_IPI_RESCHEDULE 0xfd /* SMP reschedule */
  68. #define IA64_IPI_VECTOR 0xfe /* inter-processor interrupt vector */
  69. /* Used for encoding redirected irqs */
  70. #define IA64_IRQ_REDIRECTED (1 << 31)
  71. /* IA64 inter-cpu interrupt related definitions */
  72. #define IA64_IPI_DEFAULT_BASE_ADDR 0xfee00000
  73. /* Delivery modes for inter-cpu interrupts */
  74. enum {
  75. IA64_IPI_DM_INT = 0x0, /* pend an external interrupt */
  76. IA64_IPI_DM_PMI = 0x2, /* pend a PMI */
  77. IA64_IPI_DM_NMI = 0x4, /* pend an NMI (vector 2) */
  78. IA64_IPI_DM_INIT = 0x5, /* pend an INIT interrupt */
  79. IA64_IPI_DM_EXTINT = 0x7, /* pend an 8259-compatible interrupt. */
  80. };
  81. extern __u8 isa_irq_to_vector_map[16];
  82. #define isa_irq_to_vector(x) isa_irq_to_vector_map[(x)]
  83. struct irq_cfg {
  84. ia64_vector vector;
  85. cpumask_t domain;
  86. cpumask_t old_domain;
  87. unsigned move_cleanup_count;
  88. u8 move_in_progress : 1;
  89. };
  90. extern spinlock_t vector_lock;
  91. extern struct irq_cfg irq_cfg[NR_IRQS];
  92. #define irq_to_domain(x) irq_cfg[(x)].domain
  93. DECLARE_PER_CPU(int[IA64_NUM_VECTORS], vector_irq);
  94. extern struct irq_chip irq_type_ia64_lsapic; /* CPU-internal interrupt controller */
  95. #define ia64_register_ipi ia64_native_register_ipi
  96. #define assign_irq_vector ia64_native_assign_irq_vector
  97. #define free_irq_vector ia64_native_free_irq_vector
  98. #define register_percpu_irq ia64_native_register_percpu_irq
  99. #define ia64_resend_irq ia64_native_resend_irq
  100. extern void ia64_native_register_ipi(void);
  101. extern int bind_irq_vector(int irq, int vector, cpumask_t domain);
  102. extern int ia64_native_assign_irq_vector (int irq); /* allocate a free vector */
  103. extern void ia64_native_free_irq_vector (int vector);
  104. extern int reserve_irq_vector (int vector);
  105. extern void __setup_vector_irq(int cpu);
  106. extern void ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect);
  107. extern void ia64_native_register_percpu_irq (ia64_vector vec, struct irqaction *action);
  108. extern void destroy_and_reserve_irq (unsigned int irq);
  109. #if defined(CONFIG_SMP) && (defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_DIG))
  110. extern int irq_prepare_move(int irq, int cpu);
  111. extern void irq_complete_move(unsigned int irq);
  112. #else
  113. static inline int irq_prepare_move(int irq, int cpu) { return 0; }
  114. static inline void irq_complete_move(unsigned int irq) {}
  115. #endif
  116. static inline void ia64_native_resend_irq(unsigned int vector)
  117. {
  118. platform_send_ipi(smp_processor_id(), vector, IA64_IPI_DM_INT, 0);
  119. }
  120. /*
  121. * Default implementations for the irq-descriptor API:
  122. */
  123. #ifndef CONFIG_IA64_GENERIC
  124. static inline ia64_vector __ia64_irq_to_vector(int irq)
  125. {
  126. return irq_cfg[irq].vector;
  127. }
  128. static inline unsigned int
  129. __ia64_local_vector_to_irq (ia64_vector vec)
  130. {
  131. return __this_cpu_read(vector_irq[vec]);
  132. }
  133. #endif
  134. /*
  135. * Next follows the irq descriptor interface. On IA-64, each CPU supports 256 interrupt
  136. * vectors. On smaller systems, there is a one-to-one correspondence between interrupt
  137. * vectors and the Linux irq numbers. However, larger systems may have multiple interrupt
  138. * domains meaning that the translation from vector number to irq number depends on the
  139. * interrupt domain that a CPU belongs to. This API abstracts such platform-dependent
  140. * differences and provides a uniform means to translate between vector and irq numbers
  141. * and to obtain the irq descriptor for a given irq number.
  142. */
  143. /* Extract the IA-64 vector that corresponds to IRQ. */
  144. static inline ia64_vector
  145. irq_to_vector (int irq)
  146. {
  147. return platform_irq_to_vector(irq);
  148. }
  149. /*
  150. * Convert the local IA-64 vector to the corresponding irq number. This translation is
  151. * done in the context of the interrupt domain that the currently executing CPU belongs
  152. * to.
  153. */
  154. static inline unsigned int
  155. local_vector_to_irq (ia64_vector vec)
  156. {
  157. return platform_local_vector_to_irq(vec);
  158. }
  159. #endif /* _ASM_IA64_HW_IRQ_H */