cachev2.c 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (C) 2018 Hangzhou C-SKY Microsystems co.,ltd.
  3. #include <linux/spinlock.h>
  4. #include <linux/smp.h>
  5. #include <asm/cache.h>
  6. #include <asm/barrier.h>
  7. inline void dcache_wb_line(unsigned long start)
  8. {
  9. asm volatile("dcache.cval1 %0\n"::"r"(start):"memory");
  10. sync_is();
  11. }
  12. void icache_inv_range(unsigned long start, unsigned long end)
  13. {
  14. unsigned long i = start & ~(L1_CACHE_BYTES - 1);
  15. for (; i < end; i += L1_CACHE_BYTES)
  16. asm volatile("icache.iva %0\n"::"r"(i):"memory");
  17. sync_is();
  18. }
  19. void icache_inv_all(void)
  20. {
  21. asm volatile("icache.ialls\n":::"memory");
  22. sync_is();
  23. }
  24. void dcache_wb_range(unsigned long start, unsigned long end)
  25. {
  26. unsigned long i = start & ~(L1_CACHE_BYTES - 1);
  27. for (; i < end; i += L1_CACHE_BYTES)
  28. asm volatile("dcache.cval1 %0\n"::"r"(i):"memory");
  29. sync_is();
  30. }
  31. void dcache_inv_range(unsigned long start, unsigned long end)
  32. {
  33. unsigned long i = start & ~(L1_CACHE_BYTES - 1);
  34. for (; i < end; i += L1_CACHE_BYTES)
  35. asm volatile("dcache.civa %0\n"::"r"(i):"memory");
  36. sync_is();
  37. }
  38. void cache_wbinv_range(unsigned long start, unsigned long end)
  39. {
  40. unsigned long i = start & ~(L1_CACHE_BYTES - 1);
  41. for (; i < end; i += L1_CACHE_BYTES)
  42. asm volatile("dcache.cval1 %0\n"::"r"(i):"memory");
  43. sync_is();
  44. i = start & ~(L1_CACHE_BYTES - 1);
  45. for (; i < end; i += L1_CACHE_BYTES)
  46. asm volatile("icache.iva %0\n"::"r"(i):"memory");
  47. sync_is();
  48. }
  49. EXPORT_SYMBOL(cache_wbinv_range);
  50. void dma_wbinv_range(unsigned long start, unsigned long end)
  51. {
  52. unsigned long i = start & ~(L1_CACHE_BYTES - 1);
  53. for (; i < end; i += L1_CACHE_BYTES)
  54. asm volatile("dcache.civa %0\n"::"r"(i):"memory");
  55. sync_is();
  56. }
  57. void dma_wb_range(unsigned long start, unsigned long end)
  58. {
  59. unsigned long i = start & ~(L1_CACHE_BYTES - 1);
  60. for (; i < end; i += L1_CACHE_BYTES)
  61. asm volatile("dcache.civa %0\n"::"r"(i):"memory");
  62. sync_is();
  63. }