tms320c6474.dtsi 1.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. // SPDX-License-Identifier: GPL-2.0
  2. / {
  3. #address-cells = <1>;
  4. #size-cells = <1>;
  5. cpus {
  6. #address-cells = <1>;
  7. #size-cells = <0>;
  8. cpu@0 {
  9. device_type = "cpu";
  10. reg = <0>;
  11. model = "ti,c64x+";
  12. };
  13. cpu@1 {
  14. device_type = "cpu";
  15. reg = <1>;
  16. model = "ti,c64x+";
  17. };
  18. cpu@2 {
  19. device_type = "cpu";
  20. reg = <2>;
  21. model = "ti,c64x+";
  22. };
  23. };
  24. soc {
  25. compatible = "simple-bus";
  26. model = "tms320c6474";
  27. #address-cells = <1>;
  28. #size-cells = <1>;
  29. ranges;
  30. core_pic: interrupt-controller {
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. compatible = "ti,c64x+core-pic";
  34. };
  35. megamod_pic: interrupt-controller@1800000 {
  36. compatible = "ti,c64x+megamod-pic";
  37. interrupt-controller;
  38. #interrupt-cells = <1>;
  39. reg = <0x1800000 0x1000>;
  40. interrupt-parent = <&core_pic>;
  41. };
  42. cache-controller@1840000 {
  43. compatible = "ti,c64x+cache";
  44. reg = <0x01840000 0x8400>;
  45. };
  46. timer3: timer@2940000 {
  47. compatible = "ti,c64x+timer64";
  48. ti,core-mask = < 0x04 >;
  49. reg = <0x2940000 0x40>;
  50. };
  51. timer4: timer@2950000 {
  52. compatible = "ti,c64x+timer64";
  53. ti,core-mask = < 0x02 >;
  54. reg = <0x2950000 0x40>;
  55. };
  56. timer5: timer@2960000 {
  57. compatible = "ti,c64x+timer64";
  58. ti,core-mask = < 0x01 >;
  59. reg = <0x2960000 0x40>;
  60. };
  61. device-state-controller@2880800 {
  62. compatible = "ti,c64x+dscr";
  63. reg = <0x02880800 0x400>;
  64. ti,dscr-devstat = <0x004>;
  65. ti,dscr-silicon-rev = <0x014 28 0xf>;
  66. ti,dscr-mac-fuse-regs = <0x34 3 4 5 6
  67. 0x38 0 0 1 2>;
  68. };
  69. clock-controller@29a0000 {
  70. compatible = "ti,c6474-pll", "ti,c64x+pll";
  71. reg = <0x029a0000 0x200>;
  72. ti,c64x+pll-bypass-delay = <120>;
  73. ti,c64x+pll-reset-delay = <30000>;
  74. ti,c64x+pll-lock-delay = <60000>;
  75. };
  76. };
  77. };