devices-da8xx.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/ahci_platform.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/clk.h>
  16. #include <linux/clkdev.h>
  17. #include <linux/dma-contiguous.h>
  18. #include <linux/dmaengine.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/reboot.h>
  22. #include <linux/serial_8250.h>
  23. #include <mach/common.h>
  24. #include <mach/cputype.h>
  25. #include <mach/da8xx.h>
  26. #include <mach/time.h>
  27. #include "asp.h"
  28. #include "cpuidle.h"
  29. #include "sram.h"
  30. #define DA8XX_TPCC_BASE 0x01c00000
  31. #define DA8XX_TPTC0_BASE 0x01c08000
  32. #define DA8XX_TPTC1_BASE 0x01c08400
  33. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  34. #define DA8XX_I2C0_BASE 0x01c22000
  35. #define DA8XX_RTC_BASE 0x01c23000
  36. #define DA8XX_PRUSS_MEM_BASE 0x01c30000
  37. #define DA8XX_MMCSD0_BASE 0x01c40000
  38. #define DA8XX_SPI0_BASE 0x01c41000
  39. #define DA830_SPI1_BASE 0x01e12000
  40. #define DA8XX_LCD_CNTRL_BASE 0x01e13000
  41. #define DA850_SATA_BASE 0x01e18000
  42. #define DA850_MMCSD1_BASE 0x01e1b000
  43. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  44. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  45. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  46. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  47. #define DA8XX_I2C1_BASE 0x01e28000
  48. #define DA850_TPCC1_BASE 0x01e30000
  49. #define DA850_TPTC2_BASE 0x01e38000
  50. #define DA850_SPI1_BASE 0x01f0e000
  51. #define DA8XX_DDR2_CTL_BASE 0xb0000000
  52. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  53. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  54. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  55. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  56. void __iomem *da8xx_syscfg0_base;
  57. void __iomem *da8xx_syscfg1_base;
  58. static struct plat_serial8250_port da8xx_serial0_pdata[] = {
  59. {
  60. .mapbase = DA8XX_UART0_BASE,
  61. .irq = IRQ_DA8XX_UARTINT0,
  62. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  63. UPF_IOREMAP,
  64. .iotype = UPIO_MEM,
  65. .regshift = 2,
  66. },
  67. {
  68. .flags = 0,
  69. }
  70. };
  71. static struct plat_serial8250_port da8xx_serial1_pdata[] = {
  72. {
  73. .mapbase = DA8XX_UART1_BASE,
  74. .irq = IRQ_DA8XX_UARTINT1,
  75. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  76. UPF_IOREMAP,
  77. .iotype = UPIO_MEM,
  78. .regshift = 2,
  79. },
  80. {
  81. .flags = 0,
  82. }
  83. };
  84. static struct plat_serial8250_port da8xx_serial2_pdata[] = {
  85. {
  86. .mapbase = DA8XX_UART2_BASE,
  87. .irq = IRQ_DA8XX_UARTINT2,
  88. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  89. UPF_IOREMAP,
  90. .iotype = UPIO_MEM,
  91. .regshift = 2,
  92. },
  93. {
  94. .flags = 0,
  95. }
  96. };
  97. struct platform_device da8xx_serial_device[] = {
  98. {
  99. .name = "serial8250",
  100. .id = PLAT8250_DEV_PLATFORM,
  101. .dev = {
  102. .platform_data = da8xx_serial0_pdata,
  103. }
  104. },
  105. {
  106. .name = "serial8250",
  107. .id = PLAT8250_DEV_PLATFORM1,
  108. .dev = {
  109. .platform_data = da8xx_serial1_pdata,
  110. }
  111. },
  112. {
  113. .name = "serial8250",
  114. .id = PLAT8250_DEV_PLATFORM2,
  115. .dev = {
  116. .platform_data = da8xx_serial2_pdata,
  117. }
  118. },
  119. {
  120. }
  121. };
  122. static s8 da8xx_queue_priority_mapping[][2] = {
  123. /* {event queue no, Priority} */
  124. {0, 3},
  125. {1, 7},
  126. {-1, -1}
  127. };
  128. static s8 da850_queue_priority_mapping[][2] = {
  129. /* {event queue no, Priority} */
  130. {0, 3},
  131. {-1, -1}
  132. };
  133. static struct edma_soc_info da8xx_edma0_pdata = {
  134. .queue_priority_mapping = da8xx_queue_priority_mapping,
  135. .default_queue = EVENTQ_1,
  136. };
  137. static struct edma_soc_info da850_edma1_pdata = {
  138. .queue_priority_mapping = da850_queue_priority_mapping,
  139. .default_queue = EVENTQ_0,
  140. };
  141. static struct resource da8xx_edma0_resources[] = {
  142. {
  143. .name = "edma3_cc",
  144. .start = DA8XX_TPCC_BASE,
  145. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  146. .flags = IORESOURCE_MEM,
  147. },
  148. {
  149. .name = "edma3_tc0",
  150. .start = DA8XX_TPTC0_BASE,
  151. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  152. .flags = IORESOURCE_MEM,
  153. },
  154. {
  155. .name = "edma3_tc1",
  156. .start = DA8XX_TPTC1_BASE,
  157. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  158. .flags = IORESOURCE_MEM,
  159. },
  160. {
  161. .name = "edma3_ccint",
  162. .start = IRQ_DA8XX_CCINT0,
  163. .flags = IORESOURCE_IRQ,
  164. },
  165. {
  166. .name = "edma3_ccerrint",
  167. .start = IRQ_DA8XX_CCERRINT,
  168. .flags = IORESOURCE_IRQ,
  169. },
  170. };
  171. static struct resource da850_edma1_resources[] = {
  172. {
  173. .name = "edma3_cc",
  174. .start = DA850_TPCC1_BASE,
  175. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  176. .flags = IORESOURCE_MEM,
  177. },
  178. {
  179. .name = "edma3_tc0",
  180. .start = DA850_TPTC2_BASE,
  181. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  182. .flags = IORESOURCE_MEM,
  183. },
  184. {
  185. .name = "edma3_ccint",
  186. .start = IRQ_DA850_CCINT1,
  187. .flags = IORESOURCE_IRQ,
  188. },
  189. {
  190. .name = "edma3_ccerrint",
  191. .start = IRQ_DA850_CCERRINT1,
  192. .flags = IORESOURCE_IRQ,
  193. },
  194. };
  195. static const struct platform_device_info da8xx_edma0_device __initconst = {
  196. .name = "edma",
  197. .id = 0,
  198. .dma_mask = DMA_BIT_MASK(32),
  199. .res = da8xx_edma0_resources,
  200. .num_res = ARRAY_SIZE(da8xx_edma0_resources),
  201. .data = &da8xx_edma0_pdata,
  202. .size_data = sizeof(da8xx_edma0_pdata),
  203. };
  204. static const struct platform_device_info da850_edma1_device __initconst = {
  205. .name = "edma",
  206. .id = 1,
  207. .dma_mask = DMA_BIT_MASK(32),
  208. .res = da850_edma1_resources,
  209. .num_res = ARRAY_SIZE(da850_edma1_resources),
  210. .data = &da850_edma1_pdata,
  211. .size_data = sizeof(da850_edma1_pdata),
  212. };
  213. static const struct dma_slave_map da830_edma_map[] = {
  214. { "davinci-mcasp.0", "rx", EDMA_FILTER_PARAM(0, 0) },
  215. { "davinci-mcasp.0", "tx", EDMA_FILTER_PARAM(0, 1) },
  216. { "davinci-mcasp.1", "rx", EDMA_FILTER_PARAM(0, 2) },
  217. { "davinci-mcasp.1", "tx", EDMA_FILTER_PARAM(0, 3) },
  218. { "davinci-mcasp.2", "rx", EDMA_FILTER_PARAM(0, 4) },
  219. { "davinci-mcasp.2", "tx", EDMA_FILTER_PARAM(0, 5) },
  220. { "spi_davinci.0", "rx", EDMA_FILTER_PARAM(0, 14) },
  221. { "spi_davinci.0", "tx", EDMA_FILTER_PARAM(0, 15) },
  222. { "da830-mmc.0", "rx", EDMA_FILTER_PARAM(0, 16) },
  223. { "da830-mmc.0", "tx", EDMA_FILTER_PARAM(0, 17) },
  224. { "spi_davinci.1", "rx", EDMA_FILTER_PARAM(0, 18) },
  225. { "spi_davinci.1", "tx", EDMA_FILTER_PARAM(0, 19) },
  226. };
  227. int __init da830_register_edma(struct edma_rsv_info *rsv)
  228. {
  229. struct platform_device *edma_pdev;
  230. da8xx_edma0_pdata.rsv = rsv;
  231. da8xx_edma0_pdata.slave_map = da830_edma_map;
  232. da8xx_edma0_pdata.slavecnt = ARRAY_SIZE(da830_edma_map);
  233. edma_pdev = platform_device_register_full(&da8xx_edma0_device);
  234. return PTR_ERR_OR_ZERO(edma_pdev);
  235. }
  236. static const struct dma_slave_map da850_edma0_map[] = {
  237. { "davinci-mcasp.0", "rx", EDMA_FILTER_PARAM(0, 0) },
  238. { "davinci-mcasp.0", "tx", EDMA_FILTER_PARAM(0, 1) },
  239. { "davinci-mcbsp.0", "rx", EDMA_FILTER_PARAM(0, 2) },
  240. { "davinci-mcbsp.0", "tx", EDMA_FILTER_PARAM(0, 3) },
  241. { "davinci-mcbsp.1", "rx", EDMA_FILTER_PARAM(0, 4) },
  242. { "davinci-mcbsp.1", "tx", EDMA_FILTER_PARAM(0, 5) },
  243. { "spi_davinci.0", "rx", EDMA_FILTER_PARAM(0, 14) },
  244. { "spi_davinci.0", "tx", EDMA_FILTER_PARAM(0, 15) },
  245. { "da830-mmc.0", "rx", EDMA_FILTER_PARAM(0, 16) },
  246. { "da830-mmc.0", "tx", EDMA_FILTER_PARAM(0, 17) },
  247. { "spi_davinci.1", "rx", EDMA_FILTER_PARAM(0, 18) },
  248. { "spi_davinci.1", "tx", EDMA_FILTER_PARAM(0, 19) },
  249. };
  250. static const struct dma_slave_map da850_edma1_map[] = {
  251. { "da830-mmc.1", "rx", EDMA_FILTER_PARAM(1, 28) },
  252. { "da830-mmc.1", "tx", EDMA_FILTER_PARAM(1, 29) },
  253. };
  254. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  255. {
  256. struct platform_device *edma_pdev;
  257. if (rsv) {
  258. da8xx_edma0_pdata.rsv = rsv[0];
  259. da850_edma1_pdata.rsv = rsv[1];
  260. }
  261. da8xx_edma0_pdata.slave_map = da850_edma0_map;
  262. da8xx_edma0_pdata.slavecnt = ARRAY_SIZE(da850_edma0_map);
  263. edma_pdev = platform_device_register_full(&da8xx_edma0_device);
  264. if (IS_ERR(edma_pdev)) {
  265. pr_warn("%s: Failed to register eDMA0\n", __func__);
  266. return PTR_ERR(edma_pdev);
  267. }
  268. da850_edma1_pdata.slave_map = da850_edma1_map;
  269. da850_edma1_pdata.slavecnt = ARRAY_SIZE(da850_edma1_map);
  270. edma_pdev = platform_device_register_full(&da850_edma1_device);
  271. return PTR_ERR_OR_ZERO(edma_pdev);
  272. }
  273. static struct resource da8xx_i2c_resources0[] = {
  274. {
  275. .start = DA8XX_I2C0_BASE,
  276. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  277. .flags = IORESOURCE_MEM,
  278. },
  279. {
  280. .start = IRQ_DA8XX_I2CINT0,
  281. .end = IRQ_DA8XX_I2CINT0,
  282. .flags = IORESOURCE_IRQ,
  283. },
  284. };
  285. static struct platform_device da8xx_i2c_device0 = {
  286. .name = "i2c_davinci",
  287. .id = 1,
  288. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  289. .resource = da8xx_i2c_resources0,
  290. };
  291. static struct resource da8xx_i2c_resources1[] = {
  292. {
  293. .start = DA8XX_I2C1_BASE,
  294. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. {
  298. .start = IRQ_DA8XX_I2CINT1,
  299. .end = IRQ_DA8XX_I2CINT1,
  300. .flags = IORESOURCE_IRQ,
  301. },
  302. };
  303. static struct platform_device da8xx_i2c_device1 = {
  304. .name = "i2c_davinci",
  305. .id = 2,
  306. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  307. .resource = da8xx_i2c_resources1,
  308. };
  309. int __init da8xx_register_i2c(int instance,
  310. struct davinci_i2c_platform_data *pdata)
  311. {
  312. struct platform_device *pdev;
  313. if (instance == 0)
  314. pdev = &da8xx_i2c_device0;
  315. else if (instance == 1)
  316. pdev = &da8xx_i2c_device1;
  317. else
  318. return -EINVAL;
  319. pdev->dev.platform_data = pdata;
  320. return platform_device_register(pdev);
  321. }
  322. static struct resource da8xx_watchdog_resources[] = {
  323. {
  324. .start = DA8XX_WDOG_BASE,
  325. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  326. .flags = IORESOURCE_MEM,
  327. },
  328. };
  329. static struct platform_device da8xx_wdt_device = {
  330. .name = "davinci-wdt",
  331. .id = -1,
  332. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  333. .resource = da8xx_watchdog_resources,
  334. };
  335. int __init da8xx_register_watchdog(void)
  336. {
  337. return platform_device_register(&da8xx_wdt_device);
  338. }
  339. static struct resource da8xx_emac_resources[] = {
  340. {
  341. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  342. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  343. .flags = IORESOURCE_MEM,
  344. },
  345. {
  346. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  347. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  348. .flags = IORESOURCE_IRQ,
  349. },
  350. {
  351. .start = IRQ_DA8XX_C0_RX_PULSE,
  352. .end = IRQ_DA8XX_C0_RX_PULSE,
  353. .flags = IORESOURCE_IRQ,
  354. },
  355. {
  356. .start = IRQ_DA8XX_C0_TX_PULSE,
  357. .end = IRQ_DA8XX_C0_TX_PULSE,
  358. .flags = IORESOURCE_IRQ,
  359. },
  360. {
  361. .start = IRQ_DA8XX_C0_MISC_PULSE,
  362. .end = IRQ_DA8XX_C0_MISC_PULSE,
  363. .flags = IORESOURCE_IRQ,
  364. },
  365. };
  366. struct emac_platform_data da8xx_emac_pdata = {
  367. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  368. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  369. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  370. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  371. .version = EMAC_VERSION_2,
  372. };
  373. static struct platform_device da8xx_emac_device = {
  374. .name = "davinci_emac",
  375. .id = 1,
  376. .dev = {
  377. .platform_data = &da8xx_emac_pdata,
  378. },
  379. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  380. .resource = da8xx_emac_resources,
  381. };
  382. static struct resource da8xx_mdio_resources[] = {
  383. {
  384. .start = DA8XX_EMAC_MDIO_BASE,
  385. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  386. .flags = IORESOURCE_MEM,
  387. },
  388. };
  389. static struct platform_device da8xx_mdio_device = {
  390. .name = "davinci_mdio",
  391. .id = 0,
  392. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  393. .resource = da8xx_mdio_resources,
  394. };
  395. int __init da8xx_register_emac(void)
  396. {
  397. int ret;
  398. ret = platform_device_register(&da8xx_mdio_device);
  399. if (ret < 0)
  400. return ret;
  401. return platform_device_register(&da8xx_emac_device);
  402. }
  403. static struct resource da830_mcasp1_resources[] = {
  404. {
  405. .name = "mpu",
  406. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  407. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  408. .flags = IORESOURCE_MEM,
  409. },
  410. /* TX event */
  411. {
  412. .name = "tx",
  413. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  414. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  415. .flags = IORESOURCE_DMA,
  416. },
  417. /* RX event */
  418. {
  419. .name = "rx",
  420. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  421. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  422. .flags = IORESOURCE_DMA,
  423. },
  424. {
  425. .name = "common",
  426. .start = IRQ_DA8XX_MCASPINT,
  427. .flags = IORESOURCE_IRQ,
  428. },
  429. };
  430. static struct platform_device da830_mcasp1_device = {
  431. .name = "davinci-mcasp",
  432. .id = 1,
  433. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  434. .resource = da830_mcasp1_resources,
  435. };
  436. static struct resource da830_mcasp2_resources[] = {
  437. {
  438. .name = "mpu",
  439. .start = DAVINCI_DA830_MCASP2_REG_BASE,
  440. .end = DAVINCI_DA830_MCASP2_REG_BASE + (SZ_1K * 12) - 1,
  441. .flags = IORESOURCE_MEM,
  442. },
  443. /* TX event */
  444. {
  445. .name = "tx",
  446. .start = DAVINCI_DA830_DMA_MCASP2_AXEVT,
  447. .end = DAVINCI_DA830_DMA_MCASP2_AXEVT,
  448. .flags = IORESOURCE_DMA,
  449. },
  450. /* RX event */
  451. {
  452. .name = "rx",
  453. .start = DAVINCI_DA830_DMA_MCASP2_AREVT,
  454. .end = DAVINCI_DA830_DMA_MCASP2_AREVT,
  455. .flags = IORESOURCE_DMA,
  456. },
  457. {
  458. .name = "common",
  459. .start = IRQ_DA8XX_MCASPINT,
  460. .flags = IORESOURCE_IRQ,
  461. },
  462. };
  463. static struct platform_device da830_mcasp2_device = {
  464. .name = "davinci-mcasp",
  465. .id = 2,
  466. .num_resources = ARRAY_SIZE(da830_mcasp2_resources),
  467. .resource = da830_mcasp2_resources,
  468. };
  469. static struct resource da850_mcasp_resources[] = {
  470. {
  471. .name = "mpu",
  472. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  473. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  474. .flags = IORESOURCE_MEM,
  475. },
  476. /* TX event */
  477. {
  478. .name = "tx",
  479. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  480. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  481. .flags = IORESOURCE_DMA,
  482. },
  483. /* RX event */
  484. {
  485. .name = "rx",
  486. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  487. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  488. .flags = IORESOURCE_DMA,
  489. },
  490. {
  491. .name = "common",
  492. .start = IRQ_DA8XX_MCASPINT,
  493. .flags = IORESOURCE_IRQ,
  494. },
  495. };
  496. static struct platform_device da850_mcasp_device = {
  497. .name = "davinci-mcasp",
  498. .id = 0,
  499. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  500. .resource = da850_mcasp_resources,
  501. };
  502. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  503. {
  504. struct platform_device *pdev;
  505. switch (id) {
  506. case 0:
  507. /* Valid for DA830/OMAP-L137 or DA850/OMAP-L138 */
  508. pdev = &da850_mcasp_device;
  509. break;
  510. case 1:
  511. /* Valid for DA830/OMAP-L137 only */
  512. if (!cpu_is_davinci_da830())
  513. return;
  514. pdev = &da830_mcasp1_device;
  515. break;
  516. case 2:
  517. /* Valid for DA830/OMAP-L137 only */
  518. if (!cpu_is_davinci_da830())
  519. return;
  520. pdev = &da830_mcasp2_device;
  521. break;
  522. default:
  523. return;
  524. }
  525. pdev->dev.platform_data = pdata;
  526. platform_device_register(pdev);
  527. }
  528. static struct resource da8xx_pruss_resources[] = {
  529. {
  530. .start = DA8XX_PRUSS_MEM_BASE,
  531. .end = DA8XX_PRUSS_MEM_BASE + 0xFFFF,
  532. .flags = IORESOURCE_MEM,
  533. },
  534. {
  535. .start = IRQ_DA8XX_EVTOUT0,
  536. .end = IRQ_DA8XX_EVTOUT0,
  537. .flags = IORESOURCE_IRQ,
  538. },
  539. {
  540. .start = IRQ_DA8XX_EVTOUT1,
  541. .end = IRQ_DA8XX_EVTOUT1,
  542. .flags = IORESOURCE_IRQ,
  543. },
  544. {
  545. .start = IRQ_DA8XX_EVTOUT2,
  546. .end = IRQ_DA8XX_EVTOUT2,
  547. .flags = IORESOURCE_IRQ,
  548. },
  549. {
  550. .start = IRQ_DA8XX_EVTOUT3,
  551. .end = IRQ_DA8XX_EVTOUT3,
  552. .flags = IORESOURCE_IRQ,
  553. },
  554. {
  555. .start = IRQ_DA8XX_EVTOUT4,
  556. .end = IRQ_DA8XX_EVTOUT4,
  557. .flags = IORESOURCE_IRQ,
  558. },
  559. {
  560. .start = IRQ_DA8XX_EVTOUT5,
  561. .end = IRQ_DA8XX_EVTOUT5,
  562. .flags = IORESOURCE_IRQ,
  563. },
  564. {
  565. .start = IRQ_DA8XX_EVTOUT6,
  566. .end = IRQ_DA8XX_EVTOUT6,
  567. .flags = IORESOURCE_IRQ,
  568. },
  569. {
  570. .start = IRQ_DA8XX_EVTOUT7,
  571. .end = IRQ_DA8XX_EVTOUT7,
  572. .flags = IORESOURCE_IRQ,
  573. },
  574. };
  575. static struct uio_pruss_pdata da8xx_uio_pruss_pdata = {
  576. .pintc_base = 0x4000,
  577. };
  578. static struct platform_device da8xx_uio_pruss_dev = {
  579. .name = "pruss_uio",
  580. .id = -1,
  581. .num_resources = ARRAY_SIZE(da8xx_pruss_resources),
  582. .resource = da8xx_pruss_resources,
  583. .dev = {
  584. .coherent_dma_mask = DMA_BIT_MASK(32),
  585. .platform_data = &da8xx_uio_pruss_pdata,
  586. }
  587. };
  588. int __init da8xx_register_uio_pruss(void)
  589. {
  590. da8xx_uio_pruss_pdata.sram_pool = sram_get_gen_pool();
  591. return platform_device_register(&da8xx_uio_pruss_dev);
  592. }
  593. static struct lcd_ctrl_config lcd_cfg = {
  594. .panel_shade = COLOR_ACTIVE,
  595. .bpp = 16,
  596. };
  597. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  598. .manu_name = "sharp",
  599. .controller_data = &lcd_cfg,
  600. .type = "Sharp_LCD035Q3DG01",
  601. };
  602. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  603. .manu_name = "sharp",
  604. .controller_data = &lcd_cfg,
  605. .type = "Sharp_LK043T1DG01",
  606. };
  607. static struct resource da8xx_lcdc_resources[] = {
  608. [0] = { /* registers */
  609. .start = DA8XX_LCD_CNTRL_BASE,
  610. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  611. .flags = IORESOURCE_MEM,
  612. },
  613. [1] = { /* interrupt */
  614. .start = IRQ_DA8XX_LCDINT,
  615. .end = IRQ_DA8XX_LCDINT,
  616. .flags = IORESOURCE_IRQ,
  617. },
  618. };
  619. static struct platform_device da8xx_lcdc_device = {
  620. .name = "da8xx_lcdc",
  621. .id = 0,
  622. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  623. .resource = da8xx_lcdc_resources,
  624. };
  625. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  626. {
  627. da8xx_lcdc_device.dev.platform_data = pdata;
  628. return platform_device_register(&da8xx_lcdc_device);
  629. }
  630. static struct resource da8xx_gpio_resources[] = {
  631. { /* registers */
  632. .start = DA8XX_GPIO_BASE,
  633. .end = DA8XX_GPIO_BASE + SZ_4K - 1,
  634. .flags = IORESOURCE_MEM,
  635. },
  636. { /* interrupt */
  637. .start = IRQ_DA8XX_GPIO0,
  638. .end = IRQ_DA8XX_GPIO0,
  639. .flags = IORESOURCE_IRQ,
  640. },
  641. {
  642. .start = IRQ_DA8XX_GPIO1,
  643. .end = IRQ_DA8XX_GPIO1,
  644. .flags = IORESOURCE_IRQ,
  645. },
  646. {
  647. .start = IRQ_DA8XX_GPIO2,
  648. .end = IRQ_DA8XX_GPIO2,
  649. .flags = IORESOURCE_IRQ,
  650. },
  651. {
  652. .start = IRQ_DA8XX_GPIO3,
  653. .end = IRQ_DA8XX_GPIO3,
  654. .flags = IORESOURCE_IRQ,
  655. },
  656. {
  657. .start = IRQ_DA8XX_GPIO4,
  658. .end = IRQ_DA8XX_GPIO4,
  659. .flags = IORESOURCE_IRQ,
  660. },
  661. {
  662. .start = IRQ_DA8XX_GPIO5,
  663. .end = IRQ_DA8XX_GPIO5,
  664. .flags = IORESOURCE_IRQ,
  665. },
  666. {
  667. .start = IRQ_DA8XX_GPIO6,
  668. .end = IRQ_DA8XX_GPIO6,
  669. .flags = IORESOURCE_IRQ,
  670. },
  671. {
  672. .start = IRQ_DA8XX_GPIO7,
  673. .end = IRQ_DA8XX_GPIO7,
  674. .flags = IORESOURCE_IRQ,
  675. },
  676. {
  677. .start = IRQ_DA8XX_GPIO8,
  678. .end = IRQ_DA8XX_GPIO8,
  679. .flags = IORESOURCE_IRQ,
  680. },
  681. };
  682. static struct platform_device da8xx_gpio_device = {
  683. .name = "davinci_gpio",
  684. .id = -1,
  685. .num_resources = ARRAY_SIZE(da8xx_gpio_resources),
  686. .resource = da8xx_gpio_resources,
  687. };
  688. int __init da8xx_register_gpio(void *pdata)
  689. {
  690. da8xx_gpio_device.dev.platform_data = pdata;
  691. return platform_device_register(&da8xx_gpio_device);
  692. }
  693. static struct resource da8xx_mmcsd0_resources[] = {
  694. { /* registers */
  695. .start = DA8XX_MMCSD0_BASE,
  696. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  697. .flags = IORESOURCE_MEM,
  698. },
  699. { /* interrupt */
  700. .start = IRQ_DA8XX_MMCSDINT0,
  701. .end = IRQ_DA8XX_MMCSDINT0,
  702. .flags = IORESOURCE_IRQ,
  703. },
  704. };
  705. static struct platform_device da8xx_mmcsd0_device = {
  706. .name = "da830-mmc",
  707. .id = 0,
  708. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  709. .resource = da8xx_mmcsd0_resources,
  710. };
  711. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  712. {
  713. da8xx_mmcsd0_device.dev.platform_data = config;
  714. return platform_device_register(&da8xx_mmcsd0_device);
  715. }
  716. #ifdef CONFIG_ARCH_DAVINCI_DA850
  717. static struct resource da850_mmcsd1_resources[] = {
  718. { /* registers */
  719. .start = DA850_MMCSD1_BASE,
  720. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  721. .flags = IORESOURCE_MEM,
  722. },
  723. { /* interrupt */
  724. .start = IRQ_DA850_MMCSDINT0_1,
  725. .end = IRQ_DA850_MMCSDINT0_1,
  726. .flags = IORESOURCE_IRQ,
  727. },
  728. };
  729. static struct platform_device da850_mmcsd1_device = {
  730. .name = "da830-mmc",
  731. .id = 1,
  732. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  733. .resource = da850_mmcsd1_resources,
  734. };
  735. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  736. {
  737. da850_mmcsd1_device.dev.platform_data = config;
  738. return platform_device_register(&da850_mmcsd1_device);
  739. }
  740. #endif
  741. static struct resource da8xx_rproc_resources[] = {
  742. { /* DSP boot address */
  743. .name = "host1cfg",
  744. .start = DA8XX_SYSCFG0_BASE + DA8XX_HOST1CFG_REG,
  745. .end = DA8XX_SYSCFG0_BASE + DA8XX_HOST1CFG_REG + 3,
  746. .flags = IORESOURCE_MEM,
  747. },
  748. { /* DSP interrupt registers */
  749. .name = "chipsig",
  750. .start = DA8XX_SYSCFG0_BASE + DA8XX_CHIPSIG_REG,
  751. .end = DA8XX_SYSCFG0_BASE + DA8XX_CHIPSIG_REG + 7,
  752. .flags = IORESOURCE_MEM,
  753. },
  754. { /* DSP L2 RAM */
  755. .name = "l2sram",
  756. .start = DA8XX_DSP_L2_RAM_BASE,
  757. .end = DA8XX_DSP_L2_RAM_BASE + SZ_256K - 1,
  758. .flags = IORESOURCE_MEM,
  759. },
  760. { /* DSP L1P RAM */
  761. .name = "l1pram",
  762. .start = DA8XX_DSP_L1P_RAM_BASE,
  763. .end = DA8XX_DSP_L1P_RAM_BASE + SZ_32K - 1,
  764. .flags = IORESOURCE_MEM,
  765. },
  766. { /* DSP L1D RAM */
  767. .name = "l1dram",
  768. .start = DA8XX_DSP_L1D_RAM_BASE,
  769. .end = DA8XX_DSP_L1D_RAM_BASE + SZ_32K - 1,
  770. .flags = IORESOURCE_MEM,
  771. },
  772. { /* dsp irq */
  773. .start = IRQ_DA8XX_CHIPINT0,
  774. .end = IRQ_DA8XX_CHIPINT0,
  775. .flags = IORESOURCE_IRQ,
  776. },
  777. };
  778. static struct platform_device da8xx_dsp = {
  779. .name = "davinci-rproc",
  780. .dev = {
  781. .coherent_dma_mask = DMA_BIT_MASK(32),
  782. },
  783. .num_resources = ARRAY_SIZE(da8xx_rproc_resources),
  784. .resource = da8xx_rproc_resources,
  785. };
  786. static bool rproc_mem_inited __initdata;
  787. #if IS_ENABLED(CONFIG_DA8XX_REMOTEPROC)
  788. static phys_addr_t rproc_base __initdata;
  789. static unsigned long rproc_size __initdata;
  790. static int __init early_rproc_mem(char *p)
  791. {
  792. char *endp;
  793. if (p == NULL)
  794. return 0;
  795. rproc_size = memparse(p, &endp);
  796. if (*endp == '@')
  797. rproc_base = memparse(endp + 1, NULL);
  798. return 0;
  799. }
  800. early_param("rproc_mem", early_rproc_mem);
  801. void __init da8xx_rproc_reserve_cma(void)
  802. {
  803. int ret;
  804. if (!rproc_base || !rproc_size) {
  805. pr_err("%s: 'rproc_mem=nn@address' badly specified\n"
  806. " 'nn' and 'address' must both be non-zero\n",
  807. __func__);
  808. return;
  809. }
  810. pr_info("%s: reserving 0x%lx @ 0x%lx...\n",
  811. __func__, rproc_size, (unsigned long)rproc_base);
  812. ret = dma_declare_contiguous(&da8xx_dsp.dev, rproc_size, rproc_base, 0);
  813. if (ret)
  814. pr_err("%s: dma_declare_contiguous failed %d\n", __func__, ret);
  815. else
  816. rproc_mem_inited = true;
  817. }
  818. #else
  819. void __init da8xx_rproc_reserve_cma(void)
  820. {
  821. }
  822. #endif
  823. int __init da8xx_register_rproc(void)
  824. {
  825. int ret;
  826. if (!rproc_mem_inited) {
  827. pr_warn("%s: memory not reserved for DSP, not registering DSP device\n",
  828. __func__);
  829. return -ENOMEM;
  830. }
  831. ret = platform_device_register(&da8xx_dsp);
  832. if (ret)
  833. pr_err("%s: can't register DSP device: %d\n", __func__, ret);
  834. return ret;
  835. };
  836. static struct resource da8xx_rtc_resources[] = {
  837. {
  838. .start = DA8XX_RTC_BASE,
  839. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  840. .flags = IORESOURCE_MEM,
  841. },
  842. { /* timer irq */
  843. .start = IRQ_DA8XX_RTC,
  844. .end = IRQ_DA8XX_RTC,
  845. .flags = IORESOURCE_IRQ,
  846. },
  847. { /* alarm irq */
  848. .start = IRQ_DA8XX_RTC,
  849. .end = IRQ_DA8XX_RTC,
  850. .flags = IORESOURCE_IRQ,
  851. },
  852. };
  853. static struct platform_device da8xx_rtc_device = {
  854. .name = "da830-rtc",
  855. .id = -1,
  856. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  857. .resource = da8xx_rtc_resources,
  858. };
  859. int da8xx_register_rtc(void)
  860. {
  861. return platform_device_register(&da8xx_rtc_device);
  862. }
  863. static void __iomem *da8xx_ddr2_ctlr_base;
  864. void __iomem * __init da8xx_get_mem_ctlr(void)
  865. {
  866. if (da8xx_ddr2_ctlr_base)
  867. return da8xx_ddr2_ctlr_base;
  868. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  869. if (!da8xx_ddr2_ctlr_base)
  870. pr_warn("%s: Unable to map DDR2 controller", __func__);
  871. return da8xx_ddr2_ctlr_base;
  872. }
  873. static struct resource da8xx_cpuidle_resources[] = {
  874. {
  875. .start = DA8XX_DDR2_CTL_BASE,
  876. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  877. .flags = IORESOURCE_MEM,
  878. },
  879. };
  880. /* DA8XX devices support DDR2 power down */
  881. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  882. .ddr2_pdown = 1,
  883. };
  884. static struct platform_device da8xx_cpuidle_device = {
  885. .name = "cpuidle-davinci",
  886. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  887. .resource = da8xx_cpuidle_resources,
  888. .dev = {
  889. .platform_data = &da8xx_cpuidle_pdata,
  890. },
  891. };
  892. int __init da8xx_register_cpuidle(void)
  893. {
  894. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  895. return platform_device_register(&da8xx_cpuidle_device);
  896. }
  897. static struct resource da8xx_spi0_resources[] = {
  898. [0] = {
  899. .start = DA8XX_SPI0_BASE,
  900. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  901. .flags = IORESOURCE_MEM,
  902. },
  903. [1] = {
  904. .start = IRQ_DA8XX_SPINT0,
  905. .end = IRQ_DA8XX_SPINT0,
  906. .flags = IORESOURCE_IRQ,
  907. },
  908. };
  909. static struct resource da8xx_spi1_resources[] = {
  910. [0] = {
  911. .start = DA830_SPI1_BASE,
  912. .end = DA830_SPI1_BASE + SZ_4K - 1,
  913. .flags = IORESOURCE_MEM,
  914. },
  915. [1] = {
  916. .start = IRQ_DA8XX_SPINT1,
  917. .end = IRQ_DA8XX_SPINT1,
  918. .flags = IORESOURCE_IRQ,
  919. },
  920. };
  921. static struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  922. [0] = {
  923. .version = SPI_VERSION_2,
  924. .intr_line = 1,
  925. .dma_event_q = EVENTQ_0,
  926. .prescaler_limit = 2,
  927. },
  928. [1] = {
  929. .version = SPI_VERSION_2,
  930. .intr_line = 1,
  931. .dma_event_q = EVENTQ_0,
  932. .prescaler_limit = 2,
  933. },
  934. };
  935. static struct platform_device da8xx_spi_device[] = {
  936. [0] = {
  937. .name = "spi_davinci",
  938. .id = 0,
  939. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  940. .resource = da8xx_spi0_resources,
  941. .dev = {
  942. .platform_data = &da8xx_spi_pdata[0],
  943. },
  944. },
  945. [1] = {
  946. .name = "spi_davinci",
  947. .id = 1,
  948. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  949. .resource = da8xx_spi1_resources,
  950. .dev = {
  951. .platform_data = &da8xx_spi_pdata[1],
  952. },
  953. },
  954. };
  955. int __init da8xx_register_spi_bus(int instance, unsigned num_chipselect)
  956. {
  957. if (instance < 0 || instance > 1)
  958. return -EINVAL;
  959. da8xx_spi_pdata[instance].num_chipselect = num_chipselect;
  960. if (instance == 1 && cpu_is_davinci_da850()) {
  961. da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
  962. da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
  963. }
  964. return platform_device_register(&da8xx_spi_device[instance]);
  965. }
  966. #ifdef CONFIG_ARCH_DAVINCI_DA850
  967. int __init da850_register_sata_refclk(int rate)
  968. {
  969. struct clk *clk;
  970. clk = clk_register_fixed_rate(NULL, "sata_refclk", NULL, 0, rate);
  971. if (IS_ERR(clk))
  972. return PTR_ERR(clk);
  973. return clk_register_clkdev(clk, "refclk", "ahci_da850");
  974. }
  975. static struct resource da850_sata_resources[] = {
  976. {
  977. .start = DA850_SATA_BASE,
  978. .end = DA850_SATA_BASE + 0x1fff,
  979. .flags = IORESOURCE_MEM,
  980. },
  981. {
  982. .start = DA8XX_SYSCFG1_BASE + DA8XX_PWRDN_REG,
  983. .end = DA8XX_SYSCFG1_BASE + DA8XX_PWRDN_REG + 0x3,
  984. .flags = IORESOURCE_MEM,
  985. },
  986. {
  987. .start = IRQ_DA850_SATAINT,
  988. .flags = IORESOURCE_IRQ,
  989. },
  990. };
  991. static u64 da850_sata_dmamask = DMA_BIT_MASK(32);
  992. static struct platform_device da850_sata_device = {
  993. .name = "ahci_da850",
  994. .id = -1,
  995. .dev = {
  996. .dma_mask = &da850_sata_dmamask,
  997. .coherent_dma_mask = DMA_BIT_MASK(32),
  998. },
  999. .num_resources = ARRAY_SIZE(da850_sata_resources),
  1000. .resource = da850_sata_resources,
  1001. };
  1002. int __init da850_register_sata(unsigned long refclkpn)
  1003. {
  1004. int ret;
  1005. ret = da850_register_sata_refclk(refclkpn);
  1006. if (ret)
  1007. return ret;
  1008. return platform_device_register(&da850_sata_device);
  1009. }
  1010. #endif
  1011. static struct regmap *da8xx_cfgchip;
  1012. static const struct regmap_config da8xx_cfgchip_config __initconst = {
  1013. .name = "cfgchip",
  1014. .reg_bits = 32,
  1015. .val_bits = 32,
  1016. .reg_stride = 4,
  1017. .max_register = DA8XX_CFGCHIP4_REG - DA8XX_CFGCHIP0_REG,
  1018. };
  1019. /**
  1020. * da8xx_get_cfgchip - Lazy gets CFGCHIP as regmap
  1021. *
  1022. * This is for use on non-DT boards only. For DT boards, use
  1023. * syscon_regmap_lookup_by_compatible("ti,da830-cfgchip")
  1024. *
  1025. * Returns: Pointer to the CFGCHIP regmap or negative error code.
  1026. */
  1027. struct regmap * __init da8xx_get_cfgchip(void)
  1028. {
  1029. if (IS_ERR_OR_NULL(da8xx_cfgchip))
  1030. da8xx_cfgchip = regmap_init_mmio(NULL,
  1031. DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG),
  1032. &da8xx_cfgchip_config);
  1033. return da8xx_cfgchip;
  1034. }