intel_runtime_pm.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. static struct i915_power_well *
  62. lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
  63. const char *
  64. intel_display_power_domain_str(enum intel_display_power_domain domain)
  65. {
  66. switch (domain) {
  67. case POWER_DOMAIN_PIPE_A:
  68. return "PIPE_A";
  69. case POWER_DOMAIN_PIPE_B:
  70. return "PIPE_B";
  71. case POWER_DOMAIN_PIPE_C:
  72. return "PIPE_C";
  73. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  74. return "PIPE_A_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  76. return "PIPE_B_PANEL_FITTER";
  77. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  78. return "PIPE_C_PANEL_FITTER";
  79. case POWER_DOMAIN_TRANSCODER_A:
  80. return "TRANSCODER_A";
  81. case POWER_DOMAIN_TRANSCODER_B:
  82. return "TRANSCODER_B";
  83. case POWER_DOMAIN_TRANSCODER_C:
  84. return "TRANSCODER_C";
  85. case POWER_DOMAIN_TRANSCODER_EDP:
  86. return "TRANSCODER_EDP";
  87. case POWER_DOMAIN_TRANSCODER_DSI_A:
  88. return "TRANSCODER_DSI_A";
  89. case POWER_DOMAIN_TRANSCODER_DSI_C:
  90. return "TRANSCODER_DSI_C";
  91. case POWER_DOMAIN_PORT_DDI_A_LANES:
  92. return "PORT_DDI_A_LANES";
  93. case POWER_DOMAIN_PORT_DDI_B_LANES:
  94. return "PORT_DDI_B_LANES";
  95. case POWER_DOMAIN_PORT_DDI_C_LANES:
  96. return "PORT_DDI_C_LANES";
  97. case POWER_DOMAIN_PORT_DDI_D_LANES:
  98. return "PORT_DDI_D_LANES";
  99. case POWER_DOMAIN_PORT_DDI_E_LANES:
  100. return "PORT_DDI_E_LANES";
  101. case POWER_DOMAIN_PORT_DSI:
  102. return "PORT_DSI";
  103. case POWER_DOMAIN_PORT_CRT:
  104. return "PORT_CRT";
  105. case POWER_DOMAIN_PORT_OTHER:
  106. return "PORT_OTHER";
  107. case POWER_DOMAIN_VGA:
  108. return "VGA";
  109. case POWER_DOMAIN_AUDIO:
  110. return "AUDIO";
  111. case POWER_DOMAIN_PLLS:
  112. return "PLLS";
  113. case POWER_DOMAIN_AUX_A:
  114. return "AUX_A";
  115. case POWER_DOMAIN_AUX_B:
  116. return "AUX_B";
  117. case POWER_DOMAIN_AUX_C:
  118. return "AUX_C";
  119. case POWER_DOMAIN_AUX_D:
  120. return "AUX_D";
  121. case POWER_DOMAIN_GMBUS:
  122. return "GMBUS";
  123. case POWER_DOMAIN_INIT:
  124. return "INIT";
  125. case POWER_DOMAIN_MODESET:
  126. return "MODESET";
  127. default:
  128. MISSING_CASE(domain);
  129. return "?";
  130. }
  131. }
  132. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  133. struct i915_power_well *power_well)
  134. {
  135. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  136. power_well->ops->enable(dev_priv, power_well);
  137. power_well->hw_enabled = true;
  138. }
  139. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  140. struct i915_power_well *power_well)
  141. {
  142. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  143. power_well->hw_enabled = false;
  144. power_well->ops->disable(dev_priv, power_well);
  145. }
  146. static void intel_power_well_get(struct drm_i915_private *dev_priv,
  147. struct i915_power_well *power_well)
  148. {
  149. if (!power_well->count++)
  150. intel_power_well_enable(dev_priv, power_well);
  151. }
  152. static void intel_power_well_put(struct drm_i915_private *dev_priv,
  153. struct i915_power_well *power_well)
  154. {
  155. WARN(!power_well->count, "Use count on power well %s is already zero",
  156. power_well->name);
  157. if (!--power_well->count)
  158. intel_power_well_disable(dev_priv, power_well);
  159. }
  160. /*
  161. * We should only use the power well if we explicitly asked the hardware to
  162. * enable it, so check if it's enabled and also check if we've requested it to
  163. * be enabled.
  164. */
  165. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  166. struct i915_power_well *power_well)
  167. {
  168. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  169. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  170. }
  171. /**
  172. * __intel_display_power_is_enabled - unlocked check for a power domain
  173. * @dev_priv: i915 device instance
  174. * @domain: power domain to check
  175. *
  176. * This is the unlocked version of intel_display_power_is_enabled() and should
  177. * only be used from error capture and recovery code where deadlocks are
  178. * possible.
  179. *
  180. * Returns:
  181. * True when the power domain is enabled, false otherwise.
  182. */
  183. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  184. enum intel_display_power_domain domain)
  185. {
  186. struct i915_power_domains *power_domains;
  187. struct i915_power_well *power_well;
  188. bool is_enabled;
  189. int i;
  190. if (dev_priv->pm.suspended)
  191. return false;
  192. power_domains = &dev_priv->power_domains;
  193. is_enabled = true;
  194. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  195. if (power_well->always_on)
  196. continue;
  197. if (!power_well->hw_enabled) {
  198. is_enabled = false;
  199. break;
  200. }
  201. }
  202. return is_enabled;
  203. }
  204. /**
  205. * intel_display_power_is_enabled - check for a power domain
  206. * @dev_priv: i915 device instance
  207. * @domain: power domain to check
  208. *
  209. * This function can be used to check the hw power domain state. It is mostly
  210. * used in hardware state readout functions. Everywhere else code should rely
  211. * upon explicit power domain reference counting to ensure that the hardware
  212. * block is powered up before accessing it.
  213. *
  214. * Callers must hold the relevant modesetting locks to ensure that concurrent
  215. * threads can't disable the power well while the caller tries to read a few
  216. * registers.
  217. *
  218. * Returns:
  219. * True when the power domain is enabled, false otherwise.
  220. */
  221. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  222. enum intel_display_power_domain domain)
  223. {
  224. struct i915_power_domains *power_domains;
  225. bool ret;
  226. power_domains = &dev_priv->power_domains;
  227. mutex_lock(&power_domains->lock);
  228. ret = __intel_display_power_is_enabled(dev_priv, domain);
  229. mutex_unlock(&power_domains->lock);
  230. return ret;
  231. }
  232. /**
  233. * intel_display_set_init_power - set the initial power domain state
  234. * @dev_priv: i915 device instance
  235. * @enable: whether to enable or disable the initial power domain state
  236. *
  237. * For simplicity our driver load/unload and system suspend/resume code assumes
  238. * that all power domains are always enabled. This functions controls the state
  239. * of this little hack. While the initial power domain state is enabled runtime
  240. * pm is effectively disabled.
  241. */
  242. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  243. bool enable)
  244. {
  245. if (dev_priv->power_domains.init_power_on == enable)
  246. return;
  247. if (enable)
  248. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  249. else
  250. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  251. dev_priv->power_domains.init_power_on = enable;
  252. }
  253. /*
  254. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  255. * when not needed anymore. We have 4 registers that can request the power well
  256. * to be enabled, and it will only be disabled if none of the registers is
  257. * requesting it to be enabled.
  258. */
  259. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  260. {
  261. struct drm_device *dev = dev_priv->dev;
  262. /*
  263. * After we re-enable the power well, if we touch VGA register 0x3d5
  264. * we'll get unclaimed register interrupts. This stops after we write
  265. * anything to the VGA MSR register. The vgacon module uses this
  266. * register all the time, so if we unbind our driver and, as a
  267. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  268. * console_unlock(). So make here we touch the VGA MSR register, making
  269. * sure vgacon can keep working normally without triggering interrupts
  270. * and error messages.
  271. */
  272. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  273. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  274. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  275. if (IS_BROADWELL(dev))
  276. gen8_irq_power_well_post_enable(dev_priv,
  277. 1 << PIPE_C | 1 << PIPE_B);
  278. }
  279. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  280. {
  281. if (IS_BROADWELL(dev_priv))
  282. gen8_irq_power_well_pre_disable(dev_priv,
  283. 1 << PIPE_C | 1 << PIPE_B);
  284. }
  285. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  286. struct i915_power_well *power_well)
  287. {
  288. struct drm_device *dev = dev_priv->dev;
  289. /*
  290. * After we re-enable the power well, if we touch VGA register 0x3d5
  291. * we'll get unclaimed register interrupts. This stops after we write
  292. * anything to the VGA MSR register. The vgacon module uses this
  293. * register all the time, so if we unbind our driver and, as a
  294. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  295. * console_unlock(). So make here we touch the VGA MSR register, making
  296. * sure vgacon can keep working normally without triggering interrupts
  297. * and error messages.
  298. */
  299. if (power_well->data == SKL_DISP_PW_2) {
  300. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  301. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  302. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  303. gen8_irq_power_well_post_enable(dev_priv,
  304. 1 << PIPE_C | 1 << PIPE_B);
  305. }
  306. }
  307. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  308. struct i915_power_well *power_well)
  309. {
  310. if (power_well->data == SKL_DISP_PW_2)
  311. gen8_irq_power_well_pre_disable(dev_priv,
  312. 1 << PIPE_C | 1 << PIPE_B);
  313. }
  314. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  315. struct i915_power_well *power_well, bool enable)
  316. {
  317. bool is_enabled, enable_requested;
  318. uint32_t tmp;
  319. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  320. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  321. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  322. if (enable) {
  323. if (!enable_requested)
  324. I915_WRITE(HSW_PWR_WELL_DRIVER,
  325. HSW_PWR_WELL_ENABLE_REQUEST);
  326. if (!is_enabled) {
  327. DRM_DEBUG_KMS("Enabling power well\n");
  328. if (intel_wait_for_register(dev_priv,
  329. HSW_PWR_WELL_DRIVER,
  330. HSW_PWR_WELL_STATE_ENABLED,
  331. HSW_PWR_WELL_STATE_ENABLED,
  332. 20))
  333. DRM_ERROR("Timeout enabling power well\n");
  334. hsw_power_well_post_enable(dev_priv);
  335. }
  336. } else {
  337. if (enable_requested) {
  338. hsw_power_well_pre_disable(dev_priv);
  339. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  340. POSTING_READ(HSW_PWR_WELL_DRIVER);
  341. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  342. }
  343. }
  344. }
  345. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  346. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  347. BIT(POWER_DOMAIN_PIPE_B) | \
  348. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  349. BIT(POWER_DOMAIN_PIPE_C) | \
  350. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  351. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  352. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  353. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  354. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  355. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  356. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  357. BIT(POWER_DOMAIN_AUX_B) | \
  358. BIT(POWER_DOMAIN_AUX_C) | \
  359. BIT(POWER_DOMAIN_AUX_D) | \
  360. BIT(POWER_DOMAIN_AUDIO) | \
  361. BIT(POWER_DOMAIN_VGA) | \
  362. BIT(POWER_DOMAIN_INIT))
  363. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  364. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  365. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  366. BIT(POWER_DOMAIN_INIT))
  367. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  368. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  369. BIT(POWER_DOMAIN_INIT))
  370. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  371. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  372. BIT(POWER_DOMAIN_INIT))
  373. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  374. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  375. BIT(POWER_DOMAIN_INIT))
  376. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  377. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  378. BIT(POWER_DOMAIN_MODESET) | \
  379. BIT(POWER_DOMAIN_AUX_A) | \
  380. BIT(POWER_DOMAIN_INIT))
  381. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  382. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  383. BIT(POWER_DOMAIN_PIPE_B) | \
  384. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  385. BIT(POWER_DOMAIN_PIPE_C) | \
  386. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  387. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  388. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  389. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  390. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  391. BIT(POWER_DOMAIN_AUX_B) | \
  392. BIT(POWER_DOMAIN_AUX_C) | \
  393. BIT(POWER_DOMAIN_AUDIO) | \
  394. BIT(POWER_DOMAIN_VGA) | \
  395. BIT(POWER_DOMAIN_GMBUS) | \
  396. BIT(POWER_DOMAIN_INIT))
  397. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  398. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  399. BIT(POWER_DOMAIN_MODESET) | \
  400. BIT(POWER_DOMAIN_AUX_A) | \
  401. BIT(POWER_DOMAIN_INIT))
  402. #define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
  403. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  404. BIT(POWER_DOMAIN_AUX_A) | \
  405. BIT(POWER_DOMAIN_INIT))
  406. #define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
  407. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  408. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  409. BIT(POWER_DOMAIN_AUX_B) | \
  410. BIT(POWER_DOMAIN_AUX_C) | \
  411. BIT(POWER_DOMAIN_INIT))
  412. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  413. {
  414. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  415. "DC9 already programmed to be enabled.\n");
  416. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  417. "DC5 still not disabled to enable DC9.\n");
  418. WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  419. WARN_ONCE(intel_irqs_enabled(dev_priv),
  420. "Interrupts not disabled yet.\n");
  421. /*
  422. * TODO: check for the following to verify the conditions to enter DC9
  423. * state are satisfied:
  424. * 1] Check relevant display engine registers to verify if mode set
  425. * disable sequence was followed.
  426. * 2] Check if display uninitialize sequence is initialized.
  427. */
  428. }
  429. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  430. {
  431. WARN_ONCE(intel_irqs_enabled(dev_priv),
  432. "Interrupts not disabled yet.\n");
  433. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  434. "DC5 still not disabled.\n");
  435. /*
  436. * TODO: check for the following to verify DC9 state was indeed
  437. * entered before programming to disable it:
  438. * 1] Check relevant display engine registers to verify if mode
  439. * set disable sequence was followed.
  440. * 2] Check if display uninitialize sequence is initialized.
  441. */
  442. }
  443. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  444. u32 state)
  445. {
  446. int rewrites = 0;
  447. int rereads = 0;
  448. u32 v;
  449. I915_WRITE(DC_STATE_EN, state);
  450. /* It has been observed that disabling the dc6 state sometimes
  451. * doesn't stick and dmc keeps returning old value. Make sure
  452. * the write really sticks enough times and also force rewrite until
  453. * we are confident that state is exactly what we want.
  454. */
  455. do {
  456. v = I915_READ(DC_STATE_EN);
  457. if (v != state) {
  458. I915_WRITE(DC_STATE_EN, state);
  459. rewrites++;
  460. rereads = 0;
  461. } else if (rereads++ > 5) {
  462. break;
  463. }
  464. } while (rewrites < 100);
  465. if (v != state)
  466. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  467. state, v);
  468. /* Most of the times we need one retry, avoid spam */
  469. if (rewrites > 1)
  470. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  471. state, rewrites);
  472. }
  473. static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
  474. {
  475. u32 mask;
  476. mask = DC_STATE_EN_UPTO_DC5;
  477. if (IS_BROXTON(dev_priv))
  478. mask |= DC_STATE_EN_DC9;
  479. else
  480. mask |= DC_STATE_EN_UPTO_DC6;
  481. return mask;
  482. }
  483. void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
  484. {
  485. u32 val;
  486. val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
  487. DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
  488. dev_priv->csr.dc_state, val);
  489. dev_priv->csr.dc_state = val;
  490. }
  491. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  492. {
  493. uint32_t val;
  494. uint32_t mask;
  495. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  496. state &= dev_priv->csr.allowed_dc_mask;
  497. val = I915_READ(DC_STATE_EN);
  498. mask = gen9_dc_mask(dev_priv);
  499. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  500. val & mask, state);
  501. /* Check if DMC is ignoring our DC state requests */
  502. if ((val & mask) != dev_priv->csr.dc_state)
  503. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  504. dev_priv->csr.dc_state, val & mask);
  505. val &= ~mask;
  506. val |= state;
  507. gen9_write_dc_state(dev_priv, val);
  508. dev_priv->csr.dc_state = val & mask;
  509. }
  510. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  511. {
  512. assert_can_enable_dc9(dev_priv);
  513. DRM_DEBUG_KMS("Enabling DC9\n");
  514. intel_power_sequencer_reset(dev_priv);
  515. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  516. }
  517. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  518. {
  519. assert_can_disable_dc9(dev_priv);
  520. DRM_DEBUG_KMS("Disabling DC9\n");
  521. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  522. }
  523. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  524. {
  525. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  526. "CSR program storage start is NULL\n");
  527. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  528. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  529. }
  530. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  531. {
  532. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  533. SKL_DISP_PW_2);
  534. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  535. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  536. "DC5 already programmed to be enabled.\n");
  537. assert_rpm_wakelock_held(dev_priv);
  538. assert_csr_loaded(dev_priv);
  539. }
  540. void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  541. {
  542. assert_can_enable_dc5(dev_priv);
  543. DRM_DEBUG_KMS("Enabling DC5\n");
  544. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  545. }
  546. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  547. {
  548. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  549. "Backlight is not disabled.\n");
  550. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  551. "DC6 already programmed to be enabled.\n");
  552. assert_csr_loaded(dev_priv);
  553. }
  554. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  555. {
  556. assert_can_enable_dc6(dev_priv);
  557. DRM_DEBUG_KMS("Enabling DC6\n");
  558. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  559. }
  560. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  561. {
  562. DRM_DEBUG_KMS("Disabling DC6\n");
  563. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  564. }
  565. static void
  566. gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
  567. struct i915_power_well *power_well)
  568. {
  569. enum skl_disp_power_wells power_well_id = power_well->data;
  570. u32 val;
  571. u32 mask;
  572. mask = SKL_POWER_WELL_REQ(power_well_id);
  573. val = I915_READ(HSW_PWR_WELL_KVMR);
  574. if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
  575. power_well->name))
  576. I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
  577. val = I915_READ(HSW_PWR_WELL_BIOS);
  578. val |= I915_READ(HSW_PWR_WELL_DEBUG);
  579. if (!(val & mask))
  580. return;
  581. /*
  582. * DMC is known to force on the request bits for power well 1 on SKL
  583. * and BXT and the misc IO power well on SKL but we don't expect any
  584. * other request bits to be set, so WARN for those.
  585. */
  586. if (power_well_id == SKL_DISP_PW_1 ||
  587. ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
  588. power_well_id == SKL_DISP_PW_MISC_IO))
  589. DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
  590. "by DMC\n", power_well->name);
  591. else
  592. WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
  593. power_well->name);
  594. I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
  595. I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
  596. }
  597. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  598. struct i915_power_well *power_well, bool enable)
  599. {
  600. uint32_t tmp, fuse_status;
  601. uint32_t req_mask, state_mask;
  602. bool is_enabled, enable_requested, check_fuse_status = false;
  603. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  604. fuse_status = I915_READ(SKL_FUSE_STATUS);
  605. switch (power_well->data) {
  606. case SKL_DISP_PW_1:
  607. if (intel_wait_for_register(dev_priv,
  608. SKL_FUSE_STATUS,
  609. SKL_FUSE_PG0_DIST_STATUS,
  610. SKL_FUSE_PG0_DIST_STATUS,
  611. 1)) {
  612. DRM_ERROR("PG0 not enabled\n");
  613. return;
  614. }
  615. break;
  616. case SKL_DISP_PW_2:
  617. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  618. DRM_ERROR("PG1 in disabled state\n");
  619. return;
  620. }
  621. break;
  622. case SKL_DISP_PW_DDI_A_E:
  623. case SKL_DISP_PW_DDI_B:
  624. case SKL_DISP_PW_DDI_C:
  625. case SKL_DISP_PW_DDI_D:
  626. case SKL_DISP_PW_MISC_IO:
  627. break;
  628. default:
  629. WARN(1, "Unknown power well %lu\n", power_well->data);
  630. return;
  631. }
  632. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  633. enable_requested = tmp & req_mask;
  634. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  635. is_enabled = tmp & state_mask;
  636. if (!enable && enable_requested)
  637. skl_power_well_pre_disable(dev_priv, power_well);
  638. if (enable) {
  639. if (!enable_requested) {
  640. WARN((tmp & state_mask) &&
  641. !I915_READ(HSW_PWR_WELL_BIOS),
  642. "Invalid for power well status to be enabled, unless done by the BIOS, \
  643. when request is to disable!\n");
  644. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  645. }
  646. if (!is_enabled) {
  647. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  648. check_fuse_status = true;
  649. }
  650. } else {
  651. if (enable_requested) {
  652. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  653. POSTING_READ(HSW_PWR_WELL_DRIVER);
  654. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  655. }
  656. if (IS_GEN9(dev_priv))
  657. gen9_sanitize_power_well_requests(dev_priv, power_well);
  658. }
  659. if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
  660. 1))
  661. DRM_ERROR("%s %s timeout\n",
  662. power_well->name, enable ? "enable" : "disable");
  663. if (check_fuse_status) {
  664. if (power_well->data == SKL_DISP_PW_1) {
  665. if (intel_wait_for_register(dev_priv,
  666. SKL_FUSE_STATUS,
  667. SKL_FUSE_PG1_DIST_STATUS,
  668. SKL_FUSE_PG1_DIST_STATUS,
  669. 1))
  670. DRM_ERROR("PG1 distributing status timeout\n");
  671. } else if (power_well->data == SKL_DISP_PW_2) {
  672. if (intel_wait_for_register(dev_priv,
  673. SKL_FUSE_STATUS,
  674. SKL_FUSE_PG2_DIST_STATUS,
  675. SKL_FUSE_PG2_DIST_STATUS,
  676. 1))
  677. DRM_ERROR("PG2 distributing status timeout\n");
  678. }
  679. }
  680. if (enable && !is_enabled)
  681. skl_power_well_post_enable(dev_priv, power_well);
  682. }
  683. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  684. struct i915_power_well *power_well)
  685. {
  686. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  687. /*
  688. * We're taking over the BIOS, so clear any requests made by it since
  689. * the driver is in charge now.
  690. */
  691. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  692. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  693. }
  694. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  695. struct i915_power_well *power_well)
  696. {
  697. hsw_set_power_well(dev_priv, power_well, true);
  698. }
  699. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  700. struct i915_power_well *power_well)
  701. {
  702. hsw_set_power_well(dev_priv, power_well, false);
  703. }
  704. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  705. struct i915_power_well *power_well)
  706. {
  707. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  708. SKL_POWER_WELL_STATE(power_well->data);
  709. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  710. }
  711. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  712. struct i915_power_well *power_well)
  713. {
  714. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  715. /* Clear any request made by BIOS as driver is taking over */
  716. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  717. }
  718. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  719. struct i915_power_well *power_well)
  720. {
  721. skl_set_power_well(dev_priv, power_well, true);
  722. }
  723. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  724. struct i915_power_well *power_well)
  725. {
  726. skl_set_power_well(dev_priv, power_well, false);
  727. }
  728. static enum dpio_phy bxt_power_well_to_phy(struct i915_power_well *power_well)
  729. {
  730. enum skl_disp_power_wells power_well_id = power_well->data;
  731. return power_well_id == BXT_DPIO_CMN_A ? DPIO_PHY1 : DPIO_PHY0;
  732. }
  733. static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  734. struct i915_power_well *power_well)
  735. {
  736. enum skl_disp_power_wells power_well_id = power_well->data;
  737. struct i915_power_well *cmn_a_well;
  738. if (power_well_id == BXT_DPIO_CMN_BC) {
  739. /*
  740. * We need to copy the GRC calibration value from the eDP PHY,
  741. * so make sure it's powered up.
  742. */
  743. cmn_a_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  744. intel_power_well_get(dev_priv, cmn_a_well);
  745. }
  746. bxt_ddi_phy_init(dev_priv, bxt_power_well_to_phy(power_well));
  747. if (power_well_id == BXT_DPIO_CMN_BC)
  748. intel_power_well_put(dev_priv, cmn_a_well);
  749. }
  750. static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  751. struct i915_power_well *power_well)
  752. {
  753. bxt_ddi_phy_uninit(dev_priv, bxt_power_well_to_phy(power_well));
  754. }
  755. static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
  756. struct i915_power_well *power_well)
  757. {
  758. return bxt_ddi_phy_is_enabled(dev_priv,
  759. bxt_power_well_to_phy(power_well));
  760. }
  761. static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
  762. struct i915_power_well *power_well)
  763. {
  764. if (power_well->count > 0)
  765. bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
  766. else
  767. bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
  768. }
  769. static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
  770. {
  771. struct i915_power_well *power_well;
  772. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  773. if (power_well->count > 0)
  774. bxt_ddi_phy_verify_state(dev_priv,
  775. bxt_power_well_to_phy(power_well));
  776. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
  777. if (power_well->count > 0)
  778. bxt_ddi_phy_verify_state(dev_priv,
  779. bxt_power_well_to_phy(power_well));
  780. }
  781. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  782. struct i915_power_well *power_well)
  783. {
  784. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  785. }
  786. static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
  787. {
  788. u32 tmp = I915_READ(DBUF_CTL);
  789. WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
  790. (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
  791. "Unexpected DBuf power power state (0x%08x)\n", tmp);
  792. }
  793. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  794. struct i915_power_well *power_well)
  795. {
  796. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  797. WARN_ON(dev_priv->cdclk_freq !=
  798. dev_priv->display.get_display_clock_speed(dev_priv->dev));
  799. gen9_assert_dbuf_enabled(dev_priv);
  800. if (IS_BROXTON(dev_priv))
  801. bxt_verify_ddi_phy_power_wells(dev_priv);
  802. }
  803. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  804. struct i915_power_well *power_well)
  805. {
  806. if (!dev_priv->csr.dmc_payload)
  807. return;
  808. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  809. skl_enable_dc6(dev_priv);
  810. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  811. gen9_enable_dc5(dev_priv);
  812. }
  813. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  814. struct i915_power_well *power_well)
  815. {
  816. if (power_well->count > 0)
  817. gen9_dc_off_power_well_enable(dev_priv, power_well);
  818. else
  819. gen9_dc_off_power_well_disable(dev_priv, power_well);
  820. }
  821. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  822. struct i915_power_well *power_well)
  823. {
  824. }
  825. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  826. struct i915_power_well *power_well)
  827. {
  828. return true;
  829. }
  830. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  831. struct i915_power_well *power_well, bool enable)
  832. {
  833. enum punit_power_well power_well_id = power_well->data;
  834. u32 mask;
  835. u32 state;
  836. u32 ctrl;
  837. mask = PUNIT_PWRGT_MASK(power_well_id);
  838. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  839. PUNIT_PWRGT_PWR_GATE(power_well_id);
  840. mutex_lock(&dev_priv->rps.hw_lock);
  841. #define COND \
  842. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  843. if (COND)
  844. goto out;
  845. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  846. ctrl &= ~mask;
  847. ctrl |= state;
  848. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  849. if (wait_for(COND, 100))
  850. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  851. state,
  852. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  853. #undef COND
  854. out:
  855. mutex_unlock(&dev_priv->rps.hw_lock);
  856. }
  857. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  858. struct i915_power_well *power_well)
  859. {
  860. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  861. }
  862. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  863. struct i915_power_well *power_well)
  864. {
  865. vlv_set_power_well(dev_priv, power_well, true);
  866. }
  867. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  868. struct i915_power_well *power_well)
  869. {
  870. vlv_set_power_well(dev_priv, power_well, false);
  871. }
  872. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  873. struct i915_power_well *power_well)
  874. {
  875. int power_well_id = power_well->data;
  876. bool enabled = false;
  877. u32 mask;
  878. u32 state;
  879. u32 ctrl;
  880. mask = PUNIT_PWRGT_MASK(power_well_id);
  881. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  882. mutex_lock(&dev_priv->rps.hw_lock);
  883. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  884. /*
  885. * We only ever set the power-on and power-gate states, anything
  886. * else is unexpected.
  887. */
  888. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  889. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  890. if (state == ctrl)
  891. enabled = true;
  892. /*
  893. * A transient state at this point would mean some unexpected party
  894. * is poking at the power controls too.
  895. */
  896. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  897. WARN_ON(ctrl != state);
  898. mutex_unlock(&dev_priv->rps.hw_lock);
  899. return enabled;
  900. }
  901. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  902. {
  903. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  904. /*
  905. * Disable trickle feed and enable pnd deadline calculation
  906. */
  907. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  908. I915_WRITE(CBR1_VLV, 0);
  909. WARN_ON(dev_priv->rawclk_freq == 0);
  910. I915_WRITE(RAWCLK_FREQ_VLV,
  911. DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
  912. }
  913. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  914. {
  915. enum pipe pipe;
  916. /*
  917. * Enable the CRI clock source so we can get at the
  918. * display and the reference clock for VGA
  919. * hotplug / manual detection. Supposedly DSI also
  920. * needs the ref clock up and running.
  921. *
  922. * CHV DPLL B/C have some issues if VGA mode is enabled.
  923. */
  924. for_each_pipe(dev_priv->dev, pipe) {
  925. u32 val = I915_READ(DPLL(pipe));
  926. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  927. if (pipe != PIPE_A)
  928. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  929. I915_WRITE(DPLL(pipe), val);
  930. }
  931. vlv_init_display_clock_gating(dev_priv);
  932. spin_lock_irq(&dev_priv->irq_lock);
  933. valleyview_enable_display_irqs(dev_priv);
  934. spin_unlock_irq(&dev_priv->irq_lock);
  935. /*
  936. * During driver initialization/resume we can avoid restoring the
  937. * part of the HW/SW state that will be inited anyway explicitly.
  938. */
  939. if (dev_priv->power_domains.initializing)
  940. return;
  941. intel_hpd_init(dev_priv);
  942. i915_redisable_vga_power_on(dev_priv->dev);
  943. }
  944. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  945. {
  946. spin_lock_irq(&dev_priv->irq_lock);
  947. valleyview_disable_display_irqs(dev_priv);
  948. spin_unlock_irq(&dev_priv->irq_lock);
  949. /* make sure we're done processing display irqs */
  950. synchronize_irq(dev_priv->dev->irq);
  951. intel_power_sequencer_reset(dev_priv);
  952. }
  953. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  954. struct i915_power_well *power_well)
  955. {
  956. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  957. vlv_set_power_well(dev_priv, power_well, true);
  958. vlv_display_power_well_init(dev_priv);
  959. }
  960. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  961. struct i915_power_well *power_well)
  962. {
  963. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  964. vlv_display_power_well_deinit(dev_priv);
  965. vlv_set_power_well(dev_priv, power_well, false);
  966. }
  967. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  968. struct i915_power_well *power_well)
  969. {
  970. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  971. /* since ref/cri clock was enabled */
  972. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  973. vlv_set_power_well(dev_priv, power_well, true);
  974. /*
  975. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  976. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  977. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  978. * b. The other bits such as sfr settings / modesel may all
  979. * be set to 0.
  980. *
  981. * This should only be done on init and resume from S3 with
  982. * both PLLs disabled, or we risk losing DPIO and PLL
  983. * synchronization.
  984. */
  985. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  986. }
  987. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  988. struct i915_power_well *power_well)
  989. {
  990. enum pipe pipe;
  991. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  992. for_each_pipe(dev_priv, pipe)
  993. assert_pll_disabled(dev_priv, pipe);
  994. /* Assert common reset */
  995. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  996. vlv_set_power_well(dev_priv, power_well, false);
  997. }
  998. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  999. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  1000. int power_well_id)
  1001. {
  1002. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1003. int i;
  1004. for (i = 0; i < power_domains->power_well_count; i++) {
  1005. struct i915_power_well *power_well;
  1006. power_well = &power_domains->power_wells[i];
  1007. if (power_well->data == power_well_id)
  1008. return power_well;
  1009. }
  1010. return NULL;
  1011. }
  1012. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  1013. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  1014. {
  1015. struct i915_power_well *cmn_bc =
  1016. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1017. struct i915_power_well *cmn_d =
  1018. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1019. u32 phy_control = dev_priv->chv_phy_control;
  1020. u32 phy_status = 0;
  1021. u32 phy_status_mask = 0xffffffff;
  1022. /*
  1023. * The BIOS can leave the PHY is some weird state
  1024. * where it doesn't fully power down some parts.
  1025. * Disable the asserts until the PHY has been fully
  1026. * reset (ie. the power well has been disabled at
  1027. * least once).
  1028. */
  1029. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  1030. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  1031. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  1032. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  1033. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  1034. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  1035. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  1036. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  1037. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  1038. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  1039. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  1040. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1041. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  1042. /* this assumes override is only used to enable lanes */
  1043. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  1044. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  1045. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  1046. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  1047. /* CL1 is on whenever anything is on in either channel */
  1048. if (BITS_SET(phy_control,
  1049. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  1050. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  1051. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  1052. /*
  1053. * The DPLLB check accounts for the pipe B + port A usage
  1054. * with CL2 powered up but all the lanes in the second channel
  1055. * powered down.
  1056. */
  1057. if (BITS_SET(phy_control,
  1058. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  1059. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  1060. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  1061. if (BITS_SET(phy_control,
  1062. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  1063. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  1064. if (BITS_SET(phy_control,
  1065. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  1066. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  1067. if (BITS_SET(phy_control,
  1068. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  1069. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  1070. if (BITS_SET(phy_control,
  1071. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  1072. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  1073. }
  1074. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1075. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  1076. /* this assumes override is only used to enable lanes */
  1077. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  1078. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  1079. if (BITS_SET(phy_control,
  1080. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  1081. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  1082. if (BITS_SET(phy_control,
  1083. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  1084. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  1085. if (BITS_SET(phy_control,
  1086. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  1087. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  1088. }
  1089. phy_status &= phy_status_mask;
  1090. /*
  1091. * The PHY may be busy with some initial calibration and whatnot,
  1092. * so the power state can take a while to actually change.
  1093. */
  1094. if (intel_wait_for_register(dev_priv,
  1095. DISPLAY_PHY_STATUS,
  1096. phy_status_mask,
  1097. phy_status,
  1098. 10))
  1099. DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  1100. I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
  1101. phy_status, dev_priv->chv_phy_control);
  1102. }
  1103. #undef BITS_SET
  1104. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1105. struct i915_power_well *power_well)
  1106. {
  1107. enum dpio_phy phy;
  1108. enum pipe pipe;
  1109. uint32_t tmp;
  1110. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1111. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1112. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1113. pipe = PIPE_A;
  1114. phy = DPIO_PHY0;
  1115. } else {
  1116. pipe = PIPE_C;
  1117. phy = DPIO_PHY1;
  1118. }
  1119. /* since ref/cri clock was enabled */
  1120. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1121. vlv_set_power_well(dev_priv, power_well, true);
  1122. /* Poll for phypwrgood signal */
  1123. if (intel_wait_for_register(dev_priv,
  1124. DISPLAY_PHY_STATUS,
  1125. PHY_POWERGOOD(phy),
  1126. PHY_POWERGOOD(phy),
  1127. 1))
  1128. DRM_ERROR("Display PHY %d is not power up\n", phy);
  1129. mutex_lock(&dev_priv->sb_lock);
  1130. /* Enable dynamic power down */
  1131. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  1132. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  1133. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  1134. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  1135. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1136. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  1137. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  1138. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  1139. } else {
  1140. /*
  1141. * Force the non-existing CL2 off. BXT does this
  1142. * too, so maybe it saves some power even though
  1143. * CL2 doesn't exist?
  1144. */
  1145. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1146. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  1147. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  1148. }
  1149. mutex_unlock(&dev_priv->sb_lock);
  1150. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1151. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1152. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1153. phy, dev_priv->chv_phy_control);
  1154. assert_chv_phy_status(dev_priv);
  1155. }
  1156. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1157. struct i915_power_well *power_well)
  1158. {
  1159. enum dpio_phy phy;
  1160. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1161. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1162. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1163. phy = DPIO_PHY0;
  1164. assert_pll_disabled(dev_priv, PIPE_A);
  1165. assert_pll_disabled(dev_priv, PIPE_B);
  1166. } else {
  1167. phy = DPIO_PHY1;
  1168. assert_pll_disabled(dev_priv, PIPE_C);
  1169. }
  1170. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1171. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1172. vlv_set_power_well(dev_priv, power_well, false);
  1173. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1174. phy, dev_priv->chv_phy_control);
  1175. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1176. dev_priv->chv_phy_assert[phy] = true;
  1177. assert_chv_phy_status(dev_priv);
  1178. }
  1179. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1180. enum dpio_channel ch, bool override, unsigned int mask)
  1181. {
  1182. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1183. u32 reg, val, expected, actual;
  1184. /*
  1185. * The BIOS can leave the PHY is some weird state
  1186. * where it doesn't fully power down some parts.
  1187. * Disable the asserts until the PHY has been fully
  1188. * reset (ie. the power well has been disabled at
  1189. * least once).
  1190. */
  1191. if (!dev_priv->chv_phy_assert[phy])
  1192. return;
  1193. if (ch == DPIO_CH0)
  1194. reg = _CHV_CMN_DW0_CH0;
  1195. else
  1196. reg = _CHV_CMN_DW6_CH1;
  1197. mutex_lock(&dev_priv->sb_lock);
  1198. val = vlv_dpio_read(dev_priv, pipe, reg);
  1199. mutex_unlock(&dev_priv->sb_lock);
  1200. /*
  1201. * This assumes !override is only used when the port is disabled.
  1202. * All lanes should power down even without the override when
  1203. * the port is disabled.
  1204. */
  1205. if (!override || mask == 0xf) {
  1206. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1207. /*
  1208. * If CH1 common lane is not active anymore
  1209. * (eg. for pipe B DPLL) the entire channel will
  1210. * shut down, which causes the common lane registers
  1211. * to read as 0. That means we can't actually check
  1212. * the lane power down status bits, but as the entire
  1213. * register reads as 0 it's a good indication that the
  1214. * channel is indeed entirely powered down.
  1215. */
  1216. if (ch == DPIO_CH1 && val == 0)
  1217. expected = 0;
  1218. } else if (mask != 0x0) {
  1219. expected = DPIO_ANYDL_POWERDOWN;
  1220. } else {
  1221. expected = 0;
  1222. }
  1223. if (ch == DPIO_CH0)
  1224. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1225. else
  1226. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1227. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1228. WARN(actual != expected,
  1229. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1230. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1231. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1232. reg, val);
  1233. }
  1234. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1235. enum dpio_channel ch, bool override)
  1236. {
  1237. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1238. bool was_override;
  1239. mutex_lock(&power_domains->lock);
  1240. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1241. if (override == was_override)
  1242. goto out;
  1243. if (override)
  1244. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1245. else
  1246. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1247. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1248. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1249. phy, ch, dev_priv->chv_phy_control);
  1250. assert_chv_phy_status(dev_priv);
  1251. out:
  1252. mutex_unlock(&power_domains->lock);
  1253. return was_override;
  1254. }
  1255. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1256. bool override, unsigned int mask)
  1257. {
  1258. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1259. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1260. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1261. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1262. mutex_lock(&power_domains->lock);
  1263. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1264. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1265. if (override)
  1266. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1267. else
  1268. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1269. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1270. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1271. phy, ch, mask, dev_priv->chv_phy_control);
  1272. assert_chv_phy_status(dev_priv);
  1273. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1274. mutex_unlock(&power_domains->lock);
  1275. }
  1276. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1277. struct i915_power_well *power_well)
  1278. {
  1279. enum pipe pipe = power_well->data;
  1280. bool enabled;
  1281. u32 state, ctrl;
  1282. mutex_lock(&dev_priv->rps.hw_lock);
  1283. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1284. /*
  1285. * We only ever set the power-on and power-gate states, anything
  1286. * else is unexpected.
  1287. */
  1288. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1289. enabled = state == DP_SSS_PWR_ON(pipe);
  1290. /*
  1291. * A transient state at this point would mean some unexpected party
  1292. * is poking at the power controls too.
  1293. */
  1294. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1295. WARN_ON(ctrl << 16 != state);
  1296. mutex_unlock(&dev_priv->rps.hw_lock);
  1297. return enabled;
  1298. }
  1299. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1300. struct i915_power_well *power_well,
  1301. bool enable)
  1302. {
  1303. enum pipe pipe = power_well->data;
  1304. u32 state;
  1305. u32 ctrl;
  1306. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1307. mutex_lock(&dev_priv->rps.hw_lock);
  1308. #define COND \
  1309. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1310. if (COND)
  1311. goto out;
  1312. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1313. ctrl &= ~DP_SSC_MASK(pipe);
  1314. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1315. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1316. if (wait_for(COND, 100))
  1317. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1318. state,
  1319. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1320. #undef COND
  1321. out:
  1322. mutex_unlock(&dev_priv->rps.hw_lock);
  1323. }
  1324. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1325. struct i915_power_well *power_well)
  1326. {
  1327. WARN_ON_ONCE(power_well->data != PIPE_A);
  1328. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1329. }
  1330. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1331. struct i915_power_well *power_well)
  1332. {
  1333. WARN_ON_ONCE(power_well->data != PIPE_A);
  1334. chv_set_pipe_power_well(dev_priv, power_well, true);
  1335. vlv_display_power_well_init(dev_priv);
  1336. }
  1337. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1338. struct i915_power_well *power_well)
  1339. {
  1340. WARN_ON_ONCE(power_well->data != PIPE_A);
  1341. vlv_display_power_well_deinit(dev_priv);
  1342. chv_set_pipe_power_well(dev_priv, power_well, false);
  1343. }
  1344. static void
  1345. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1346. enum intel_display_power_domain domain)
  1347. {
  1348. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1349. struct i915_power_well *power_well;
  1350. int i;
  1351. for_each_power_well(i, power_well, BIT(domain), power_domains)
  1352. intel_power_well_get(dev_priv, power_well);
  1353. power_domains->domain_use_count[domain]++;
  1354. }
  1355. /**
  1356. * intel_display_power_get - grab a power domain reference
  1357. * @dev_priv: i915 device instance
  1358. * @domain: power domain to reference
  1359. *
  1360. * This function grabs a power domain reference for @domain and ensures that the
  1361. * power domain and all its parents are powered up. Therefore users should only
  1362. * grab a reference to the innermost power domain they need.
  1363. *
  1364. * Any power domain reference obtained by this function must have a symmetric
  1365. * call to intel_display_power_put() to release the reference again.
  1366. */
  1367. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1368. enum intel_display_power_domain domain)
  1369. {
  1370. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1371. intel_runtime_pm_get(dev_priv);
  1372. mutex_lock(&power_domains->lock);
  1373. __intel_display_power_get_domain(dev_priv, domain);
  1374. mutex_unlock(&power_domains->lock);
  1375. }
  1376. /**
  1377. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1378. * @dev_priv: i915 device instance
  1379. * @domain: power domain to reference
  1380. *
  1381. * This function grabs a power domain reference for @domain and ensures that the
  1382. * power domain and all its parents are powered up. Therefore users should only
  1383. * grab a reference to the innermost power domain they need.
  1384. *
  1385. * Any power domain reference obtained by this function must have a symmetric
  1386. * call to intel_display_power_put() to release the reference again.
  1387. */
  1388. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1389. enum intel_display_power_domain domain)
  1390. {
  1391. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1392. bool is_enabled;
  1393. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1394. return false;
  1395. mutex_lock(&power_domains->lock);
  1396. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1397. __intel_display_power_get_domain(dev_priv, domain);
  1398. is_enabled = true;
  1399. } else {
  1400. is_enabled = false;
  1401. }
  1402. mutex_unlock(&power_domains->lock);
  1403. if (!is_enabled)
  1404. intel_runtime_pm_put(dev_priv);
  1405. return is_enabled;
  1406. }
  1407. /**
  1408. * intel_display_power_put - release a power domain reference
  1409. * @dev_priv: i915 device instance
  1410. * @domain: power domain to reference
  1411. *
  1412. * This function drops the power domain reference obtained by
  1413. * intel_display_power_get() and might power down the corresponding hardware
  1414. * block right away if this is the last reference.
  1415. */
  1416. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1417. enum intel_display_power_domain domain)
  1418. {
  1419. struct i915_power_domains *power_domains;
  1420. struct i915_power_well *power_well;
  1421. int i;
  1422. power_domains = &dev_priv->power_domains;
  1423. mutex_lock(&power_domains->lock);
  1424. WARN(!power_domains->domain_use_count[domain],
  1425. "Use count on domain %s is already zero\n",
  1426. intel_display_power_domain_str(domain));
  1427. power_domains->domain_use_count[domain]--;
  1428. for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
  1429. intel_power_well_put(dev_priv, power_well);
  1430. mutex_unlock(&power_domains->lock);
  1431. intel_runtime_pm_put(dev_priv);
  1432. }
  1433. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1434. BIT(POWER_DOMAIN_PIPE_B) | \
  1435. BIT(POWER_DOMAIN_PIPE_C) | \
  1436. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1437. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1438. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1439. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1440. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1441. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1442. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1443. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1444. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1445. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1446. BIT(POWER_DOMAIN_VGA) | \
  1447. BIT(POWER_DOMAIN_AUDIO) | \
  1448. BIT(POWER_DOMAIN_INIT))
  1449. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1450. BIT(POWER_DOMAIN_PIPE_B) | \
  1451. BIT(POWER_DOMAIN_PIPE_C) | \
  1452. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1453. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1454. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1455. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1456. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1457. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1458. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1459. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1460. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1461. BIT(POWER_DOMAIN_VGA) | \
  1462. BIT(POWER_DOMAIN_AUDIO) | \
  1463. BIT(POWER_DOMAIN_INIT))
  1464. #define VLV_DISPLAY_POWER_DOMAINS ( \
  1465. BIT(POWER_DOMAIN_PIPE_A) | \
  1466. BIT(POWER_DOMAIN_PIPE_B) | \
  1467. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1468. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1469. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1470. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1471. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1472. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1473. BIT(POWER_DOMAIN_PORT_DSI) | \
  1474. BIT(POWER_DOMAIN_PORT_CRT) | \
  1475. BIT(POWER_DOMAIN_VGA) | \
  1476. BIT(POWER_DOMAIN_AUDIO) | \
  1477. BIT(POWER_DOMAIN_AUX_B) | \
  1478. BIT(POWER_DOMAIN_AUX_C) | \
  1479. BIT(POWER_DOMAIN_GMBUS) | \
  1480. BIT(POWER_DOMAIN_INIT))
  1481. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1482. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1483. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1484. BIT(POWER_DOMAIN_PORT_CRT) | \
  1485. BIT(POWER_DOMAIN_AUX_B) | \
  1486. BIT(POWER_DOMAIN_AUX_C) | \
  1487. BIT(POWER_DOMAIN_INIT))
  1488. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1489. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1490. BIT(POWER_DOMAIN_AUX_B) | \
  1491. BIT(POWER_DOMAIN_INIT))
  1492. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1493. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1494. BIT(POWER_DOMAIN_AUX_B) | \
  1495. BIT(POWER_DOMAIN_INIT))
  1496. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1497. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1498. BIT(POWER_DOMAIN_AUX_C) | \
  1499. BIT(POWER_DOMAIN_INIT))
  1500. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1501. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1502. BIT(POWER_DOMAIN_AUX_C) | \
  1503. BIT(POWER_DOMAIN_INIT))
  1504. #define CHV_DISPLAY_POWER_DOMAINS ( \
  1505. BIT(POWER_DOMAIN_PIPE_A) | \
  1506. BIT(POWER_DOMAIN_PIPE_B) | \
  1507. BIT(POWER_DOMAIN_PIPE_C) | \
  1508. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1509. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1510. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1511. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1512. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1513. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1514. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1515. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1516. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1517. BIT(POWER_DOMAIN_PORT_DSI) | \
  1518. BIT(POWER_DOMAIN_VGA) | \
  1519. BIT(POWER_DOMAIN_AUDIO) | \
  1520. BIT(POWER_DOMAIN_AUX_B) | \
  1521. BIT(POWER_DOMAIN_AUX_C) | \
  1522. BIT(POWER_DOMAIN_AUX_D) | \
  1523. BIT(POWER_DOMAIN_GMBUS) | \
  1524. BIT(POWER_DOMAIN_INIT))
  1525. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1526. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1527. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1528. BIT(POWER_DOMAIN_AUX_B) | \
  1529. BIT(POWER_DOMAIN_AUX_C) | \
  1530. BIT(POWER_DOMAIN_INIT))
  1531. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1532. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1533. BIT(POWER_DOMAIN_AUX_D) | \
  1534. BIT(POWER_DOMAIN_INIT))
  1535. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1536. .sync_hw = i9xx_always_on_power_well_noop,
  1537. .enable = i9xx_always_on_power_well_noop,
  1538. .disable = i9xx_always_on_power_well_noop,
  1539. .is_enabled = i9xx_always_on_power_well_enabled,
  1540. };
  1541. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1542. .sync_hw = chv_pipe_power_well_sync_hw,
  1543. .enable = chv_pipe_power_well_enable,
  1544. .disable = chv_pipe_power_well_disable,
  1545. .is_enabled = chv_pipe_power_well_enabled,
  1546. };
  1547. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1548. .sync_hw = vlv_power_well_sync_hw,
  1549. .enable = chv_dpio_cmn_power_well_enable,
  1550. .disable = chv_dpio_cmn_power_well_disable,
  1551. .is_enabled = vlv_power_well_enabled,
  1552. };
  1553. static struct i915_power_well i9xx_always_on_power_well[] = {
  1554. {
  1555. .name = "always-on",
  1556. .always_on = 1,
  1557. .domains = POWER_DOMAIN_MASK,
  1558. .ops = &i9xx_always_on_power_well_ops,
  1559. },
  1560. };
  1561. static const struct i915_power_well_ops hsw_power_well_ops = {
  1562. .sync_hw = hsw_power_well_sync_hw,
  1563. .enable = hsw_power_well_enable,
  1564. .disable = hsw_power_well_disable,
  1565. .is_enabled = hsw_power_well_enabled,
  1566. };
  1567. static const struct i915_power_well_ops skl_power_well_ops = {
  1568. .sync_hw = skl_power_well_sync_hw,
  1569. .enable = skl_power_well_enable,
  1570. .disable = skl_power_well_disable,
  1571. .is_enabled = skl_power_well_enabled,
  1572. };
  1573. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1574. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1575. .enable = gen9_dc_off_power_well_enable,
  1576. .disable = gen9_dc_off_power_well_disable,
  1577. .is_enabled = gen9_dc_off_power_well_enabled,
  1578. };
  1579. static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
  1580. .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
  1581. .enable = bxt_dpio_cmn_power_well_enable,
  1582. .disable = bxt_dpio_cmn_power_well_disable,
  1583. .is_enabled = bxt_dpio_cmn_power_well_enabled,
  1584. };
  1585. static struct i915_power_well hsw_power_wells[] = {
  1586. {
  1587. .name = "always-on",
  1588. .always_on = 1,
  1589. .domains = POWER_DOMAIN_MASK,
  1590. .ops = &i9xx_always_on_power_well_ops,
  1591. },
  1592. {
  1593. .name = "display",
  1594. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1595. .ops = &hsw_power_well_ops,
  1596. },
  1597. };
  1598. static struct i915_power_well bdw_power_wells[] = {
  1599. {
  1600. .name = "always-on",
  1601. .always_on = 1,
  1602. .domains = POWER_DOMAIN_MASK,
  1603. .ops = &i9xx_always_on_power_well_ops,
  1604. },
  1605. {
  1606. .name = "display",
  1607. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1608. .ops = &hsw_power_well_ops,
  1609. },
  1610. };
  1611. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1612. .sync_hw = vlv_power_well_sync_hw,
  1613. .enable = vlv_display_power_well_enable,
  1614. .disable = vlv_display_power_well_disable,
  1615. .is_enabled = vlv_power_well_enabled,
  1616. };
  1617. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1618. .sync_hw = vlv_power_well_sync_hw,
  1619. .enable = vlv_dpio_cmn_power_well_enable,
  1620. .disable = vlv_dpio_cmn_power_well_disable,
  1621. .is_enabled = vlv_power_well_enabled,
  1622. };
  1623. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1624. .sync_hw = vlv_power_well_sync_hw,
  1625. .enable = vlv_power_well_enable,
  1626. .disable = vlv_power_well_disable,
  1627. .is_enabled = vlv_power_well_enabled,
  1628. };
  1629. static struct i915_power_well vlv_power_wells[] = {
  1630. {
  1631. .name = "always-on",
  1632. .always_on = 1,
  1633. .domains = POWER_DOMAIN_MASK,
  1634. .ops = &i9xx_always_on_power_well_ops,
  1635. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1636. },
  1637. {
  1638. .name = "display",
  1639. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1640. .data = PUNIT_POWER_WELL_DISP2D,
  1641. .ops = &vlv_display_power_well_ops,
  1642. },
  1643. {
  1644. .name = "dpio-tx-b-01",
  1645. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1646. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1647. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1648. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1649. .ops = &vlv_dpio_power_well_ops,
  1650. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1651. },
  1652. {
  1653. .name = "dpio-tx-b-23",
  1654. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1655. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1656. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1657. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1658. .ops = &vlv_dpio_power_well_ops,
  1659. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1660. },
  1661. {
  1662. .name = "dpio-tx-c-01",
  1663. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1664. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1665. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1666. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1667. .ops = &vlv_dpio_power_well_ops,
  1668. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1669. },
  1670. {
  1671. .name = "dpio-tx-c-23",
  1672. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1673. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1674. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1675. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1676. .ops = &vlv_dpio_power_well_ops,
  1677. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1678. },
  1679. {
  1680. .name = "dpio-common",
  1681. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1682. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1683. .ops = &vlv_dpio_cmn_power_well_ops,
  1684. },
  1685. };
  1686. static struct i915_power_well chv_power_wells[] = {
  1687. {
  1688. .name = "always-on",
  1689. .always_on = 1,
  1690. .domains = POWER_DOMAIN_MASK,
  1691. .ops = &i9xx_always_on_power_well_ops,
  1692. },
  1693. {
  1694. .name = "display",
  1695. /*
  1696. * Pipe A power well is the new disp2d well. Pipe B and C
  1697. * power wells don't actually exist. Pipe A power well is
  1698. * required for any pipe to work.
  1699. */
  1700. .domains = CHV_DISPLAY_POWER_DOMAINS,
  1701. .data = PIPE_A,
  1702. .ops = &chv_pipe_power_well_ops,
  1703. },
  1704. {
  1705. .name = "dpio-common-bc",
  1706. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1707. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1708. .ops = &chv_dpio_cmn_power_well_ops,
  1709. },
  1710. {
  1711. .name = "dpio-common-d",
  1712. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1713. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1714. .ops = &chv_dpio_cmn_power_well_ops,
  1715. },
  1716. };
  1717. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1718. int power_well_id)
  1719. {
  1720. struct i915_power_well *power_well;
  1721. bool ret;
  1722. power_well = lookup_power_well(dev_priv, power_well_id);
  1723. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1724. return ret;
  1725. }
  1726. static struct i915_power_well skl_power_wells[] = {
  1727. {
  1728. .name = "always-on",
  1729. .always_on = 1,
  1730. .domains = POWER_DOMAIN_MASK,
  1731. .ops = &i9xx_always_on_power_well_ops,
  1732. .data = SKL_DISP_PW_ALWAYS_ON,
  1733. },
  1734. {
  1735. .name = "power well 1",
  1736. /* Handled by the DMC firmware */
  1737. .domains = 0,
  1738. .ops = &skl_power_well_ops,
  1739. .data = SKL_DISP_PW_1,
  1740. },
  1741. {
  1742. .name = "MISC IO power well",
  1743. /* Handled by the DMC firmware */
  1744. .domains = 0,
  1745. .ops = &skl_power_well_ops,
  1746. .data = SKL_DISP_PW_MISC_IO,
  1747. },
  1748. {
  1749. .name = "DC off",
  1750. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1751. .ops = &gen9_dc_off_power_well_ops,
  1752. .data = SKL_DISP_PW_DC_OFF,
  1753. },
  1754. {
  1755. .name = "power well 2",
  1756. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1757. .ops = &skl_power_well_ops,
  1758. .data = SKL_DISP_PW_2,
  1759. },
  1760. {
  1761. .name = "DDI A/E power well",
  1762. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1763. .ops = &skl_power_well_ops,
  1764. .data = SKL_DISP_PW_DDI_A_E,
  1765. },
  1766. {
  1767. .name = "DDI B power well",
  1768. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1769. .ops = &skl_power_well_ops,
  1770. .data = SKL_DISP_PW_DDI_B,
  1771. },
  1772. {
  1773. .name = "DDI C power well",
  1774. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1775. .ops = &skl_power_well_ops,
  1776. .data = SKL_DISP_PW_DDI_C,
  1777. },
  1778. {
  1779. .name = "DDI D power well",
  1780. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1781. .ops = &skl_power_well_ops,
  1782. .data = SKL_DISP_PW_DDI_D,
  1783. },
  1784. };
  1785. static struct i915_power_well bxt_power_wells[] = {
  1786. {
  1787. .name = "always-on",
  1788. .always_on = 1,
  1789. .domains = POWER_DOMAIN_MASK,
  1790. .ops = &i9xx_always_on_power_well_ops,
  1791. },
  1792. {
  1793. .name = "power well 1",
  1794. .domains = 0,
  1795. .ops = &skl_power_well_ops,
  1796. .data = SKL_DISP_PW_1,
  1797. },
  1798. {
  1799. .name = "DC off",
  1800. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1801. .ops = &gen9_dc_off_power_well_ops,
  1802. .data = SKL_DISP_PW_DC_OFF,
  1803. },
  1804. {
  1805. .name = "power well 2",
  1806. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1807. .ops = &skl_power_well_ops,
  1808. .data = SKL_DISP_PW_2,
  1809. },
  1810. {
  1811. .name = "dpio-common-a",
  1812. .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
  1813. .ops = &bxt_dpio_cmn_power_well_ops,
  1814. .data = BXT_DPIO_CMN_A,
  1815. },
  1816. {
  1817. .name = "dpio-common-bc",
  1818. .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
  1819. .ops = &bxt_dpio_cmn_power_well_ops,
  1820. .data = BXT_DPIO_CMN_BC,
  1821. },
  1822. };
  1823. static int
  1824. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1825. int disable_power_well)
  1826. {
  1827. if (disable_power_well >= 0)
  1828. return !!disable_power_well;
  1829. return 1;
  1830. }
  1831. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1832. int enable_dc)
  1833. {
  1834. uint32_t mask;
  1835. int requested_dc;
  1836. int max_dc;
  1837. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1838. max_dc = 2;
  1839. mask = 0;
  1840. } else if (IS_BROXTON(dev_priv)) {
  1841. max_dc = 1;
  1842. /*
  1843. * DC9 has a separate HW flow from the rest of the DC states,
  1844. * not depending on the DMC firmware. It's needed by system
  1845. * suspend/resume, so allow it unconditionally.
  1846. */
  1847. mask = DC_STATE_EN_DC9;
  1848. } else {
  1849. max_dc = 0;
  1850. mask = 0;
  1851. }
  1852. if (!i915.disable_power_well)
  1853. max_dc = 0;
  1854. if (enable_dc >= 0 && enable_dc <= max_dc) {
  1855. requested_dc = enable_dc;
  1856. } else if (enable_dc == -1) {
  1857. requested_dc = max_dc;
  1858. } else if (enable_dc > max_dc && enable_dc <= 2) {
  1859. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  1860. enable_dc, max_dc);
  1861. requested_dc = max_dc;
  1862. } else {
  1863. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  1864. requested_dc = max_dc;
  1865. }
  1866. if (requested_dc > 1)
  1867. mask |= DC_STATE_EN_UPTO_DC6;
  1868. if (requested_dc > 0)
  1869. mask |= DC_STATE_EN_UPTO_DC5;
  1870. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  1871. return mask;
  1872. }
  1873. #define set_power_wells(power_domains, __power_wells) ({ \
  1874. (power_domains)->power_wells = (__power_wells); \
  1875. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1876. })
  1877. /**
  1878. * intel_power_domains_init - initializes the power domain structures
  1879. * @dev_priv: i915 device instance
  1880. *
  1881. * Initializes the power domain structures for @dev_priv depending upon the
  1882. * supported platform.
  1883. */
  1884. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1885. {
  1886. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1887. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  1888. i915.disable_power_well);
  1889. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  1890. i915.enable_dc);
  1891. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  1892. mutex_init(&power_domains->lock);
  1893. /*
  1894. * The enabling order will be from lower to higher indexed wells,
  1895. * the disabling order is reversed.
  1896. */
  1897. if (IS_HASWELL(dev_priv)) {
  1898. set_power_wells(power_domains, hsw_power_wells);
  1899. } else if (IS_BROADWELL(dev_priv)) {
  1900. set_power_wells(power_domains, bdw_power_wells);
  1901. } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1902. set_power_wells(power_domains, skl_power_wells);
  1903. } else if (IS_BROXTON(dev_priv)) {
  1904. set_power_wells(power_domains, bxt_power_wells);
  1905. } else if (IS_CHERRYVIEW(dev_priv)) {
  1906. set_power_wells(power_domains, chv_power_wells);
  1907. } else if (IS_VALLEYVIEW(dev_priv)) {
  1908. set_power_wells(power_domains, vlv_power_wells);
  1909. } else {
  1910. set_power_wells(power_domains, i9xx_always_on_power_well);
  1911. }
  1912. return 0;
  1913. }
  1914. /**
  1915. * intel_power_domains_fini - finalizes the power domain structures
  1916. * @dev_priv: i915 device instance
  1917. *
  1918. * Finalizes the power domain structures for @dev_priv depending upon the
  1919. * supported platform. This function also disables runtime pm and ensures that
  1920. * the device stays powered up so that the driver can be reloaded.
  1921. */
  1922. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1923. {
  1924. struct device *device = &dev_priv->dev->pdev->dev;
  1925. /*
  1926. * The i915.ko module is still not prepared to be loaded when
  1927. * the power well is not enabled, so just enable it in case
  1928. * we're going to unload/reload.
  1929. * The following also reacquires the RPM reference the core passed
  1930. * to the driver during loading, which is dropped in
  1931. * intel_runtime_pm_enable(). We have to hand back the control of the
  1932. * device to the core with this reference held.
  1933. */
  1934. intel_display_set_init_power(dev_priv, true);
  1935. /* Remove the refcount we took to keep power well support disabled. */
  1936. if (!i915.disable_power_well)
  1937. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1938. /*
  1939. * Remove the refcount we took in intel_runtime_pm_enable() in case
  1940. * the platform doesn't support runtime PM.
  1941. */
  1942. if (!HAS_RUNTIME_PM(dev_priv))
  1943. pm_runtime_put(device);
  1944. }
  1945. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1946. {
  1947. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1948. struct i915_power_well *power_well;
  1949. int i;
  1950. mutex_lock(&power_domains->lock);
  1951. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1952. power_well->ops->sync_hw(dev_priv, power_well);
  1953. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1954. power_well);
  1955. }
  1956. mutex_unlock(&power_domains->lock);
  1957. }
  1958. static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
  1959. {
  1960. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
  1961. POSTING_READ(DBUF_CTL);
  1962. udelay(10);
  1963. if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
  1964. DRM_ERROR("DBuf power enable timeout\n");
  1965. }
  1966. static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
  1967. {
  1968. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
  1969. POSTING_READ(DBUF_CTL);
  1970. udelay(10);
  1971. if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
  1972. DRM_ERROR("DBuf power disable timeout!\n");
  1973. }
  1974. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1975. bool resume)
  1976. {
  1977. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1978. struct i915_power_well *well;
  1979. uint32_t val;
  1980. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1981. /* enable PCH reset handshake */
  1982. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1983. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1984. /* enable PG1 and Misc I/O */
  1985. mutex_lock(&power_domains->lock);
  1986. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1987. intel_power_well_enable(dev_priv, well);
  1988. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1989. intel_power_well_enable(dev_priv, well);
  1990. mutex_unlock(&power_domains->lock);
  1991. skl_init_cdclk(dev_priv);
  1992. gen9_dbuf_enable(dev_priv);
  1993. if (resume && dev_priv->csr.dmc_payload)
  1994. intel_csr_load_program(dev_priv);
  1995. }
  1996. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  1997. {
  1998. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1999. struct i915_power_well *well;
  2000. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2001. gen9_dbuf_disable(dev_priv);
  2002. skl_uninit_cdclk(dev_priv);
  2003. /* The spec doesn't call for removing the reset handshake flag */
  2004. /* disable PG1 and Misc I/O */
  2005. mutex_lock(&power_domains->lock);
  2006. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  2007. intel_power_well_disable(dev_priv, well);
  2008. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2009. intel_power_well_disable(dev_priv, well);
  2010. mutex_unlock(&power_domains->lock);
  2011. }
  2012. void bxt_display_core_init(struct drm_i915_private *dev_priv,
  2013. bool resume)
  2014. {
  2015. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2016. struct i915_power_well *well;
  2017. uint32_t val;
  2018. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2019. /*
  2020. * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
  2021. * or else the reset will hang because there is no PCH to respond.
  2022. * Move the handshake programming to initialization sequence.
  2023. * Previously was left up to BIOS.
  2024. */
  2025. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  2026. val &= ~RESET_PCH_HANDSHAKE_ENABLE;
  2027. I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
  2028. /* Enable PG1 */
  2029. mutex_lock(&power_domains->lock);
  2030. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2031. intel_power_well_enable(dev_priv, well);
  2032. mutex_unlock(&power_domains->lock);
  2033. bxt_init_cdclk(dev_priv);
  2034. gen9_dbuf_enable(dev_priv);
  2035. if (resume && dev_priv->csr.dmc_payload)
  2036. intel_csr_load_program(dev_priv);
  2037. }
  2038. void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
  2039. {
  2040. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2041. struct i915_power_well *well;
  2042. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2043. gen9_dbuf_disable(dev_priv);
  2044. bxt_uninit_cdclk(dev_priv);
  2045. /* The spec doesn't call for removing the reset handshake flag */
  2046. /* Disable PG1 */
  2047. mutex_lock(&power_domains->lock);
  2048. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2049. intel_power_well_disable(dev_priv, well);
  2050. mutex_unlock(&power_domains->lock);
  2051. }
  2052. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  2053. {
  2054. struct i915_power_well *cmn_bc =
  2055. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2056. struct i915_power_well *cmn_d =
  2057. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  2058. /*
  2059. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  2060. * workaround never ever read DISPLAY_PHY_CONTROL, and
  2061. * instead maintain a shadow copy ourselves. Use the actual
  2062. * power well state and lane status to reconstruct the
  2063. * expected initial value.
  2064. */
  2065. dev_priv->chv_phy_control =
  2066. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  2067. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  2068. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  2069. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  2070. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  2071. /*
  2072. * If all lanes are disabled we leave the override disabled
  2073. * with all power down bits cleared to match the state we
  2074. * would use after disabling the port. Otherwise enable the
  2075. * override and set the lane powerdown bits accding to the
  2076. * current lane status.
  2077. */
  2078. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  2079. uint32_t status = I915_READ(DPLL(PIPE_A));
  2080. unsigned int mask;
  2081. mask = status & DPLL_PORTB_READY_MASK;
  2082. if (mask == 0xf)
  2083. mask = 0x0;
  2084. else
  2085. dev_priv->chv_phy_control |=
  2086. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  2087. dev_priv->chv_phy_control |=
  2088. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  2089. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  2090. if (mask == 0xf)
  2091. mask = 0x0;
  2092. else
  2093. dev_priv->chv_phy_control |=
  2094. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  2095. dev_priv->chv_phy_control |=
  2096. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  2097. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  2098. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  2099. } else {
  2100. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  2101. }
  2102. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  2103. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  2104. unsigned int mask;
  2105. mask = status & DPLL_PORTD_READY_MASK;
  2106. if (mask == 0xf)
  2107. mask = 0x0;
  2108. else
  2109. dev_priv->chv_phy_control |=
  2110. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  2111. dev_priv->chv_phy_control |=
  2112. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  2113. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  2114. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  2115. } else {
  2116. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  2117. }
  2118. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  2119. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  2120. dev_priv->chv_phy_control);
  2121. }
  2122. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  2123. {
  2124. struct i915_power_well *cmn =
  2125. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2126. struct i915_power_well *disp2d =
  2127. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  2128. /* If the display might be already active skip this */
  2129. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  2130. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  2131. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  2132. return;
  2133. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  2134. /* cmnlane needs DPLL registers */
  2135. disp2d->ops->enable(dev_priv, disp2d);
  2136. /*
  2137. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  2138. * Need to assert and de-assert PHY SB reset by gating the
  2139. * common lane power, then un-gating it.
  2140. * Simply ungating isn't enough to reset the PHY enough to get
  2141. * ports and lanes running.
  2142. */
  2143. cmn->ops->disable(dev_priv, cmn);
  2144. }
  2145. /**
  2146. * intel_power_domains_init_hw - initialize hardware power domain state
  2147. * @dev_priv: i915 device instance
  2148. * @resume: Called from resume code paths or not
  2149. *
  2150. * This function initializes the hardware power domain state and enables all
  2151. * power domains using intel_display_set_init_power().
  2152. */
  2153. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  2154. {
  2155. struct drm_device *dev = dev_priv->dev;
  2156. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2157. power_domains->initializing = true;
  2158. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  2159. skl_display_core_init(dev_priv, resume);
  2160. } else if (IS_BROXTON(dev)) {
  2161. bxt_display_core_init(dev_priv, resume);
  2162. } else if (IS_CHERRYVIEW(dev)) {
  2163. mutex_lock(&power_domains->lock);
  2164. chv_phy_control_init(dev_priv);
  2165. mutex_unlock(&power_domains->lock);
  2166. } else if (IS_VALLEYVIEW(dev)) {
  2167. mutex_lock(&power_domains->lock);
  2168. vlv_cmnlane_wa(dev_priv);
  2169. mutex_unlock(&power_domains->lock);
  2170. }
  2171. /* For now, we need the power well to be always enabled. */
  2172. intel_display_set_init_power(dev_priv, true);
  2173. /* Disable power support if the user asked so. */
  2174. if (!i915.disable_power_well)
  2175. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  2176. intel_power_domains_sync_hw(dev_priv);
  2177. power_domains->initializing = false;
  2178. }
  2179. /**
  2180. * intel_power_domains_suspend - suspend power domain state
  2181. * @dev_priv: i915 device instance
  2182. *
  2183. * This function prepares the hardware power domain state before entering
  2184. * system suspend. It must be paired with intel_power_domains_init_hw().
  2185. */
  2186. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  2187. {
  2188. /*
  2189. * Even if power well support was disabled we still want to disable
  2190. * power wells while we are system suspended.
  2191. */
  2192. if (!i915.disable_power_well)
  2193. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2194. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  2195. skl_display_core_uninit(dev_priv);
  2196. else if (IS_BROXTON(dev_priv))
  2197. bxt_display_core_uninit(dev_priv);
  2198. }
  2199. /**
  2200. * intel_runtime_pm_get - grab a runtime pm reference
  2201. * @dev_priv: i915 device instance
  2202. *
  2203. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2204. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  2205. *
  2206. * Any runtime pm reference obtained by this function must have a symmetric
  2207. * call to intel_runtime_pm_put() to release the reference again.
  2208. */
  2209. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  2210. {
  2211. struct drm_device *dev = dev_priv->dev;
  2212. struct device *device = &dev->pdev->dev;
  2213. pm_runtime_get_sync(device);
  2214. atomic_inc(&dev_priv->pm.wakeref_count);
  2215. assert_rpm_wakelock_held(dev_priv);
  2216. }
  2217. /**
  2218. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  2219. * @dev_priv: i915 device instance
  2220. *
  2221. * This function grabs a device-level runtime pm reference if the device is
  2222. * already in use and ensures that it is powered up.
  2223. *
  2224. * Any runtime pm reference obtained by this function must have a symmetric
  2225. * call to intel_runtime_pm_put() to release the reference again.
  2226. */
  2227. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  2228. {
  2229. struct drm_device *dev = dev_priv->dev;
  2230. struct device *device = &dev->pdev->dev;
  2231. if (IS_ENABLED(CONFIG_PM)) {
  2232. int ret = pm_runtime_get_if_in_use(device);
  2233. /*
  2234. * In cases runtime PM is disabled by the RPM core and we get
  2235. * an -EINVAL return value we are not supposed to call this
  2236. * function, since the power state is undefined. This applies
  2237. * atm to the late/early system suspend/resume handlers.
  2238. */
  2239. WARN_ON_ONCE(ret < 0);
  2240. if (ret <= 0)
  2241. return false;
  2242. }
  2243. atomic_inc(&dev_priv->pm.wakeref_count);
  2244. assert_rpm_wakelock_held(dev_priv);
  2245. return true;
  2246. }
  2247. /**
  2248. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  2249. * @dev_priv: i915 device instance
  2250. *
  2251. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2252. * code to ensure the GTT or GT is on).
  2253. *
  2254. * It will _not_ power up the device but instead only check that it's powered
  2255. * on. Therefore it is only valid to call this functions from contexts where
  2256. * the device is known to be powered up and where trying to power it up would
  2257. * result in hilarity and deadlocks. That pretty much means only the system
  2258. * suspend/resume code where this is used to grab runtime pm references for
  2259. * delayed setup down in work items.
  2260. *
  2261. * Any runtime pm reference obtained by this function must have a symmetric
  2262. * call to intel_runtime_pm_put() to release the reference again.
  2263. */
  2264. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2265. {
  2266. struct drm_device *dev = dev_priv->dev;
  2267. struct device *device = &dev->pdev->dev;
  2268. assert_rpm_wakelock_held(dev_priv);
  2269. pm_runtime_get_noresume(device);
  2270. atomic_inc(&dev_priv->pm.wakeref_count);
  2271. }
  2272. /**
  2273. * intel_runtime_pm_put - release a runtime pm reference
  2274. * @dev_priv: i915 device instance
  2275. *
  2276. * This function drops the device-level runtime pm reference obtained by
  2277. * intel_runtime_pm_get() and might power down the corresponding
  2278. * hardware block right away if this is the last reference.
  2279. */
  2280. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2281. {
  2282. struct drm_device *dev = dev_priv->dev;
  2283. struct device *device = &dev->pdev->dev;
  2284. assert_rpm_wakelock_held(dev_priv);
  2285. if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
  2286. atomic_inc(&dev_priv->pm.atomic_seq);
  2287. pm_runtime_mark_last_busy(device);
  2288. pm_runtime_put_autosuspend(device);
  2289. }
  2290. /**
  2291. * intel_runtime_pm_enable - enable runtime pm
  2292. * @dev_priv: i915 device instance
  2293. *
  2294. * This function enables runtime pm at the end of the driver load sequence.
  2295. *
  2296. * Note that this function does currently not enable runtime pm for the
  2297. * subordinate display power domains. That is only done on the first modeset
  2298. * using intel_display_set_init_power().
  2299. */
  2300. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2301. {
  2302. struct drm_device *dev = dev_priv->dev;
  2303. struct device *device = &dev->pdev->dev;
  2304. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  2305. pm_runtime_mark_last_busy(device);
  2306. /*
  2307. * Take a permanent reference to disable the RPM functionality and drop
  2308. * it only when unloading the driver. Use the low level get/put helpers,
  2309. * so the driver's own RPM reference tracking asserts also work on
  2310. * platforms without RPM support.
  2311. */
  2312. if (!HAS_RUNTIME_PM(dev)) {
  2313. pm_runtime_dont_use_autosuspend(device);
  2314. pm_runtime_get_sync(device);
  2315. } else {
  2316. pm_runtime_use_autosuspend(device);
  2317. }
  2318. /*
  2319. * The core calls the driver load handler with an RPM reference held.
  2320. * We drop that here and will reacquire it during unloading in
  2321. * intel_power_domains_fini().
  2322. */
  2323. pm_runtime_put_autosuspend(device);
  2324. }