pci-common.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (phb == NULL)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = slab_is_available();
  69. #ifdef CONFIG_PPC64
  70. if (dev) {
  71. int nid = of_node_to_nid(dev);
  72. if (nid < 0 || !node_online(nid))
  73. nid = -1;
  74. PHB_SET_NODE(phb, nid);
  75. }
  76. #endif
  77. return phb;
  78. }
  79. EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
  80. void pcibios_free_controller(struct pci_controller *phb)
  81. {
  82. spin_lock(&hose_spinlock);
  83. list_del(&phb->list_node);
  84. spin_unlock(&hose_spinlock);
  85. if (phb->is_dynamic)
  86. kfree(phb);
  87. }
  88. /*
  89. * The function is used to return the minimal alignment
  90. * for memory or I/O windows of the associated P2P bridge.
  91. * By default, 4KiB alignment for I/O windows and 1MiB for
  92. * memory windows.
  93. */
  94. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  95. unsigned long type)
  96. {
  97. struct pci_controller *phb = pci_bus_to_host(bus);
  98. if (phb->controller_ops.window_alignment)
  99. return phb->controller_ops.window_alignment(bus, type);
  100. /*
  101. * PCI core will figure out the default
  102. * alignment: 4KiB for I/O and 1MiB for
  103. * memory window.
  104. */
  105. return 1;
  106. }
  107. void pcibios_reset_secondary_bus(struct pci_dev *dev)
  108. {
  109. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  110. if (phb->controller_ops.reset_secondary_bus) {
  111. phb->controller_ops.reset_secondary_bus(dev);
  112. return;
  113. }
  114. pci_reset_secondary_bus(dev);
  115. }
  116. #ifdef CONFIG_PCI_IOV
  117. resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
  118. {
  119. if (ppc_md.pcibios_iov_resource_alignment)
  120. return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
  121. return pci_iov_resource_size(pdev, resno);
  122. }
  123. #endif /* CONFIG_PCI_IOV */
  124. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  125. {
  126. #ifdef CONFIG_PPC64
  127. return hose->pci_io_size;
  128. #else
  129. return resource_size(&hose->io_resource);
  130. #endif
  131. }
  132. int pcibios_vaddr_is_ioport(void __iomem *address)
  133. {
  134. int ret = 0;
  135. struct pci_controller *hose;
  136. resource_size_t size;
  137. spin_lock(&hose_spinlock);
  138. list_for_each_entry(hose, &hose_list, list_node) {
  139. size = pcibios_io_size(hose);
  140. if (address >= hose->io_base_virt &&
  141. address < (hose->io_base_virt + size)) {
  142. ret = 1;
  143. break;
  144. }
  145. }
  146. spin_unlock(&hose_spinlock);
  147. return ret;
  148. }
  149. unsigned long pci_address_to_pio(phys_addr_t address)
  150. {
  151. struct pci_controller *hose;
  152. resource_size_t size;
  153. unsigned long ret = ~0;
  154. spin_lock(&hose_spinlock);
  155. list_for_each_entry(hose, &hose_list, list_node) {
  156. size = pcibios_io_size(hose);
  157. if (address >= hose->io_base_phys &&
  158. address < (hose->io_base_phys + size)) {
  159. unsigned long base =
  160. (unsigned long)hose->io_base_virt - _IO_BASE;
  161. ret = base + (address - hose->io_base_phys);
  162. break;
  163. }
  164. }
  165. spin_unlock(&hose_spinlock);
  166. return ret;
  167. }
  168. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  169. /*
  170. * Return the domain number for this bus.
  171. */
  172. int pci_domain_nr(struct pci_bus *bus)
  173. {
  174. struct pci_controller *hose = pci_bus_to_host(bus);
  175. return hose->global_number;
  176. }
  177. EXPORT_SYMBOL(pci_domain_nr);
  178. /* This routine is meant to be used early during boot, when the
  179. * PCI bus numbers have not yet been assigned, and you need to
  180. * issue PCI config cycles to an OF device.
  181. * It could also be used to "fix" RTAS config cycles if you want
  182. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  183. * config cycles.
  184. */
  185. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  186. {
  187. while(node) {
  188. struct pci_controller *hose, *tmp;
  189. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  190. if (hose->dn == node)
  191. return hose;
  192. node = node->parent;
  193. }
  194. return NULL;
  195. }
  196. /*
  197. * Reads the interrupt pin to determine if interrupt is use by card.
  198. * If the interrupt is used, then gets the interrupt line from the
  199. * openfirmware and sets it in the pci_dev and pci_config line.
  200. */
  201. static int pci_read_irq_line(struct pci_dev *pci_dev)
  202. {
  203. struct of_phandle_args oirq;
  204. unsigned int virq;
  205. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  206. #ifdef DEBUG
  207. memset(&oirq, 0xff, sizeof(oirq));
  208. #endif
  209. /* Try to get a mapping from the device-tree */
  210. if (of_irq_parse_pci(pci_dev, &oirq)) {
  211. u8 line, pin;
  212. /* If that fails, lets fallback to what is in the config
  213. * space and map that through the default controller. We
  214. * also set the type to level low since that's what PCI
  215. * interrupts are. If your platform does differently, then
  216. * either provide a proper interrupt tree or don't use this
  217. * function.
  218. */
  219. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  220. return -1;
  221. if (pin == 0)
  222. return -1;
  223. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  224. line == 0xff || line == 0) {
  225. return -1;
  226. }
  227. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  228. line, pin);
  229. virq = irq_create_mapping(NULL, line);
  230. if (virq != NO_IRQ)
  231. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  232. } else {
  233. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  234. oirq.args_count, oirq.args[0], oirq.args[1],
  235. of_node_full_name(oirq.np));
  236. virq = irq_create_of_mapping(&oirq);
  237. }
  238. if(virq == NO_IRQ) {
  239. pr_debug(" Failed to map !\n");
  240. return -1;
  241. }
  242. pr_debug(" Mapped to linux irq %d\n", virq);
  243. pci_dev->irq = virq;
  244. return 0;
  245. }
  246. /*
  247. * Platform support for /proc/bus/pci/X/Y mmap()s,
  248. * modelled on the sparc64 implementation by Dave Miller.
  249. * -- paulus.
  250. */
  251. /*
  252. * Adjust vm_pgoff of VMA such that it is the physical page offset
  253. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  254. *
  255. * Basically, the user finds the base address for his device which he wishes
  256. * to mmap. They read the 32-bit value from the config space base register,
  257. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  258. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  259. *
  260. * Returns negative error code on failure, zero on success.
  261. */
  262. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  263. resource_size_t *offset,
  264. enum pci_mmap_state mmap_state)
  265. {
  266. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  267. unsigned long io_offset = 0;
  268. int i, res_bit;
  269. if (hose == NULL)
  270. return NULL; /* should never happen */
  271. /* If memory, add on the PCI bridge address offset */
  272. if (mmap_state == pci_mmap_mem) {
  273. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  274. *offset += hose->pci_mem_offset;
  275. #endif
  276. res_bit = IORESOURCE_MEM;
  277. } else {
  278. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  279. *offset += io_offset;
  280. res_bit = IORESOURCE_IO;
  281. }
  282. /*
  283. * Check that the offset requested corresponds to one of the
  284. * resources of the device.
  285. */
  286. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  287. struct resource *rp = &dev->resource[i];
  288. int flags = rp->flags;
  289. /* treat ROM as memory (should be already) */
  290. if (i == PCI_ROM_RESOURCE)
  291. flags |= IORESOURCE_MEM;
  292. /* Active and same type? */
  293. if ((flags & res_bit) == 0)
  294. continue;
  295. /* In the range of this resource? */
  296. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  297. continue;
  298. /* found it! construct the final physical address */
  299. if (mmap_state == pci_mmap_io)
  300. *offset += hose->io_base_phys - io_offset;
  301. return rp;
  302. }
  303. return NULL;
  304. }
  305. /*
  306. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  307. * device mapping.
  308. */
  309. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  310. pgprot_t protection,
  311. enum pci_mmap_state mmap_state,
  312. int write_combine)
  313. {
  314. /* Write combine is always 0 on non-memory space mappings. On
  315. * memory space, if the user didn't pass 1, we check for a
  316. * "prefetchable" resource. This is a bit hackish, but we use
  317. * this to workaround the inability of /sysfs to provide a write
  318. * combine bit
  319. */
  320. if (mmap_state != pci_mmap_mem)
  321. write_combine = 0;
  322. else if (write_combine == 0) {
  323. if (rp->flags & IORESOURCE_PREFETCH)
  324. write_combine = 1;
  325. }
  326. /* XXX would be nice to have a way to ask for write-through */
  327. if (write_combine)
  328. return pgprot_noncached_wc(protection);
  329. else
  330. return pgprot_noncached(protection);
  331. }
  332. /*
  333. * This one is used by /dev/mem and fbdev who have no clue about the
  334. * PCI device, it tries to find the PCI device first and calls the
  335. * above routine
  336. */
  337. pgprot_t pci_phys_mem_access_prot(struct file *file,
  338. unsigned long pfn,
  339. unsigned long size,
  340. pgprot_t prot)
  341. {
  342. struct pci_dev *pdev = NULL;
  343. struct resource *found = NULL;
  344. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  345. int i;
  346. if (page_is_ram(pfn))
  347. return prot;
  348. prot = pgprot_noncached(prot);
  349. for_each_pci_dev(pdev) {
  350. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  351. struct resource *rp = &pdev->resource[i];
  352. int flags = rp->flags;
  353. /* Active and same type? */
  354. if ((flags & IORESOURCE_MEM) == 0)
  355. continue;
  356. /* In the range of this resource? */
  357. if (offset < (rp->start & PAGE_MASK) ||
  358. offset > rp->end)
  359. continue;
  360. found = rp;
  361. break;
  362. }
  363. if (found)
  364. break;
  365. }
  366. if (found) {
  367. if (found->flags & IORESOURCE_PREFETCH)
  368. prot = pgprot_noncached_wc(prot);
  369. pci_dev_put(pdev);
  370. }
  371. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  372. (unsigned long long)offset, pgprot_val(prot));
  373. return prot;
  374. }
  375. /*
  376. * Perform the actual remap of the pages for a PCI device mapping, as
  377. * appropriate for this architecture. The region in the process to map
  378. * is described by vm_start and vm_end members of VMA, the base physical
  379. * address is found in vm_pgoff.
  380. * The pci device structure is provided so that architectures may make mapping
  381. * decisions on a per-device or per-bus basis.
  382. *
  383. * Returns a negative error code on failure, zero on success.
  384. */
  385. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  386. enum pci_mmap_state mmap_state, int write_combine)
  387. {
  388. resource_size_t offset =
  389. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  390. struct resource *rp;
  391. int ret;
  392. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  393. if (rp == NULL)
  394. return -EINVAL;
  395. vma->vm_pgoff = offset >> PAGE_SHIFT;
  396. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  397. vma->vm_page_prot,
  398. mmap_state, write_combine);
  399. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  400. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  401. return ret;
  402. }
  403. /* This provides legacy IO read access on a bus */
  404. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  405. {
  406. unsigned long offset;
  407. struct pci_controller *hose = pci_bus_to_host(bus);
  408. struct resource *rp = &hose->io_resource;
  409. void __iomem *addr;
  410. /* Check if port can be supported by that bus. We only check
  411. * the ranges of the PHB though, not the bus itself as the rules
  412. * for forwarding legacy cycles down bridges are not our problem
  413. * here. So if the host bridge supports it, we do it.
  414. */
  415. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  416. offset += port;
  417. if (!(rp->flags & IORESOURCE_IO))
  418. return -ENXIO;
  419. if (offset < rp->start || (offset + size) > rp->end)
  420. return -ENXIO;
  421. addr = hose->io_base_virt + port;
  422. switch(size) {
  423. case 1:
  424. *((u8 *)val) = in_8(addr);
  425. return 1;
  426. case 2:
  427. if (port & 1)
  428. return -EINVAL;
  429. *((u16 *)val) = in_le16(addr);
  430. return 2;
  431. case 4:
  432. if (port & 3)
  433. return -EINVAL;
  434. *((u32 *)val) = in_le32(addr);
  435. return 4;
  436. }
  437. return -EINVAL;
  438. }
  439. /* This provides legacy IO write access on a bus */
  440. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  441. {
  442. unsigned long offset;
  443. struct pci_controller *hose = pci_bus_to_host(bus);
  444. struct resource *rp = &hose->io_resource;
  445. void __iomem *addr;
  446. /* Check if port can be supported by that bus. We only check
  447. * the ranges of the PHB though, not the bus itself as the rules
  448. * for forwarding legacy cycles down bridges are not our problem
  449. * here. So if the host bridge supports it, we do it.
  450. */
  451. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  452. offset += port;
  453. if (!(rp->flags & IORESOURCE_IO))
  454. return -ENXIO;
  455. if (offset < rp->start || (offset + size) > rp->end)
  456. return -ENXIO;
  457. addr = hose->io_base_virt + port;
  458. /* WARNING: The generic code is idiotic. It gets passed a pointer
  459. * to what can be a 1, 2 or 4 byte quantity and always reads that
  460. * as a u32, which means that we have to correct the location of
  461. * the data read within those 32 bits for size 1 and 2
  462. */
  463. switch(size) {
  464. case 1:
  465. out_8(addr, val >> 24);
  466. return 1;
  467. case 2:
  468. if (port & 1)
  469. return -EINVAL;
  470. out_le16(addr, val >> 16);
  471. return 2;
  472. case 4:
  473. if (port & 3)
  474. return -EINVAL;
  475. out_le32(addr, val);
  476. return 4;
  477. }
  478. return -EINVAL;
  479. }
  480. /* This provides legacy IO or memory mmap access on a bus */
  481. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  482. struct vm_area_struct *vma,
  483. enum pci_mmap_state mmap_state)
  484. {
  485. struct pci_controller *hose = pci_bus_to_host(bus);
  486. resource_size_t offset =
  487. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  488. resource_size_t size = vma->vm_end - vma->vm_start;
  489. struct resource *rp;
  490. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  491. pci_domain_nr(bus), bus->number,
  492. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  493. (unsigned long long)offset,
  494. (unsigned long long)(offset + size - 1));
  495. if (mmap_state == pci_mmap_mem) {
  496. /* Hack alert !
  497. *
  498. * Because X is lame and can fail starting if it gets an error trying
  499. * to mmap legacy_mem (instead of just moving on without legacy memory
  500. * access) we fake it here by giving it anonymous memory, effectively
  501. * behaving just like /dev/zero
  502. */
  503. if ((offset + size) > hose->isa_mem_size) {
  504. printk(KERN_DEBUG
  505. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  506. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  507. if (vma->vm_flags & VM_SHARED)
  508. return shmem_zero_setup(vma);
  509. return 0;
  510. }
  511. offset += hose->isa_mem_phys;
  512. } else {
  513. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  514. unsigned long roffset = offset + io_offset;
  515. rp = &hose->io_resource;
  516. if (!(rp->flags & IORESOURCE_IO))
  517. return -ENXIO;
  518. if (roffset < rp->start || (roffset + size) > rp->end)
  519. return -ENXIO;
  520. offset += hose->io_base_phys;
  521. }
  522. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  523. vma->vm_pgoff = offset >> PAGE_SHIFT;
  524. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  525. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  526. vma->vm_end - vma->vm_start,
  527. vma->vm_page_prot);
  528. }
  529. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  530. const struct resource *rsrc,
  531. resource_size_t *start, resource_size_t *end)
  532. {
  533. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  534. resource_size_t offset = 0;
  535. if (hose == NULL)
  536. return;
  537. if (rsrc->flags & IORESOURCE_IO)
  538. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  539. /* We pass a fully fixed up address to userland for MMIO instead of
  540. * a BAR value because X is lame and expects to be able to use that
  541. * to pass to /dev/mem !
  542. *
  543. * That means that we'll have potentially 64 bits values where some
  544. * userland apps only expect 32 (like X itself since it thinks only
  545. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  546. * 32 bits CHRPs :-(
  547. *
  548. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  549. * has been fixed (and the fix spread enough), we can re-enable the
  550. * 2 lines below and pass down a BAR value to userland. In that case
  551. * we'll also have to re-enable the matching code in
  552. * __pci_mmap_make_offset().
  553. *
  554. * BenH.
  555. */
  556. #if 0
  557. else if (rsrc->flags & IORESOURCE_MEM)
  558. offset = hose->pci_mem_offset;
  559. #endif
  560. *start = rsrc->start - offset;
  561. *end = rsrc->end - offset;
  562. }
  563. /**
  564. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  565. * @hose: newly allocated pci_controller to be setup
  566. * @dev: device node of the host bridge
  567. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  568. *
  569. * This function will parse the "ranges" property of a PCI host bridge device
  570. * node and setup the resource mapping of a pci controller based on its
  571. * content.
  572. *
  573. * Life would be boring if it wasn't for a few issues that we have to deal
  574. * with here:
  575. *
  576. * - We can only cope with one IO space range and up to 3 Memory space
  577. * ranges. However, some machines (thanks Apple !) tend to split their
  578. * space into lots of small contiguous ranges. So we have to coalesce.
  579. *
  580. * - Some busses have IO space not starting at 0, which causes trouble with
  581. * the way we do our IO resource renumbering. The code somewhat deals with
  582. * it for 64 bits but I would expect problems on 32 bits.
  583. *
  584. * - Some 32 bits platforms such as 4xx can have physical space larger than
  585. * 32 bits so we need to use 64 bits values for the parsing
  586. */
  587. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  588. struct device_node *dev, int primary)
  589. {
  590. int memno = 0;
  591. struct resource *res;
  592. struct of_pci_range range;
  593. struct of_pci_range_parser parser;
  594. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  595. dev->full_name, primary ? "(primary)" : "");
  596. /* Check for ranges property */
  597. if (of_pci_range_parser_init(&parser, dev))
  598. return;
  599. /* Parse it */
  600. for_each_of_pci_range(&parser, &range) {
  601. /* If we failed translation or got a zero-sized region
  602. * (some FW try to feed us with non sensical zero sized regions
  603. * such as power3 which look like some kind of attempt at exposing
  604. * the VGA memory hole)
  605. */
  606. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  607. continue;
  608. /* Act based on address space type */
  609. res = NULL;
  610. switch (range.flags & IORESOURCE_TYPE_BITS) {
  611. case IORESOURCE_IO:
  612. printk(KERN_INFO
  613. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  614. range.cpu_addr, range.cpu_addr + range.size - 1,
  615. range.pci_addr);
  616. /* We support only one IO range */
  617. if (hose->pci_io_size) {
  618. printk(KERN_INFO
  619. " \\--> Skipped (too many) !\n");
  620. continue;
  621. }
  622. #ifdef CONFIG_PPC32
  623. /* On 32 bits, limit I/O space to 16MB */
  624. if (range.size > 0x01000000)
  625. range.size = 0x01000000;
  626. /* 32 bits needs to map IOs here */
  627. hose->io_base_virt = ioremap(range.cpu_addr,
  628. range.size);
  629. /* Expect trouble if pci_addr is not 0 */
  630. if (primary)
  631. isa_io_base =
  632. (unsigned long)hose->io_base_virt;
  633. #endif /* CONFIG_PPC32 */
  634. /* pci_io_size and io_base_phys always represent IO
  635. * space starting at 0 so we factor in pci_addr
  636. */
  637. hose->pci_io_size = range.pci_addr + range.size;
  638. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  639. /* Build resource */
  640. res = &hose->io_resource;
  641. range.cpu_addr = range.pci_addr;
  642. break;
  643. case IORESOURCE_MEM:
  644. printk(KERN_INFO
  645. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  646. range.cpu_addr, range.cpu_addr + range.size - 1,
  647. range.pci_addr,
  648. (range.pci_space & 0x40000000) ?
  649. "Prefetch" : "");
  650. /* We support only 3 memory ranges */
  651. if (memno >= 3) {
  652. printk(KERN_INFO
  653. " \\--> Skipped (too many) !\n");
  654. continue;
  655. }
  656. /* Handles ISA memory hole space here */
  657. if (range.pci_addr == 0) {
  658. if (primary || isa_mem_base == 0)
  659. isa_mem_base = range.cpu_addr;
  660. hose->isa_mem_phys = range.cpu_addr;
  661. hose->isa_mem_size = range.size;
  662. }
  663. /* Build resource */
  664. hose->mem_offset[memno] = range.cpu_addr -
  665. range.pci_addr;
  666. res = &hose->mem_resources[memno++];
  667. break;
  668. }
  669. if (res != NULL) {
  670. res->name = dev->full_name;
  671. res->flags = range.flags;
  672. res->start = range.cpu_addr;
  673. res->end = range.cpu_addr + range.size - 1;
  674. res->parent = res->child = res->sibling = NULL;
  675. }
  676. }
  677. }
  678. /* Decide whether to display the domain number in /proc */
  679. int pci_proc_domain(struct pci_bus *bus)
  680. {
  681. struct pci_controller *hose = pci_bus_to_host(bus);
  682. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  683. return 0;
  684. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  685. return hose->global_number != 0;
  686. return 1;
  687. }
  688. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  689. {
  690. if (ppc_md.pcibios_root_bridge_prepare)
  691. return ppc_md.pcibios_root_bridge_prepare(bridge);
  692. return 0;
  693. }
  694. /* This header fixup will do the resource fixup for all devices as they are
  695. * probed, but not for bridge ranges
  696. */
  697. static void pcibios_fixup_resources(struct pci_dev *dev)
  698. {
  699. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  700. int i;
  701. if (!hose) {
  702. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  703. pci_name(dev));
  704. return;
  705. }
  706. if (dev->is_virtfn)
  707. return;
  708. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  709. struct resource *res = dev->resource + i;
  710. struct pci_bus_region reg;
  711. if (!res->flags)
  712. continue;
  713. /* If we're going to re-assign everything, we mark all resources
  714. * as unset (and 0-base them). In addition, we mark BARs starting
  715. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  716. * since in that case, we don't want to re-assign anything
  717. */
  718. pcibios_resource_to_bus(dev->bus, &reg, res);
  719. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  720. (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  721. /* Only print message if not re-assigning */
  722. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  723. pr_debug("PCI:%s Resource %d %pR is unassigned\n",
  724. pci_name(dev), i, res);
  725. res->end -= res->start;
  726. res->start = 0;
  727. res->flags |= IORESOURCE_UNSET;
  728. continue;
  729. }
  730. pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
  731. }
  732. /* Call machine specific resource fixup */
  733. if (ppc_md.pcibios_fixup_resources)
  734. ppc_md.pcibios_fixup_resources(dev);
  735. }
  736. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  737. /* This function tries to figure out if a bridge resource has been initialized
  738. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  739. * things go more smoothly when it gets it right. It should covers cases such
  740. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  741. */
  742. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  743. struct resource *res)
  744. {
  745. struct pci_controller *hose = pci_bus_to_host(bus);
  746. struct pci_dev *dev = bus->self;
  747. resource_size_t offset;
  748. struct pci_bus_region region;
  749. u16 command;
  750. int i;
  751. /* We don't do anything if PCI_PROBE_ONLY is set */
  752. if (pci_has_flag(PCI_PROBE_ONLY))
  753. return 0;
  754. /* Job is a bit different between memory and IO */
  755. if (res->flags & IORESOURCE_MEM) {
  756. pcibios_resource_to_bus(dev->bus, &region, res);
  757. /* If the BAR is non-0 then it's probably been initialized */
  758. if (region.start != 0)
  759. return 0;
  760. /* The BAR is 0, let's check if memory decoding is enabled on
  761. * the bridge. If not, we consider it unassigned
  762. */
  763. pci_read_config_word(dev, PCI_COMMAND, &command);
  764. if ((command & PCI_COMMAND_MEMORY) == 0)
  765. return 1;
  766. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  767. * resources covers that starting address (0 then it's good enough for
  768. * us for memory space)
  769. */
  770. for (i = 0; i < 3; i++) {
  771. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  772. hose->mem_resources[i].start == hose->mem_offset[i])
  773. return 0;
  774. }
  775. /* Well, it starts at 0 and we know it will collide so we may as
  776. * well consider it as unassigned. That covers the Apple case.
  777. */
  778. return 1;
  779. } else {
  780. /* If the BAR is non-0, then we consider it assigned */
  781. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  782. if (((res->start - offset) & 0xfffffffful) != 0)
  783. return 0;
  784. /* Here, we are a bit different than memory as typically IO space
  785. * starting at low addresses -is- valid. What we do instead if that
  786. * we consider as unassigned anything that doesn't have IO enabled
  787. * in the PCI command register, and that's it.
  788. */
  789. pci_read_config_word(dev, PCI_COMMAND, &command);
  790. if (command & PCI_COMMAND_IO)
  791. return 0;
  792. /* It's starting at 0 and IO is disabled in the bridge, consider
  793. * it unassigned
  794. */
  795. return 1;
  796. }
  797. }
  798. /* Fixup resources of a PCI<->PCI bridge */
  799. static void pcibios_fixup_bridge(struct pci_bus *bus)
  800. {
  801. struct resource *res;
  802. int i;
  803. struct pci_dev *dev = bus->self;
  804. pci_bus_for_each_resource(bus, res, i) {
  805. if (!res || !res->flags)
  806. continue;
  807. if (i >= 3 && bus->self->transparent)
  808. continue;
  809. /* If we're going to reassign everything, we can
  810. * shrink the P2P resource to have size as being
  811. * of 0 in order to save space.
  812. */
  813. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  814. res->flags |= IORESOURCE_UNSET;
  815. res->start = 0;
  816. res->end = -1;
  817. continue;
  818. }
  819. pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
  820. /* Try to detect uninitialized P2P bridge resources,
  821. * and clear them out so they get re-assigned later
  822. */
  823. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  824. res->flags = 0;
  825. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  826. }
  827. }
  828. }
  829. void pcibios_setup_bus_self(struct pci_bus *bus)
  830. {
  831. struct pci_controller *phb;
  832. /* Fix up the bus resources for P2P bridges */
  833. if (bus->self != NULL)
  834. pcibios_fixup_bridge(bus);
  835. /* Platform specific bus fixups. This is currently only used
  836. * by fsl_pci and I'm hoping to get rid of it at some point
  837. */
  838. if (ppc_md.pcibios_fixup_bus)
  839. ppc_md.pcibios_fixup_bus(bus);
  840. /* Setup bus DMA mappings */
  841. phb = pci_bus_to_host(bus);
  842. if (phb->controller_ops.dma_bus_setup)
  843. phb->controller_ops.dma_bus_setup(bus);
  844. }
  845. static void pcibios_setup_device(struct pci_dev *dev)
  846. {
  847. struct pci_controller *phb;
  848. /* Fixup NUMA node as it may not be setup yet by the generic
  849. * code and is needed by the DMA init
  850. */
  851. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  852. /* Hook up default DMA ops */
  853. set_dma_ops(&dev->dev, pci_dma_ops);
  854. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  855. /* Additional platform DMA/iommu setup */
  856. phb = pci_bus_to_host(dev->bus);
  857. if (phb->controller_ops.dma_dev_setup)
  858. phb->controller_ops.dma_dev_setup(dev);
  859. /* Read default IRQs and fixup if necessary */
  860. pci_read_irq_line(dev);
  861. if (ppc_md.pci_irq_fixup)
  862. ppc_md.pci_irq_fixup(dev);
  863. }
  864. int pcibios_add_device(struct pci_dev *dev)
  865. {
  866. /*
  867. * We can only call pcibios_setup_device() after bus setup is complete,
  868. * since some of the platform specific DMA setup code depends on it.
  869. */
  870. if (dev->bus->is_added)
  871. pcibios_setup_device(dev);
  872. #ifdef CONFIG_PCI_IOV
  873. if (ppc_md.pcibios_fixup_sriov)
  874. ppc_md.pcibios_fixup_sriov(dev);
  875. #endif /* CONFIG_PCI_IOV */
  876. return 0;
  877. }
  878. void pcibios_setup_bus_devices(struct pci_bus *bus)
  879. {
  880. struct pci_dev *dev;
  881. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  882. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  883. list_for_each_entry(dev, &bus->devices, bus_list) {
  884. /* Cardbus can call us to add new devices to a bus, so ignore
  885. * those who are already fully discovered
  886. */
  887. if (dev->is_added)
  888. continue;
  889. pcibios_setup_device(dev);
  890. }
  891. }
  892. void pcibios_set_master(struct pci_dev *dev)
  893. {
  894. /* No special bus mastering setup handling */
  895. }
  896. void pcibios_fixup_bus(struct pci_bus *bus)
  897. {
  898. /* Fixup the bus */
  899. pcibios_setup_bus_self(bus);
  900. /* Now fixup devices on that bus */
  901. pcibios_setup_bus_devices(bus);
  902. }
  903. EXPORT_SYMBOL(pcibios_fixup_bus);
  904. void pci_fixup_cardbus(struct pci_bus *bus)
  905. {
  906. /* Now fixup devices on that bus */
  907. pcibios_setup_bus_devices(bus);
  908. }
  909. static int skip_isa_ioresource_align(struct pci_dev *dev)
  910. {
  911. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  912. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  913. return 1;
  914. return 0;
  915. }
  916. /*
  917. * We need to avoid collisions with `mirrored' VGA ports
  918. * and other strange ISA hardware, so we always want the
  919. * addresses to be allocated in the 0x000-0x0ff region
  920. * modulo 0x400.
  921. *
  922. * Why? Because some silly external IO cards only decode
  923. * the low 10 bits of the IO address. The 0x00-0xff region
  924. * is reserved for motherboard devices that decode all 16
  925. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  926. * but we want to try to avoid allocating at 0x2900-0x2bff
  927. * which might have be mirrored at 0x0100-0x03ff..
  928. */
  929. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  930. resource_size_t size, resource_size_t align)
  931. {
  932. struct pci_dev *dev = data;
  933. resource_size_t start = res->start;
  934. if (res->flags & IORESOURCE_IO) {
  935. if (skip_isa_ioresource_align(dev))
  936. return start;
  937. if (start & 0x300)
  938. start = (start + 0x3ff) & ~0x3ff;
  939. }
  940. return start;
  941. }
  942. EXPORT_SYMBOL(pcibios_align_resource);
  943. /*
  944. * Reparent resource children of pr that conflict with res
  945. * under res, and make res replace those children.
  946. */
  947. static int reparent_resources(struct resource *parent,
  948. struct resource *res)
  949. {
  950. struct resource *p, **pp;
  951. struct resource **firstpp = NULL;
  952. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  953. if (p->end < res->start)
  954. continue;
  955. if (res->end < p->start)
  956. break;
  957. if (p->start < res->start || p->end > res->end)
  958. return -1; /* not completely contained */
  959. if (firstpp == NULL)
  960. firstpp = pp;
  961. }
  962. if (firstpp == NULL)
  963. return -1; /* didn't find any conflicting entries? */
  964. res->parent = parent;
  965. res->child = *firstpp;
  966. res->sibling = *pp;
  967. *firstpp = res;
  968. *pp = NULL;
  969. for (p = res->child; p != NULL; p = p->sibling) {
  970. p->parent = res;
  971. pr_debug("PCI: Reparented %s %pR under %s\n",
  972. p->name, p, res->name);
  973. }
  974. return 0;
  975. }
  976. /*
  977. * Handle resources of PCI devices. If the world were perfect, we could
  978. * just allocate all the resource regions and do nothing more. It isn't.
  979. * On the other hand, we cannot just re-allocate all devices, as it would
  980. * require us to know lots of host bridge internals. So we attempt to
  981. * keep as much of the original configuration as possible, but tweak it
  982. * when it's found to be wrong.
  983. *
  984. * Known BIOS problems we have to work around:
  985. * - I/O or memory regions not configured
  986. * - regions configured, but not enabled in the command register
  987. * - bogus I/O addresses above 64K used
  988. * - expansion ROMs left enabled (this may sound harmless, but given
  989. * the fact the PCI specs explicitly allow address decoders to be
  990. * shared between expansion ROMs and other resource regions, it's
  991. * at least dangerous)
  992. *
  993. * Our solution:
  994. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  995. * This gives us fixed barriers on where we can allocate.
  996. * (2) Allocate resources for all enabled devices. If there is
  997. * a collision, just mark the resource as unallocated. Also
  998. * disable expansion ROMs during this step.
  999. * (3) Try to allocate resources for disabled devices. If the
  1000. * resources were assigned correctly, everything goes well,
  1001. * if they weren't, they won't disturb allocation of other
  1002. * resources.
  1003. * (4) Assign new addresses to resources which were either
  1004. * not configured at all or misconfigured. If explicitly
  1005. * requested by the user, configure expansion ROM address
  1006. * as well.
  1007. */
  1008. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1009. {
  1010. struct pci_bus *b;
  1011. int i;
  1012. struct resource *res, *pr;
  1013. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1014. pci_domain_nr(bus), bus->number);
  1015. pci_bus_for_each_resource(bus, res, i) {
  1016. if (!res || !res->flags || res->start > res->end || res->parent)
  1017. continue;
  1018. /* If the resource was left unset at this point, we clear it */
  1019. if (res->flags & IORESOURCE_UNSET)
  1020. goto clear_resource;
  1021. if (bus->parent == NULL)
  1022. pr = (res->flags & IORESOURCE_IO) ?
  1023. &ioport_resource : &iomem_resource;
  1024. else {
  1025. pr = pci_find_parent_resource(bus->self, res);
  1026. if (pr == res) {
  1027. /* this happens when the generic PCI
  1028. * code (wrongly) decides that this
  1029. * bridge is transparent -- paulus
  1030. */
  1031. continue;
  1032. }
  1033. }
  1034. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
  1035. bus->self ? pci_name(bus->self) : "PHB", bus->number,
  1036. i, res, pr, (pr && pr->name) ? pr->name : "nil");
  1037. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1038. struct pci_dev *dev = bus->self;
  1039. if (request_resource(pr, res) == 0)
  1040. continue;
  1041. /*
  1042. * Must be a conflict with an existing entry.
  1043. * Move that entry (or entries) under the
  1044. * bridge resource and try again.
  1045. */
  1046. if (reparent_resources(pr, res) == 0)
  1047. continue;
  1048. if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
  1049. pci_claim_bridge_resource(dev,
  1050. i + PCI_BRIDGE_RESOURCES) == 0)
  1051. continue;
  1052. }
  1053. pr_warning("PCI: Cannot allocate resource region "
  1054. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1055. clear_resource:
  1056. /* The resource might be figured out when doing
  1057. * reassignment based on the resources required
  1058. * by the downstream PCI devices. Here we set
  1059. * the size of the resource to be 0 in order to
  1060. * save more space.
  1061. */
  1062. res->start = 0;
  1063. res->end = -1;
  1064. res->flags = 0;
  1065. }
  1066. list_for_each_entry(b, &bus->children, node)
  1067. pcibios_allocate_bus_resources(b);
  1068. }
  1069. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1070. {
  1071. struct resource *pr, *r = &dev->resource[idx];
  1072. pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
  1073. pci_name(dev), idx, r);
  1074. pr = pci_find_parent_resource(dev, r);
  1075. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1076. request_resource(pr, r) < 0) {
  1077. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1078. " of device %s, will remap\n", idx, pci_name(dev));
  1079. if (pr)
  1080. pr_debug("PCI: parent is %p: %pR\n", pr, pr);
  1081. /* We'll assign a new address later */
  1082. r->flags |= IORESOURCE_UNSET;
  1083. r->end -= r->start;
  1084. r->start = 0;
  1085. }
  1086. }
  1087. static void __init pcibios_allocate_resources(int pass)
  1088. {
  1089. struct pci_dev *dev = NULL;
  1090. int idx, disabled;
  1091. u16 command;
  1092. struct resource *r;
  1093. for_each_pci_dev(dev) {
  1094. pci_read_config_word(dev, PCI_COMMAND, &command);
  1095. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1096. r = &dev->resource[idx];
  1097. if (r->parent) /* Already allocated */
  1098. continue;
  1099. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1100. continue; /* Not assigned at all */
  1101. /* We only allocate ROMs on pass 1 just in case they
  1102. * have been screwed up by firmware
  1103. */
  1104. if (idx == PCI_ROM_RESOURCE )
  1105. disabled = 1;
  1106. if (r->flags & IORESOURCE_IO)
  1107. disabled = !(command & PCI_COMMAND_IO);
  1108. else
  1109. disabled = !(command & PCI_COMMAND_MEMORY);
  1110. if (pass == disabled)
  1111. alloc_resource(dev, idx);
  1112. }
  1113. if (pass)
  1114. continue;
  1115. r = &dev->resource[PCI_ROM_RESOURCE];
  1116. if (r->flags) {
  1117. /* Turn the ROM off, leave the resource region,
  1118. * but keep it unregistered.
  1119. */
  1120. u32 reg;
  1121. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1122. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1123. pr_debug("PCI: Switching off ROM of %s\n",
  1124. pci_name(dev));
  1125. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1126. pci_write_config_dword(dev, dev->rom_base_reg,
  1127. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1128. }
  1129. }
  1130. }
  1131. }
  1132. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1133. {
  1134. struct pci_controller *hose = pci_bus_to_host(bus);
  1135. resource_size_t offset;
  1136. struct resource *res, *pres;
  1137. int i;
  1138. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1139. /* Check for IO */
  1140. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1141. goto no_io;
  1142. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1143. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1144. BUG_ON(res == NULL);
  1145. res->name = "Legacy IO";
  1146. res->flags = IORESOURCE_IO;
  1147. res->start = offset;
  1148. res->end = (offset + 0xfff) & 0xfffffffful;
  1149. pr_debug("Candidate legacy IO: %pR\n", res);
  1150. if (request_resource(&hose->io_resource, res)) {
  1151. printk(KERN_DEBUG
  1152. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1153. pci_domain_nr(bus), bus->number, res);
  1154. kfree(res);
  1155. }
  1156. no_io:
  1157. /* Check for memory */
  1158. for (i = 0; i < 3; i++) {
  1159. pres = &hose->mem_resources[i];
  1160. offset = hose->mem_offset[i];
  1161. if (!(pres->flags & IORESOURCE_MEM))
  1162. continue;
  1163. pr_debug("hose mem res: %pR\n", pres);
  1164. if ((pres->start - offset) <= 0xa0000 &&
  1165. (pres->end - offset) >= 0xbffff)
  1166. break;
  1167. }
  1168. if (i >= 3)
  1169. return;
  1170. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1171. BUG_ON(res == NULL);
  1172. res->name = "Legacy VGA memory";
  1173. res->flags = IORESOURCE_MEM;
  1174. res->start = 0xa0000 + offset;
  1175. res->end = 0xbffff + offset;
  1176. pr_debug("Candidate VGA memory: %pR\n", res);
  1177. if (request_resource(pres, res)) {
  1178. printk(KERN_DEBUG
  1179. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1180. pci_domain_nr(bus), bus->number, res);
  1181. kfree(res);
  1182. }
  1183. }
  1184. void __init pcibios_resource_survey(void)
  1185. {
  1186. struct pci_bus *b;
  1187. /* Allocate and assign resources */
  1188. list_for_each_entry(b, &pci_root_buses, node)
  1189. pcibios_allocate_bus_resources(b);
  1190. pcibios_allocate_resources(0);
  1191. pcibios_allocate_resources(1);
  1192. /* Before we start assigning unassigned resource, we try to reserve
  1193. * the low IO area and the VGA memory area if they intersect the
  1194. * bus available resources to avoid allocating things on top of them
  1195. */
  1196. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1197. list_for_each_entry(b, &pci_root_buses, node)
  1198. pcibios_reserve_legacy_regions(b);
  1199. }
  1200. /* Now, if the platform didn't decide to blindly trust the firmware,
  1201. * we proceed to assigning things that were left unassigned
  1202. */
  1203. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1204. pr_debug("PCI: Assigning unassigned resources...\n");
  1205. pci_assign_unassigned_resources();
  1206. }
  1207. /* Call machine dependent fixup */
  1208. if (ppc_md.pcibios_fixup)
  1209. ppc_md.pcibios_fixup();
  1210. }
  1211. /* This is used by the PCI hotplug driver to allocate resource
  1212. * of newly plugged busses. We can try to consolidate with the
  1213. * rest of the code later, for now, keep it as-is as our main
  1214. * resource allocation function doesn't deal with sub-trees yet.
  1215. */
  1216. void pcibios_claim_one_bus(struct pci_bus *bus)
  1217. {
  1218. struct pci_dev *dev;
  1219. struct pci_bus *child_bus;
  1220. list_for_each_entry(dev, &bus->devices, bus_list) {
  1221. int i;
  1222. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1223. struct resource *r = &dev->resource[i];
  1224. if (r->parent || !r->start || !r->flags)
  1225. continue;
  1226. pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
  1227. pci_name(dev), i, r);
  1228. if (pci_claim_resource(dev, i) == 0)
  1229. continue;
  1230. pci_claim_bridge_resource(dev, i);
  1231. }
  1232. }
  1233. list_for_each_entry(child_bus, &bus->children, node)
  1234. pcibios_claim_one_bus(child_bus);
  1235. }
  1236. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1237. /* pcibios_finish_adding_to_bus
  1238. *
  1239. * This is to be called by the hotplug code after devices have been
  1240. * added to a bus, this include calling it for a PHB that is just
  1241. * being added
  1242. */
  1243. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1244. {
  1245. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1246. pci_domain_nr(bus), bus->number);
  1247. /* Allocate bus and devices resources */
  1248. pcibios_allocate_bus_resources(bus);
  1249. pcibios_claim_one_bus(bus);
  1250. if (!pci_has_flag(PCI_PROBE_ONLY))
  1251. pci_assign_unassigned_bus_resources(bus);
  1252. /* Fixup EEH */
  1253. eeh_add_device_tree_late(bus);
  1254. /* Add new devices to global lists. Register in proc, sysfs. */
  1255. pci_bus_add_devices(bus);
  1256. /* sysfs files should only be added after devices are added */
  1257. eeh_add_sysfs_files(bus);
  1258. }
  1259. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1260. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1261. {
  1262. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1263. if (phb->controller_ops.enable_device_hook)
  1264. if (!phb->controller_ops.enable_device_hook(dev))
  1265. return -EINVAL;
  1266. return pci_enable_resources(dev, mask);
  1267. }
  1268. void pcibios_disable_device(struct pci_dev *dev)
  1269. {
  1270. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1271. if (phb->controller_ops.disable_device)
  1272. phb->controller_ops.disable_device(dev);
  1273. }
  1274. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1275. {
  1276. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1277. }
  1278. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1279. struct list_head *resources)
  1280. {
  1281. struct resource *res;
  1282. resource_size_t offset;
  1283. int i;
  1284. /* Hookup PHB IO resource */
  1285. res = &hose->io_resource;
  1286. if (!res->flags) {
  1287. pr_info("PCI: I/O resource not set for host"
  1288. " bridge %s (domain %d)\n",
  1289. hose->dn->full_name, hose->global_number);
  1290. } else {
  1291. offset = pcibios_io_space_offset(hose);
  1292. pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n",
  1293. res, (unsigned long long)offset);
  1294. pci_add_resource_offset(resources, res, offset);
  1295. }
  1296. /* Hookup PHB Memory resources */
  1297. for (i = 0; i < 3; ++i) {
  1298. res = &hose->mem_resources[i];
  1299. if (!res->flags) {
  1300. if (i == 0)
  1301. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1302. "host bridge %s (domain %d)\n",
  1303. hose->dn->full_name, hose->global_number);
  1304. continue;
  1305. }
  1306. offset = hose->mem_offset[i];
  1307. pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
  1308. res, (unsigned long long)offset);
  1309. pci_add_resource_offset(resources, res, offset);
  1310. }
  1311. }
  1312. /*
  1313. * Null PCI config access functions, for the case when we can't
  1314. * find a hose.
  1315. */
  1316. #define NULL_PCI_OP(rw, size, type) \
  1317. static int \
  1318. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1319. { \
  1320. return PCIBIOS_DEVICE_NOT_FOUND; \
  1321. }
  1322. static int
  1323. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1324. int len, u32 *val)
  1325. {
  1326. return PCIBIOS_DEVICE_NOT_FOUND;
  1327. }
  1328. static int
  1329. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1330. int len, u32 val)
  1331. {
  1332. return PCIBIOS_DEVICE_NOT_FOUND;
  1333. }
  1334. static struct pci_ops null_pci_ops =
  1335. {
  1336. .read = null_read_config,
  1337. .write = null_write_config,
  1338. };
  1339. /*
  1340. * These functions are used early on before PCI scanning is done
  1341. * and all of the pci_dev and pci_bus structures have been created.
  1342. */
  1343. static struct pci_bus *
  1344. fake_pci_bus(struct pci_controller *hose, int busnr)
  1345. {
  1346. static struct pci_bus bus;
  1347. if (hose == NULL) {
  1348. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1349. }
  1350. bus.number = busnr;
  1351. bus.sysdata = hose;
  1352. bus.ops = hose? hose->ops: &null_pci_ops;
  1353. return &bus;
  1354. }
  1355. #define EARLY_PCI_OP(rw, size, type) \
  1356. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1357. int devfn, int offset, type value) \
  1358. { \
  1359. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1360. devfn, offset, value); \
  1361. }
  1362. EARLY_PCI_OP(read, byte, u8 *)
  1363. EARLY_PCI_OP(read, word, u16 *)
  1364. EARLY_PCI_OP(read, dword, u32 *)
  1365. EARLY_PCI_OP(write, byte, u8)
  1366. EARLY_PCI_OP(write, word, u16)
  1367. EARLY_PCI_OP(write, dword, u32)
  1368. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1369. int cap)
  1370. {
  1371. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1372. }
  1373. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1374. {
  1375. struct pci_controller *hose = bus->sysdata;
  1376. return of_node_get(hose->dn);
  1377. }
  1378. /**
  1379. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1380. * @hose: Pointer to the PCI host controller instance structure
  1381. */
  1382. void pcibios_scan_phb(struct pci_controller *hose)
  1383. {
  1384. LIST_HEAD(resources);
  1385. struct pci_bus *bus;
  1386. struct device_node *node = hose->dn;
  1387. int mode;
  1388. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1389. /* Get some IO space for the new PHB */
  1390. pcibios_setup_phb_io_space(hose);
  1391. /* Wire up PHB bus resources */
  1392. pcibios_setup_phb_resources(hose, &resources);
  1393. hose->busn.start = hose->first_busno;
  1394. hose->busn.end = hose->last_busno;
  1395. hose->busn.flags = IORESOURCE_BUS;
  1396. pci_add_resource(&resources, &hose->busn);
  1397. /* Create an empty bus for the toplevel */
  1398. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1399. hose->ops, hose, &resources);
  1400. if (bus == NULL) {
  1401. pr_err("Failed to create bus for PCI domain %04x\n",
  1402. hose->global_number);
  1403. pci_free_resource_list(&resources);
  1404. return;
  1405. }
  1406. hose->bus = bus;
  1407. /* Get probe mode and perform scan */
  1408. mode = PCI_PROBE_NORMAL;
  1409. if (node && hose->controller_ops.probe_mode)
  1410. mode = hose->controller_ops.probe_mode(bus);
  1411. pr_debug(" probe mode: %d\n", mode);
  1412. if (mode == PCI_PROBE_DEVTREE)
  1413. of_scan_bus(node, bus);
  1414. if (mode == PCI_PROBE_NORMAL) {
  1415. pci_bus_update_busn_res_end(bus, 255);
  1416. hose->last_busno = pci_scan_child_bus(bus);
  1417. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1418. }
  1419. /* Platform gets a chance to do some global fixups before
  1420. * we proceed to resource allocation
  1421. */
  1422. if (ppc_md.pcibios_fixup_phb)
  1423. ppc_md.pcibios_fixup_phb(hose);
  1424. /* Configure PCI Express settings */
  1425. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1426. struct pci_bus *child;
  1427. list_for_each_entry(child, &bus->children, node)
  1428. pcie_bus_configure_settings(child);
  1429. }
  1430. }
  1431. EXPORT_SYMBOL_GPL(pcibios_scan_phb);
  1432. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1433. {
  1434. int i, class = dev->class >> 8;
  1435. /* When configured as agent, programing interface = 1 */
  1436. int prog_if = dev->class & 0xf;
  1437. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1438. class == PCI_CLASS_BRIDGE_OTHER) &&
  1439. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1440. (prog_if == 0) &&
  1441. (dev->bus->parent == NULL)) {
  1442. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1443. dev->resource[i].start = 0;
  1444. dev->resource[i].end = 0;
  1445. dev->resource[i].flags = 0;
  1446. }
  1447. }
  1448. }
  1449. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1450. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1451. static void fixup_vga(struct pci_dev *pdev)
  1452. {
  1453. u16 cmd;
  1454. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1455. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1456. vga_set_default_device(pdev);
  1457. }
  1458. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1459. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);