stm32-hash.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579
  1. /*
  2. * This file is part of STM32 Crypto driver for Linux.
  3. *
  4. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  5. * Author(s): Lionel DEBIEVE <lionel.debieve@st.com> for STMicroelectronics.
  6. *
  7. * License terms: GPL V2.0.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more
  16. * details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. *
  21. */
  22. #include <linux/clk.h>
  23. #include <linux/crypto.h>
  24. #include <linux/delay.h>
  25. #include <linux/dmaengine.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/iopoll.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/of_device.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/reset.h>
  34. #include <crypto/engine.h>
  35. #include <crypto/hash.h>
  36. #include <crypto/md5.h>
  37. #include <crypto/scatterwalk.h>
  38. #include <crypto/sha.h>
  39. #include <crypto/internal/hash.h>
  40. #define HASH_CR 0x00
  41. #define HASH_DIN 0x04
  42. #define HASH_STR 0x08
  43. #define HASH_IMR 0x20
  44. #define HASH_SR 0x24
  45. #define HASH_CSR(x) (0x0F8 + ((x) * 0x04))
  46. #define HASH_HREG(x) (0x310 + ((x) * 0x04))
  47. #define HASH_HWCFGR 0x3F0
  48. #define HASH_VER 0x3F4
  49. #define HASH_ID 0x3F8
  50. /* Control Register */
  51. #define HASH_CR_INIT BIT(2)
  52. #define HASH_CR_DMAE BIT(3)
  53. #define HASH_CR_DATATYPE_POS 4
  54. #define HASH_CR_MODE BIT(6)
  55. #define HASH_CR_MDMAT BIT(13)
  56. #define HASH_CR_DMAA BIT(14)
  57. #define HASH_CR_LKEY BIT(16)
  58. #define HASH_CR_ALGO_SHA1 0x0
  59. #define HASH_CR_ALGO_MD5 0x80
  60. #define HASH_CR_ALGO_SHA224 0x40000
  61. #define HASH_CR_ALGO_SHA256 0x40080
  62. /* Interrupt */
  63. #define HASH_DINIE BIT(0)
  64. #define HASH_DCIE BIT(1)
  65. /* Interrupt Mask */
  66. #define HASH_MASK_CALC_COMPLETION BIT(0)
  67. #define HASH_MASK_DATA_INPUT BIT(1)
  68. /* Context swap register */
  69. #define HASH_CSR_REGISTER_NUMBER 53
  70. /* Status Flags */
  71. #define HASH_SR_DATA_INPUT_READY BIT(0)
  72. #define HASH_SR_OUTPUT_READY BIT(1)
  73. #define HASH_SR_DMA_ACTIVE BIT(2)
  74. #define HASH_SR_BUSY BIT(3)
  75. /* STR Register */
  76. #define HASH_STR_NBLW_MASK GENMASK(4, 0)
  77. #define HASH_STR_DCAL BIT(8)
  78. #define HASH_FLAGS_INIT BIT(0)
  79. #define HASH_FLAGS_OUTPUT_READY BIT(1)
  80. #define HASH_FLAGS_CPU BIT(2)
  81. #define HASH_FLAGS_DMA_READY BIT(3)
  82. #define HASH_FLAGS_DMA_ACTIVE BIT(4)
  83. #define HASH_FLAGS_HMAC_INIT BIT(5)
  84. #define HASH_FLAGS_HMAC_FINAL BIT(6)
  85. #define HASH_FLAGS_HMAC_KEY BIT(7)
  86. #define HASH_FLAGS_FINAL BIT(15)
  87. #define HASH_FLAGS_FINUP BIT(16)
  88. #define HASH_FLAGS_ALGO_MASK GENMASK(21, 18)
  89. #define HASH_FLAGS_MD5 BIT(18)
  90. #define HASH_FLAGS_SHA1 BIT(19)
  91. #define HASH_FLAGS_SHA224 BIT(20)
  92. #define HASH_FLAGS_SHA256 BIT(21)
  93. #define HASH_FLAGS_ERRORS BIT(22)
  94. #define HASH_FLAGS_HMAC BIT(23)
  95. #define HASH_OP_UPDATE 1
  96. #define HASH_OP_FINAL 2
  97. enum stm32_hash_data_format {
  98. HASH_DATA_32_BITS = 0x0,
  99. HASH_DATA_16_BITS = 0x1,
  100. HASH_DATA_8_BITS = 0x2,
  101. HASH_DATA_1_BIT = 0x3
  102. };
  103. #define HASH_BUFLEN 256
  104. #define HASH_LONG_KEY 64
  105. #define HASH_MAX_KEY_SIZE (SHA256_BLOCK_SIZE * 8)
  106. #define HASH_QUEUE_LENGTH 16
  107. #define HASH_DMA_THRESHOLD 50
  108. struct stm32_hash_ctx {
  109. struct crypto_engine_ctx enginectx;
  110. struct stm32_hash_dev *hdev;
  111. unsigned long flags;
  112. u8 key[HASH_MAX_KEY_SIZE];
  113. int keylen;
  114. };
  115. struct stm32_hash_request_ctx {
  116. struct stm32_hash_dev *hdev;
  117. unsigned long flags;
  118. unsigned long op;
  119. u8 digest[SHA256_DIGEST_SIZE] __aligned(sizeof(u32));
  120. size_t digcnt;
  121. size_t bufcnt;
  122. size_t buflen;
  123. /* DMA */
  124. struct scatterlist *sg;
  125. unsigned int offset;
  126. unsigned int total;
  127. struct scatterlist sg_key;
  128. dma_addr_t dma_addr;
  129. size_t dma_ct;
  130. int nents;
  131. u8 data_type;
  132. u8 buffer[HASH_BUFLEN] __aligned(sizeof(u32));
  133. /* Export Context */
  134. u32 *hw_context;
  135. };
  136. struct stm32_hash_algs_info {
  137. struct ahash_alg *algs_list;
  138. size_t size;
  139. };
  140. struct stm32_hash_pdata {
  141. struct stm32_hash_algs_info *algs_info;
  142. size_t algs_info_size;
  143. };
  144. struct stm32_hash_dev {
  145. struct list_head list;
  146. struct device *dev;
  147. struct clk *clk;
  148. struct reset_control *rst;
  149. void __iomem *io_base;
  150. phys_addr_t phys_base;
  151. u32 dma_mode;
  152. u32 dma_maxburst;
  153. spinlock_t lock; /* lock to protect queue */
  154. struct ahash_request *req;
  155. struct crypto_engine *engine;
  156. int err;
  157. unsigned long flags;
  158. struct dma_chan *dma_lch;
  159. struct completion dma_completion;
  160. const struct stm32_hash_pdata *pdata;
  161. };
  162. struct stm32_hash_drv {
  163. struct list_head dev_list;
  164. spinlock_t lock; /* List protection access */
  165. };
  166. static struct stm32_hash_drv stm32_hash = {
  167. .dev_list = LIST_HEAD_INIT(stm32_hash.dev_list),
  168. .lock = __SPIN_LOCK_UNLOCKED(stm32_hash.lock),
  169. };
  170. static void stm32_hash_dma_callback(void *param);
  171. static inline u32 stm32_hash_read(struct stm32_hash_dev *hdev, u32 offset)
  172. {
  173. return readl_relaxed(hdev->io_base + offset);
  174. }
  175. static inline void stm32_hash_write(struct stm32_hash_dev *hdev,
  176. u32 offset, u32 value)
  177. {
  178. writel_relaxed(value, hdev->io_base + offset);
  179. }
  180. static inline int stm32_hash_wait_busy(struct stm32_hash_dev *hdev)
  181. {
  182. u32 status;
  183. return readl_relaxed_poll_timeout(hdev->io_base + HASH_SR, status,
  184. !(status & HASH_SR_BUSY), 10, 10000);
  185. }
  186. static void stm32_hash_set_nblw(struct stm32_hash_dev *hdev, int length)
  187. {
  188. u32 reg;
  189. reg = stm32_hash_read(hdev, HASH_STR);
  190. reg &= ~(HASH_STR_NBLW_MASK);
  191. reg |= (8U * ((length) % 4U));
  192. stm32_hash_write(hdev, HASH_STR, reg);
  193. }
  194. static int stm32_hash_write_key(struct stm32_hash_dev *hdev)
  195. {
  196. struct crypto_ahash *tfm = crypto_ahash_reqtfm(hdev->req);
  197. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(tfm);
  198. u32 reg;
  199. int keylen = ctx->keylen;
  200. void *key = ctx->key;
  201. if (keylen) {
  202. stm32_hash_set_nblw(hdev, keylen);
  203. while (keylen > 0) {
  204. stm32_hash_write(hdev, HASH_DIN, *(u32 *)key);
  205. keylen -= 4;
  206. key += 4;
  207. }
  208. reg = stm32_hash_read(hdev, HASH_STR);
  209. reg |= HASH_STR_DCAL;
  210. stm32_hash_write(hdev, HASH_STR, reg);
  211. return -EINPROGRESS;
  212. }
  213. return 0;
  214. }
  215. static void stm32_hash_write_ctrl(struct stm32_hash_dev *hdev)
  216. {
  217. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(hdev->req);
  218. struct crypto_ahash *tfm = crypto_ahash_reqtfm(hdev->req);
  219. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(tfm);
  220. u32 reg = HASH_CR_INIT;
  221. if (!(hdev->flags & HASH_FLAGS_INIT)) {
  222. switch (rctx->flags & HASH_FLAGS_ALGO_MASK) {
  223. case HASH_FLAGS_MD5:
  224. reg |= HASH_CR_ALGO_MD5;
  225. break;
  226. case HASH_FLAGS_SHA1:
  227. reg |= HASH_CR_ALGO_SHA1;
  228. break;
  229. case HASH_FLAGS_SHA224:
  230. reg |= HASH_CR_ALGO_SHA224;
  231. break;
  232. case HASH_FLAGS_SHA256:
  233. reg |= HASH_CR_ALGO_SHA256;
  234. break;
  235. default:
  236. reg |= HASH_CR_ALGO_MD5;
  237. }
  238. reg |= (rctx->data_type << HASH_CR_DATATYPE_POS);
  239. if (rctx->flags & HASH_FLAGS_HMAC) {
  240. hdev->flags |= HASH_FLAGS_HMAC;
  241. reg |= HASH_CR_MODE;
  242. if (ctx->keylen > HASH_LONG_KEY)
  243. reg |= HASH_CR_LKEY;
  244. }
  245. stm32_hash_write(hdev, HASH_IMR, HASH_DCIE);
  246. stm32_hash_write(hdev, HASH_CR, reg);
  247. hdev->flags |= HASH_FLAGS_INIT;
  248. dev_dbg(hdev->dev, "Write Control %x\n", reg);
  249. }
  250. }
  251. static void stm32_hash_append_sg(struct stm32_hash_request_ctx *rctx)
  252. {
  253. size_t count;
  254. while ((rctx->bufcnt < rctx->buflen) && rctx->total) {
  255. count = min(rctx->sg->length - rctx->offset, rctx->total);
  256. count = min(count, rctx->buflen - rctx->bufcnt);
  257. if (count <= 0) {
  258. if ((rctx->sg->length == 0) && !sg_is_last(rctx->sg)) {
  259. rctx->sg = sg_next(rctx->sg);
  260. continue;
  261. } else {
  262. break;
  263. }
  264. }
  265. scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, rctx->sg,
  266. rctx->offset, count, 0);
  267. rctx->bufcnt += count;
  268. rctx->offset += count;
  269. rctx->total -= count;
  270. if (rctx->offset == rctx->sg->length) {
  271. rctx->sg = sg_next(rctx->sg);
  272. if (rctx->sg)
  273. rctx->offset = 0;
  274. else
  275. rctx->total = 0;
  276. }
  277. }
  278. }
  279. static int stm32_hash_xmit_cpu(struct stm32_hash_dev *hdev,
  280. const u8 *buf, size_t length, int final)
  281. {
  282. unsigned int count, len32;
  283. const u32 *buffer = (const u32 *)buf;
  284. u32 reg;
  285. if (final)
  286. hdev->flags |= HASH_FLAGS_FINAL;
  287. len32 = DIV_ROUND_UP(length, sizeof(u32));
  288. dev_dbg(hdev->dev, "%s: length: %d, final: %x len32 %i\n",
  289. __func__, length, final, len32);
  290. hdev->flags |= HASH_FLAGS_CPU;
  291. stm32_hash_write_ctrl(hdev);
  292. if (stm32_hash_wait_busy(hdev))
  293. return -ETIMEDOUT;
  294. if ((hdev->flags & HASH_FLAGS_HMAC) &&
  295. (hdev->flags & ~HASH_FLAGS_HMAC_KEY)) {
  296. hdev->flags |= HASH_FLAGS_HMAC_KEY;
  297. stm32_hash_write_key(hdev);
  298. if (stm32_hash_wait_busy(hdev))
  299. return -ETIMEDOUT;
  300. }
  301. for (count = 0; count < len32; count++)
  302. stm32_hash_write(hdev, HASH_DIN, buffer[count]);
  303. if (final) {
  304. stm32_hash_set_nblw(hdev, length);
  305. reg = stm32_hash_read(hdev, HASH_STR);
  306. reg |= HASH_STR_DCAL;
  307. stm32_hash_write(hdev, HASH_STR, reg);
  308. if (hdev->flags & HASH_FLAGS_HMAC) {
  309. if (stm32_hash_wait_busy(hdev))
  310. return -ETIMEDOUT;
  311. stm32_hash_write_key(hdev);
  312. }
  313. return -EINPROGRESS;
  314. }
  315. return 0;
  316. }
  317. static int stm32_hash_update_cpu(struct stm32_hash_dev *hdev)
  318. {
  319. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(hdev->req);
  320. int bufcnt, err = 0, final;
  321. dev_dbg(hdev->dev, "%s flags %lx\n", __func__, rctx->flags);
  322. final = (rctx->flags & HASH_FLAGS_FINUP);
  323. while ((rctx->total >= rctx->buflen) ||
  324. (rctx->bufcnt + rctx->total >= rctx->buflen)) {
  325. stm32_hash_append_sg(rctx);
  326. bufcnt = rctx->bufcnt;
  327. rctx->bufcnt = 0;
  328. err = stm32_hash_xmit_cpu(hdev, rctx->buffer, bufcnt, 0);
  329. }
  330. stm32_hash_append_sg(rctx);
  331. if (final) {
  332. bufcnt = rctx->bufcnt;
  333. rctx->bufcnt = 0;
  334. err = stm32_hash_xmit_cpu(hdev, rctx->buffer, bufcnt,
  335. (rctx->flags & HASH_FLAGS_FINUP));
  336. }
  337. return err;
  338. }
  339. static int stm32_hash_xmit_dma(struct stm32_hash_dev *hdev,
  340. struct scatterlist *sg, int length, int mdma)
  341. {
  342. struct dma_async_tx_descriptor *in_desc;
  343. dma_cookie_t cookie;
  344. u32 reg;
  345. int err;
  346. in_desc = dmaengine_prep_slave_sg(hdev->dma_lch, sg, 1,
  347. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT |
  348. DMA_CTRL_ACK);
  349. if (!in_desc) {
  350. dev_err(hdev->dev, "dmaengine_prep_slave error\n");
  351. return -ENOMEM;
  352. }
  353. reinit_completion(&hdev->dma_completion);
  354. in_desc->callback = stm32_hash_dma_callback;
  355. in_desc->callback_param = hdev;
  356. hdev->flags |= HASH_FLAGS_FINAL;
  357. hdev->flags |= HASH_FLAGS_DMA_ACTIVE;
  358. reg = stm32_hash_read(hdev, HASH_CR);
  359. if (mdma)
  360. reg |= HASH_CR_MDMAT;
  361. else
  362. reg &= ~HASH_CR_MDMAT;
  363. reg |= HASH_CR_DMAE;
  364. stm32_hash_write(hdev, HASH_CR, reg);
  365. stm32_hash_set_nblw(hdev, length);
  366. cookie = dmaengine_submit(in_desc);
  367. err = dma_submit_error(cookie);
  368. if (err)
  369. return -ENOMEM;
  370. dma_async_issue_pending(hdev->dma_lch);
  371. if (!wait_for_completion_interruptible_timeout(&hdev->dma_completion,
  372. msecs_to_jiffies(100)))
  373. err = -ETIMEDOUT;
  374. if (dma_async_is_tx_complete(hdev->dma_lch, cookie,
  375. NULL, NULL) != DMA_COMPLETE)
  376. err = -ETIMEDOUT;
  377. if (err) {
  378. dev_err(hdev->dev, "DMA Error %i\n", err);
  379. dmaengine_terminate_all(hdev->dma_lch);
  380. return err;
  381. }
  382. return -EINPROGRESS;
  383. }
  384. static void stm32_hash_dma_callback(void *param)
  385. {
  386. struct stm32_hash_dev *hdev = param;
  387. complete(&hdev->dma_completion);
  388. hdev->flags |= HASH_FLAGS_DMA_READY;
  389. }
  390. static int stm32_hash_hmac_dma_send(struct stm32_hash_dev *hdev)
  391. {
  392. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(hdev->req);
  393. struct crypto_ahash *tfm = crypto_ahash_reqtfm(hdev->req);
  394. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(tfm);
  395. int err;
  396. if (ctx->keylen < HASH_DMA_THRESHOLD || (hdev->dma_mode == 1)) {
  397. err = stm32_hash_write_key(hdev);
  398. if (stm32_hash_wait_busy(hdev))
  399. return -ETIMEDOUT;
  400. } else {
  401. if (!(hdev->flags & HASH_FLAGS_HMAC_KEY))
  402. sg_init_one(&rctx->sg_key, ctx->key,
  403. ALIGN(ctx->keylen, sizeof(u32)));
  404. rctx->dma_ct = dma_map_sg(hdev->dev, &rctx->sg_key, 1,
  405. DMA_TO_DEVICE);
  406. if (rctx->dma_ct == 0) {
  407. dev_err(hdev->dev, "dma_map_sg error\n");
  408. return -ENOMEM;
  409. }
  410. err = stm32_hash_xmit_dma(hdev, &rctx->sg_key, ctx->keylen, 0);
  411. dma_unmap_sg(hdev->dev, &rctx->sg_key, 1, DMA_TO_DEVICE);
  412. }
  413. return err;
  414. }
  415. static int stm32_hash_dma_init(struct stm32_hash_dev *hdev)
  416. {
  417. struct dma_slave_config dma_conf;
  418. int err;
  419. memset(&dma_conf, 0, sizeof(dma_conf));
  420. dma_conf.direction = DMA_MEM_TO_DEV;
  421. dma_conf.dst_addr = hdev->phys_base + HASH_DIN;
  422. dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  423. dma_conf.src_maxburst = hdev->dma_maxburst;
  424. dma_conf.dst_maxburst = hdev->dma_maxburst;
  425. dma_conf.device_fc = false;
  426. hdev->dma_lch = dma_request_slave_channel(hdev->dev, "in");
  427. if (!hdev->dma_lch) {
  428. dev_err(hdev->dev, "Couldn't acquire a slave DMA channel.\n");
  429. return -EBUSY;
  430. }
  431. err = dmaengine_slave_config(hdev->dma_lch, &dma_conf);
  432. if (err) {
  433. dma_release_channel(hdev->dma_lch);
  434. hdev->dma_lch = NULL;
  435. dev_err(hdev->dev, "Couldn't configure DMA slave.\n");
  436. return err;
  437. }
  438. init_completion(&hdev->dma_completion);
  439. return 0;
  440. }
  441. static int stm32_hash_dma_send(struct stm32_hash_dev *hdev)
  442. {
  443. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(hdev->req);
  444. struct scatterlist sg[1], *tsg;
  445. int err = 0, len = 0, reg, ncp = 0;
  446. unsigned int i;
  447. u32 *buffer = (void *)rctx->buffer;
  448. rctx->sg = hdev->req->src;
  449. rctx->total = hdev->req->nbytes;
  450. rctx->nents = sg_nents(rctx->sg);
  451. if (rctx->nents < 0)
  452. return -EINVAL;
  453. stm32_hash_write_ctrl(hdev);
  454. if (hdev->flags & HASH_FLAGS_HMAC) {
  455. err = stm32_hash_hmac_dma_send(hdev);
  456. if (err != -EINPROGRESS)
  457. return err;
  458. }
  459. for_each_sg(rctx->sg, tsg, rctx->nents, i) {
  460. len = sg->length;
  461. sg[0] = *tsg;
  462. if (sg_is_last(sg)) {
  463. if (hdev->dma_mode == 1) {
  464. len = (ALIGN(sg->length, 16) - 16);
  465. ncp = sg_pcopy_to_buffer(
  466. rctx->sg, rctx->nents,
  467. rctx->buffer, sg->length - len,
  468. rctx->total - sg->length + len);
  469. sg->length = len;
  470. } else {
  471. if (!(IS_ALIGNED(sg->length, sizeof(u32)))) {
  472. len = sg->length;
  473. sg->length = ALIGN(sg->length,
  474. sizeof(u32));
  475. }
  476. }
  477. }
  478. rctx->dma_ct = dma_map_sg(hdev->dev, sg, 1,
  479. DMA_TO_DEVICE);
  480. if (rctx->dma_ct == 0) {
  481. dev_err(hdev->dev, "dma_map_sg error\n");
  482. return -ENOMEM;
  483. }
  484. err = stm32_hash_xmit_dma(hdev, sg, len,
  485. !sg_is_last(sg));
  486. dma_unmap_sg(hdev->dev, sg, 1, DMA_TO_DEVICE);
  487. if (err == -ENOMEM)
  488. return err;
  489. }
  490. if (hdev->dma_mode == 1) {
  491. if (stm32_hash_wait_busy(hdev))
  492. return -ETIMEDOUT;
  493. reg = stm32_hash_read(hdev, HASH_CR);
  494. reg &= ~HASH_CR_DMAE;
  495. reg |= HASH_CR_DMAA;
  496. stm32_hash_write(hdev, HASH_CR, reg);
  497. if (ncp) {
  498. memset(buffer + ncp, 0,
  499. DIV_ROUND_UP(ncp, sizeof(u32)) - ncp);
  500. writesl(hdev->io_base + HASH_DIN, buffer,
  501. DIV_ROUND_UP(ncp, sizeof(u32)));
  502. }
  503. stm32_hash_set_nblw(hdev, DIV_ROUND_UP(ncp, sizeof(u32)));
  504. reg = stm32_hash_read(hdev, HASH_STR);
  505. reg |= HASH_STR_DCAL;
  506. stm32_hash_write(hdev, HASH_STR, reg);
  507. err = -EINPROGRESS;
  508. }
  509. if (hdev->flags & HASH_FLAGS_HMAC) {
  510. if (stm32_hash_wait_busy(hdev))
  511. return -ETIMEDOUT;
  512. err = stm32_hash_hmac_dma_send(hdev);
  513. }
  514. return err;
  515. }
  516. static struct stm32_hash_dev *stm32_hash_find_dev(struct stm32_hash_ctx *ctx)
  517. {
  518. struct stm32_hash_dev *hdev = NULL, *tmp;
  519. spin_lock_bh(&stm32_hash.lock);
  520. if (!ctx->hdev) {
  521. list_for_each_entry(tmp, &stm32_hash.dev_list, list) {
  522. hdev = tmp;
  523. break;
  524. }
  525. ctx->hdev = hdev;
  526. } else {
  527. hdev = ctx->hdev;
  528. }
  529. spin_unlock_bh(&stm32_hash.lock);
  530. return hdev;
  531. }
  532. static bool stm32_hash_dma_aligned_data(struct ahash_request *req)
  533. {
  534. struct scatterlist *sg;
  535. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(crypto_ahash_reqtfm(req));
  536. struct stm32_hash_dev *hdev = stm32_hash_find_dev(ctx);
  537. int i;
  538. if (req->nbytes <= HASH_DMA_THRESHOLD)
  539. return false;
  540. if (sg_nents(req->src) > 1) {
  541. if (hdev->dma_mode == 1)
  542. return false;
  543. for_each_sg(req->src, sg, sg_nents(req->src), i) {
  544. if ((!IS_ALIGNED(sg->length, sizeof(u32))) &&
  545. (!sg_is_last(sg)))
  546. return false;
  547. }
  548. }
  549. if (req->src->offset % 4)
  550. return false;
  551. return true;
  552. }
  553. static int stm32_hash_init(struct ahash_request *req)
  554. {
  555. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  556. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(tfm);
  557. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  558. struct stm32_hash_dev *hdev = stm32_hash_find_dev(ctx);
  559. rctx->hdev = hdev;
  560. rctx->flags = HASH_FLAGS_CPU;
  561. rctx->digcnt = crypto_ahash_digestsize(tfm);
  562. switch (rctx->digcnt) {
  563. case MD5_DIGEST_SIZE:
  564. rctx->flags |= HASH_FLAGS_MD5;
  565. break;
  566. case SHA1_DIGEST_SIZE:
  567. rctx->flags |= HASH_FLAGS_SHA1;
  568. break;
  569. case SHA224_DIGEST_SIZE:
  570. rctx->flags |= HASH_FLAGS_SHA224;
  571. break;
  572. case SHA256_DIGEST_SIZE:
  573. rctx->flags |= HASH_FLAGS_SHA256;
  574. break;
  575. default:
  576. return -EINVAL;
  577. }
  578. rctx->bufcnt = 0;
  579. rctx->buflen = HASH_BUFLEN;
  580. rctx->total = 0;
  581. rctx->offset = 0;
  582. rctx->data_type = HASH_DATA_8_BITS;
  583. memset(rctx->buffer, 0, HASH_BUFLEN);
  584. if (ctx->flags & HASH_FLAGS_HMAC)
  585. rctx->flags |= HASH_FLAGS_HMAC;
  586. dev_dbg(hdev->dev, "%s Flags %lx\n", __func__, rctx->flags);
  587. return 0;
  588. }
  589. static int stm32_hash_update_req(struct stm32_hash_dev *hdev)
  590. {
  591. return stm32_hash_update_cpu(hdev);
  592. }
  593. static int stm32_hash_final_req(struct stm32_hash_dev *hdev)
  594. {
  595. struct ahash_request *req = hdev->req;
  596. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  597. int err;
  598. int buflen = rctx->bufcnt;
  599. rctx->bufcnt = 0;
  600. if (!(rctx->flags & HASH_FLAGS_CPU))
  601. err = stm32_hash_dma_send(hdev);
  602. else
  603. err = stm32_hash_xmit_cpu(hdev, rctx->buffer, buflen, 1);
  604. return err;
  605. }
  606. static void stm32_hash_copy_hash(struct ahash_request *req)
  607. {
  608. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  609. u32 *hash = (u32 *)rctx->digest;
  610. unsigned int i, hashsize;
  611. switch (rctx->flags & HASH_FLAGS_ALGO_MASK) {
  612. case HASH_FLAGS_MD5:
  613. hashsize = MD5_DIGEST_SIZE;
  614. break;
  615. case HASH_FLAGS_SHA1:
  616. hashsize = SHA1_DIGEST_SIZE;
  617. break;
  618. case HASH_FLAGS_SHA224:
  619. hashsize = SHA224_DIGEST_SIZE;
  620. break;
  621. case HASH_FLAGS_SHA256:
  622. hashsize = SHA256_DIGEST_SIZE;
  623. break;
  624. default:
  625. return;
  626. }
  627. for (i = 0; i < hashsize / sizeof(u32); i++)
  628. hash[i] = be32_to_cpu(stm32_hash_read(rctx->hdev,
  629. HASH_HREG(i)));
  630. }
  631. static int stm32_hash_finish(struct ahash_request *req)
  632. {
  633. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  634. if (!req->result)
  635. return -EINVAL;
  636. memcpy(req->result, rctx->digest, rctx->digcnt);
  637. return 0;
  638. }
  639. static void stm32_hash_finish_req(struct ahash_request *req, int err)
  640. {
  641. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  642. struct stm32_hash_dev *hdev = rctx->hdev;
  643. if (!err && (HASH_FLAGS_FINAL & hdev->flags)) {
  644. stm32_hash_copy_hash(req);
  645. err = stm32_hash_finish(req);
  646. hdev->flags &= ~(HASH_FLAGS_FINAL | HASH_FLAGS_CPU |
  647. HASH_FLAGS_INIT | HASH_FLAGS_DMA_READY |
  648. HASH_FLAGS_OUTPUT_READY | HASH_FLAGS_HMAC |
  649. HASH_FLAGS_HMAC_INIT | HASH_FLAGS_HMAC_FINAL |
  650. HASH_FLAGS_HMAC_KEY);
  651. } else {
  652. rctx->flags |= HASH_FLAGS_ERRORS;
  653. }
  654. crypto_finalize_hash_request(hdev->engine, req, err);
  655. }
  656. static int stm32_hash_hw_init(struct stm32_hash_dev *hdev,
  657. struct stm32_hash_request_ctx *rctx)
  658. {
  659. if (!(HASH_FLAGS_INIT & hdev->flags)) {
  660. stm32_hash_write(hdev, HASH_CR, HASH_CR_INIT);
  661. stm32_hash_write(hdev, HASH_STR, 0);
  662. stm32_hash_write(hdev, HASH_DIN, 0);
  663. stm32_hash_write(hdev, HASH_IMR, 0);
  664. hdev->err = 0;
  665. }
  666. return 0;
  667. }
  668. static int stm32_hash_one_request(struct crypto_engine *engine, void *areq);
  669. static int stm32_hash_prepare_req(struct crypto_engine *engine, void *areq);
  670. static int stm32_hash_handle_queue(struct stm32_hash_dev *hdev,
  671. struct ahash_request *req)
  672. {
  673. return crypto_transfer_hash_request_to_engine(hdev->engine, req);
  674. }
  675. static int stm32_hash_prepare_req(struct crypto_engine *engine, void *areq)
  676. {
  677. struct ahash_request *req = container_of(areq, struct ahash_request,
  678. base);
  679. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(crypto_ahash_reqtfm(req));
  680. struct stm32_hash_dev *hdev = stm32_hash_find_dev(ctx);
  681. struct stm32_hash_request_ctx *rctx;
  682. if (!hdev)
  683. return -ENODEV;
  684. hdev->req = req;
  685. rctx = ahash_request_ctx(req);
  686. dev_dbg(hdev->dev, "processing new req, op: %lu, nbytes %d\n",
  687. rctx->op, req->nbytes);
  688. return stm32_hash_hw_init(hdev, rctx);
  689. }
  690. static int stm32_hash_one_request(struct crypto_engine *engine, void *areq)
  691. {
  692. struct ahash_request *req = container_of(areq, struct ahash_request,
  693. base);
  694. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(crypto_ahash_reqtfm(req));
  695. struct stm32_hash_dev *hdev = stm32_hash_find_dev(ctx);
  696. struct stm32_hash_request_ctx *rctx;
  697. int err = 0;
  698. if (!hdev)
  699. return -ENODEV;
  700. hdev->req = req;
  701. rctx = ahash_request_ctx(req);
  702. if (rctx->op == HASH_OP_UPDATE)
  703. err = stm32_hash_update_req(hdev);
  704. else if (rctx->op == HASH_OP_FINAL)
  705. err = stm32_hash_final_req(hdev);
  706. if (err != -EINPROGRESS)
  707. /* done task will not finish it, so do it here */
  708. stm32_hash_finish_req(req, err);
  709. return 0;
  710. }
  711. static int stm32_hash_enqueue(struct ahash_request *req, unsigned int op)
  712. {
  713. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  714. struct stm32_hash_ctx *ctx = crypto_tfm_ctx(req->base.tfm);
  715. struct stm32_hash_dev *hdev = ctx->hdev;
  716. rctx->op = op;
  717. return stm32_hash_handle_queue(hdev, req);
  718. }
  719. static int stm32_hash_update(struct ahash_request *req)
  720. {
  721. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  722. if (!req->nbytes || !(rctx->flags & HASH_FLAGS_CPU))
  723. return 0;
  724. rctx->total = req->nbytes;
  725. rctx->sg = req->src;
  726. rctx->offset = 0;
  727. if ((rctx->bufcnt + rctx->total < rctx->buflen)) {
  728. stm32_hash_append_sg(rctx);
  729. return 0;
  730. }
  731. return stm32_hash_enqueue(req, HASH_OP_UPDATE);
  732. }
  733. static int stm32_hash_final(struct ahash_request *req)
  734. {
  735. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  736. rctx->flags |= HASH_FLAGS_FINUP;
  737. return stm32_hash_enqueue(req, HASH_OP_FINAL);
  738. }
  739. static int stm32_hash_finup(struct ahash_request *req)
  740. {
  741. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  742. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(crypto_ahash_reqtfm(req));
  743. struct stm32_hash_dev *hdev = stm32_hash_find_dev(ctx);
  744. int err1, err2;
  745. rctx->flags |= HASH_FLAGS_FINUP;
  746. if (hdev->dma_lch && stm32_hash_dma_aligned_data(req))
  747. rctx->flags &= ~HASH_FLAGS_CPU;
  748. err1 = stm32_hash_update(req);
  749. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  750. return err1;
  751. /*
  752. * final() has to be always called to cleanup resources
  753. * even if update() failed, except EINPROGRESS
  754. */
  755. err2 = stm32_hash_final(req);
  756. return err1 ?: err2;
  757. }
  758. static int stm32_hash_digest(struct ahash_request *req)
  759. {
  760. return stm32_hash_init(req) ?: stm32_hash_finup(req);
  761. }
  762. static int stm32_hash_export(struct ahash_request *req, void *out)
  763. {
  764. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  765. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(crypto_ahash_reqtfm(req));
  766. struct stm32_hash_dev *hdev = stm32_hash_find_dev(ctx);
  767. u32 *preg;
  768. unsigned int i;
  769. while (!(stm32_hash_read(hdev, HASH_SR) & HASH_SR_DATA_INPUT_READY))
  770. cpu_relax();
  771. rctx->hw_context = kmalloc(sizeof(u32) * (3 + HASH_CSR_REGISTER_NUMBER),
  772. GFP_KERNEL);
  773. preg = rctx->hw_context;
  774. *preg++ = stm32_hash_read(hdev, HASH_IMR);
  775. *preg++ = stm32_hash_read(hdev, HASH_STR);
  776. *preg++ = stm32_hash_read(hdev, HASH_CR);
  777. for (i = 0; i < HASH_CSR_REGISTER_NUMBER; i++)
  778. *preg++ = stm32_hash_read(hdev, HASH_CSR(i));
  779. memcpy(out, rctx, sizeof(*rctx));
  780. return 0;
  781. }
  782. static int stm32_hash_import(struct ahash_request *req, const void *in)
  783. {
  784. struct stm32_hash_request_ctx *rctx = ahash_request_ctx(req);
  785. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(crypto_ahash_reqtfm(req));
  786. struct stm32_hash_dev *hdev = stm32_hash_find_dev(ctx);
  787. const u32 *preg = in;
  788. u32 reg;
  789. unsigned int i;
  790. memcpy(rctx, in, sizeof(*rctx));
  791. preg = rctx->hw_context;
  792. stm32_hash_write(hdev, HASH_IMR, *preg++);
  793. stm32_hash_write(hdev, HASH_STR, *preg++);
  794. stm32_hash_write(hdev, HASH_CR, *preg);
  795. reg = *preg++ | HASH_CR_INIT;
  796. stm32_hash_write(hdev, HASH_CR, reg);
  797. for (i = 0; i < HASH_CSR_REGISTER_NUMBER; i++)
  798. stm32_hash_write(hdev, HASH_CSR(i), *preg++);
  799. kfree(rctx->hw_context);
  800. return 0;
  801. }
  802. static int stm32_hash_setkey(struct crypto_ahash *tfm,
  803. const u8 *key, unsigned int keylen)
  804. {
  805. struct stm32_hash_ctx *ctx = crypto_ahash_ctx(tfm);
  806. if (keylen <= HASH_MAX_KEY_SIZE) {
  807. memcpy(ctx->key, key, keylen);
  808. ctx->keylen = keylen;
  809. } else {
  810. return -ENOMEM;
  811. }
  812. return 0;
  813. }
  814. static int stm32_hash_cra_init_algs(struct crypto_tfm *tfm,
  815. const char *algs_hmac_name)
  816. {
  817. struct stm32_hash_ctx *ctx = crypto_tfm_ctx(tfm);
  818. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  819. sizeof(struct stm32_hash_request_ctx));
  820. ctx->keylen = 0;
  821. if (algs_hmac_name)
  822. ctx->flags |= HASH_FLAGS_HMAC;
  823. ctx->enginectx.op.do_one_request = stm32_hash_one_request;
  824. ctx->enginectx.op.prepare_request = stm32_hash_prepare_req;
  825. ctx->enginectx.op.unprepare_request = NULL;
  826. return 0;
  827. }
  828. static int stm32_hash_cra_init(struct crypto_tfm *tfm)
  829. {
  830. return stm32_hash_cra_init_algs(tfm, NULL);
  831. }
  832. static int stm32_hash_cra_md5_init(struct crypto_tfm *tfm)
  833. {
  834. return stm32_hash_cra_init_algs(tfm, "md5");
  835. }
  836. static int stm32_hash_cra_sha1_init(struct crypto_tfm *tfm)
  837. {
  838. return stm32_hash_cra_init_algs(tfm, "sha1");
  839. }
  840. static int stm32_hash_cra_sha224_init(struct crypto_tfm *tfm)
  841. {
  842. return stm32_hash_cra_init_algs(tfm, "sha224");
  843. }
  844. static int stm32_hash_cra_sha256_init(struct crypto_tfm *tfm)
  845. {
  846. return stm32_hash_cra_init_algs(tfm, "sha256");
  847. }
  848. static irqreturn_t stm32_hash_irq_thread(int irq, void *dev_id)
  849. {
  850. struct stm32_hash_dev *hdev = dev_id;
  851. if (HASH_FLAGS_CPU & hdev->flags) {
  852. if (HASH_FLAGS_OUTPUT_READY & hdev->flags) {
  853. hdev->flags &= ~HASH_FLAGS_OUTPUT_READY;
  854. goto finish;
  855. }
  856. } else if (HASH_FLAGS_DMA_READY & hdev->flags) {
  857. if (HASH_FLAGS_DMA_ACTIVE & hdev->flags) {
  858. hdev->flags &= ~HASH_FLAGS_DMA_ACTIVE;
  859. goto finish;
  860. }
  861. }
  862. return IRQ_HANDLED;
  863. finish:
  864. /* Finish current request */
  865. stm32_hash_finish_req(hdev->req, 0);
  866. return IRQ_HANDLED;
  867. }
  868. static irqreturn_t stm32_hash_irq_handler(int irq, void *dev_id)
  869. {
  870. struct stm32_hash_dev *hdev = dev_id;
  871. u32 reg;
  872. reg = stm32_hash_read(hdev, HASH_SR);
  873. if (reg & HASH_SR_OUTPUT_READY) {
  874. reg &= ~HASH_SR_OUTPUT_READY;
  875. stm32_hash_write(hdev, HASH_SR, reg);
  876. hdev->flags |= HASH_FLAGS_OUTPUT_READY;
  877. /* Disable IT*/
  878. stm32_hash_write(hdev, HASH_IMR, 0);
  879. return IRQ_WAKE_THREAD;
  880. }
  881. return IRQ_NONE;
  882. }
  883. static struct ahash_alg algs_md5_sha1[] = {
  884. {
  885. .init = stm32_hash_init,
  886. .update = stm32_hash_update,
  887. .final = stm32_hash_final,
  888. .finup = stm32_hash_finup,
  889. .digest = stm32_hash_digest,
  890. .export = stm32_hash_export,
  891. .import = stm32_hash_import,
  892. .halg = {
  893. .digestsize = MD5_DIGEST_SIZE,
  894. .statesize = sizeof(struct stm32_hash_request_ctx),
  895. .base = {
  896. .cra_name = "md5",
  897. .cra_driver_name = "stm32-md5",
  898. .cra_priority = 200,
  899. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  900. CRYPTO_ALG_ASYNC |
  901. CRYPTO_ALG_KERN_DRIVER_ONLY,
  902. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  903. .cra_ctxsize = sizeof(struct stm32_hash_ctx),
  904. .cra_alignmask = 3,
  905. .cra_init = stm32_hash_cra_init,
  906. .cra_module = THIS_MODULE,
  907. }
  908. }
  909. },
  910. {
  911. .init = stm32_hash_init,
  912. .update = stm32_hash_update,
  913. .final = stm32_hash_final,
  914. .finup = stm32_hash_finup,
  915. .digest = stm32_hash_digest,
  916. .export = stm32_hash_export,
  917. .import = stm32_hash_import,
  918. .setkey = stm32_hash_setkey,
  919. .halg = {
  920. .digestsize = MD5_DIGEST_SIZE,
  921. .statesize = sizeof(struct stm32_hash_request_ctx),
  922. .base = {
  923. .cra_name = "hmac(md5)",
  924. .cra_driver_name = "stm32-hmac-md5",
  925. .cra_priority = 200,
  926. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  927. CRYPTO_ALG_ASYNC |
  928. CRYPTO_ALG_KERN_DRIVER_ONLY,
  929. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  930. .cra_ctxsize = sizeof(struct stm32_hash_ctx),
  931. .cra_alignmask = 3,
  932. .cra_init = stm32_hash_cra_md5_init,
  933. .cra_module = THIS_MODULE,
  934. }
  935. }
  936. },
  937. {
  938. .init = stm32_hash_init,
  939. .update = stm32_hash_update,
  940. .final = stm32_hash_final,
  941. .finup = stm32_hash_finup,
  942. .digest = stm32_hash_digest,
  943. .export = stm32_hash_export,
  944. .import = stm32_hash_import,
  945. .halg = {
  946. .digestsize = SHA1_DIGEST_SIZE,
  947. .statesize = sizeof(struct stm32_hash_request_ctx),
  948. .base = {
  949. .cra_name = "sha1",
  950. .cra_driver_name = "stm32-sha1",
  951. .cra_priority = 200,
  952. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  953. CRYPTO_ALG_ASYNC |
  954. CRYPTO_ALG_KERN_DRIVER_ONLY,
  955. .cra_blocksize = SHA1_BLOCK_SIZE,
  956. .cra_ctxsize = sizeof(struct stm32_hash_ctx),
  957. .cra_alignmask = 3,
  958. .cra_init = stm32_hash_cra_init,
  959. .cra_module = THIS_MODULE,
  960. }
  961. }
  962. },
  963. {
  964. .init = stm32_hash_init,
  965. .update = stm32_hash_update,
  966. .final = stm32_hash_final,
  967. .finup = stm32_hash_finup,
  968. .digest = stm32_hash_digest,
  969. .export = stm32_hash_export,
  970. .import = stm32_hash_import,
  971. .setkey = stm32_hash_setkey,
  972. .halg = {
  973. .digestsize = SHA1_DIGEST_SIZE,
  974. .statesize = sizeof(struct stm32_hash_request_ctx),
  975. .base = {
  976. .cra_name = "hmac(sha1)",
  977. .cra_driver_name = "stm32-hmac-sha1",
  978. .cra_priority = 200,
  979. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  980. CRYPTO_ALG_ASYNC |
  981. CRYPTO_ALG_KERN_DRIVER_ONLY,
  982. .cra_blocksize = SHA1_BLOCK_SIZE,
  983. .cra_ctxsize = sizeof(struct stm32_hash_ctx),
  984. .cra_alignmask = 3,
  985. .cra_init = stm32_hash_cra_sha1_init,
  986. .cra_module = THIS_MODULE,
  987. }
  988. }
  989. },
  990. };
  991. static struct ahash_alg algs_sha224_sha256[] = {
  992. {
  993. .init = stm32_hash_init,
  994. .update = stm32_hash_update,
  995. .final = stm32_hash_final,
  996. .finup = stm32_hash_finup,
  997. .digest = stm32_hash_digest,
  998. .export = stm32_hash_export,
  999. .import = stm32_hash_import,
  1000. .halg = {
  1001. .digestsize = SHA224_DIGEST_SIZE,
  1002. .statesize = sizeof(struct stm32_hash_request_ctx),
  1003. .base = {
  1004. .cra_name = "sha224",
  1005. .cra_driver_name = "stm32-sha224",
  1006. .cra_priority = 200,
  1007. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1008. CRYPTO_ALG_ASYNC |
  1009. CRYPTO_ALG_KERN_DRIVER_ONLY,
  1010. .cra_blocksize = SHA224_BLOCK_SIZE,
  1011. .cra_ctxsize = sizeof(struct stm32_hash_ctx),
  1012. .cra_alignmask = 3,
  1013. .cra_init = stm32_hash_cra_init,
  1014. .cra_module = THIS_MODULE,
  1015. }
  1016. }
  1017. },
  1018. {
  1019. .init = stm32_hash_init,
  1020. .update = stm32_hash_update,
  1021. .final = stm32_hash_final,
  1022. .finup = stm32_hash_finup,
  1023. .digest = stm32_hash_digest,
  1024. .setkey = stm32_hash_setkey,
  1025. .export = stm32_hash_export,
  1026. .import = stm32_hash_import,
  1027. .halg = {
  1028. .digestsize = SHA224_DIGEST_SIZE,
  1029. .statesize = sizeof(struct stm32_hash_request_ctx),
  1030. .base = {
  1031. .cra_name = "hmac(sha224)",
  1032. .cra_driver_name = "stm32-hmac-sha224",
  1033. .cra_priority = 200,
  1034. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1035. CRYPTO_ALG_ASYNC |
  1036. CRYPTO_ALG_KERN_DRIVER_ONLY,
  1037. .cra_blocksize = SHA224_BLOCK_SIZE,
  1038. .cra_ctxsize = sizeof(struct stm32_hash_ctx),
  1039. .cra_alignmask = 3,
  1040. .cra_init = stm32_hash_cra_sha224_init,
  1041. .cra_module = THIS_MODULE,
  1042. }
  1043. }
  1044. },
  1045. {
  1046. .init = stm32_hash_init,
  1047. .update = stm32_hash_update,
  1048. .final = stm32_hash_final,
  1049. .finup = stm32_hash_finup,
  1050. .digest = stm32_hash_digest,
  1051. .export = stm32_hash_export,
  1052. .import = stm32_hash_import,
  1053. .halg = {
  1054. .digestsize = SHA256_DIGEST_SIZE,
  1055. .statesize = sizeof(struct stm32_hash_request_ctx),
  1056. .base = {
  1057. .cra_name = "sha256",
  1058. .cra_driver_name = "stm32-sha256",
  1059. .cra_priority = 200,
  1060. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1061. CRYPTO_ALG_ASYNC |
  1062. CRYPTO_ALG_KERN_DRIVER_ONLY,
  1063. .cra_blocksize = SHA256_BLOCK_SIZE,
  1064. .cra_ctxsize = sizeof(struct stm32_hash_ctx),
  1065. .cra_alignmask = 3,
  1066. .cra_init = stm32_hash_cra_init,
  1067. .cra_module = THIS_MODULE,
  1068. }
  1069. }
  1070. },
  1071. {
  1072. .init = stm32_hash_init,
  1073. .update = stm32_hash_update,
  1074. .final = stm32_hash_final,
  1075. .finup = stm32_hash_finup,
  1076. .digest = stm32_hash_digest,
  1077. .export = stm32_hash_export,
  1078. .import = stm32_hash_import,
  1079. .setkey = stm32_hash_setkey,
  1080. .halg = {
  1081. .digestsize = SHA256_DIGEST_SIZE,
  1082. .statesize = sizeof(struct stm32_hash_request_ctx),
  1083. .base = {
  1084. .cra_name = "hmac(sha256)",
  1085. .cra_driver_name = "stm32-hmac-sha256",
  1086. .cra_priority = 200,
  1087. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1088. CRYPTO_ALG_ASYNC |
  1089. CRYPTO_ALG_KERN_DRIVER_ONLY,
  1090. .cra_blocksize = SHA256_BLOCK_SIZE,
  1091. .cra_ctxsize = sizeof(struct stm32_hash_ctx),
  1092. .cra_alignmask = 3,
  1093. .cra_init = stm32_hash_cra_sha256_init,
  1094. .cra_module = THIS_MODULE,
  1095. }
  1096. }
  1097. },
  1098. };
  1099. static int stm32_hash_register_algs(struct stm32_hash_dev *hdev)
  1100. {
  1101. unsigned int i, j;
  1102. int err;
  1103. for (i = 0; i < hdev->pdata->algs_info_size; i++) {
  1104. for (j = 0; j < hdev->pdata->algs_info[i].size; j++) {
  1105. err = crypto_register_ahash(
  1106. &hdev->pdata->algs_info[i].algs_list[j]);
  1107. if (err)
  1108. goto err_algs;
  1109. }
  1110. }
  1111. return 0;
  1112. err_algs:
  1113. dev_err(hdev->dev, "Algo %d : %d failed\n", i, j);
  1114. for (; i--; ) {
  1115. for (; j--;)
  1116. crypto_unregister_ahash(
  1117. &hdev->pdata->algs_info[i].algs_list[j]);
  1118. }
  1119. return err;
  1120. }
  1121. static int stm32_hash_unregister_algs(struct stm32_hash_dev *hdev)
  1122. {
  1123. unsigned int i, j;
  1124. for (i = 0; i < hdev->pdata->algs_info_size; i++) {
  1125. for (j = 0; j < hdev->pdata->algs_info[i].size; j++)
  1126. crypto_unregister_ahash(
  1127. &hdev->pdata->algs_info[i].algs_list[j]);
  1128. }
  1129. return 0;
  1130. }
  1131. static struct stm32_hash_algs_info stm32_hash_algs_info_stm32f4[] = {
  1132. {
  1133. .algs_list = algs_md5_sha1,
  1134. .size = ARRAY_SIZE(algs_md5_sha1),
  1135. },
  1136. };
  1137. static const struct stm32_hash_pdata stm32_hash_pdata_stm32f4 = {
  1138. .algs_info = stm32_hash_algs_info_stm32f4,
  1139. .algs_info_size = ARRAY_SIZE(stm32_hash_algs_info_stm32f4),
  1140. };
  1141. static struct stm32_hash_algs_info stm32_hash_algs_info_stm32f7[] = {
  1142. {
  1143. .algs_list = algs_md5_sha1,
  1144. .size = ARRAY_SIZE(algs_md5_sha1),
  1145. },
  1146. {
  1147. .algs_list = algs_sha224_sha256,
  1148. .size = ARRAY_SIZE(algs_sha224_sha256),
  1149. },
  1150. };
  1151. static const struct stm32_hash_pdata stm32_hash_pdata_stm32f7 = {
  1152. .algs_info = stm32_hash_algs_info_stm32f7,
  1153. .algs_info_size = ARRAY_SIZE(stm32_hash_algs_info_stm32f7),
  1154. };
  1155. static const struct of_device_id stm32_hash_of_match[] = {
  1156. {
  1157. .compatible = "st,stm32f456-hash",
  1158. .data = &stm32_hash_pdata_stm32f4,
  1159. },
  1160. {
  1161. .compatible = "st,stm32f756-hash",
  1162. .data = &stm32_hash_pdata_stm32f7,
  1163. },
  1164. {},
  1165. };
  1166. MODULE_DEVICE_TABLE(of, stm32_hash_of_match);
  1167. static int stm32_hash_get_of_match(struct stm32_hash_dev *hdev,
  1168. struct device *dev)
  1169. {
  1170. hdev->pdata = of_device_get_match_data(dev);
  1171. if (!hdev->pdata) {
  1172. dev_err(dev, "no compatible OF match\n");
  1173. return -EINVAL;
  1174. }
  1175. if (of_property_read_u32(dev->of_node, "dma-maxburst",
  1176. &hdev->dma_maxburst)) {
  1177. dev_info(dev, "dma-maxburst not specified, using 0\n");
  1178. hdev->dma_maxburst = 0;
  1179. }
  1180. return 0;
  1181. }
  1182. static int stm32_hash_probe(struct platform_device *pdev)
  1183. {
  1184. struct stm32_hash_dev *hdev;
  1185. struct device *dev = &pdev->dev;
  1186. struct resource *res;
  1187. int ret, irq;
  1188. hdev = devm_kzalloc(dev, sizeof(*hdev), GFP_KERNEL);
  1189. if (!hdev)
  1190. return -ENOMEM;
  1191. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1192. hdev->io_base = devm_ioremap_resource(dev, res);
  1193. if (IS_ERR(hdev->io_base))
  1194. return PTR_ERR(hdev->io_base);
  1195. hdev->phys_base = res->start;
  1196. ret = stm32_hash_get_of_match(hdev, dev);
  1197. if (ret)
  1198. return ret;
  1199. irq = platform_get_irq(pdev, 0);
  1200. if (irq < 0) {
  1201. dev_err(dev, "Cannot get IRQ resource\n");
  1202. return irq;
  1203. }
  1204. ret = devm_request_threaded_irq(dev, irq, stm32_hash_irq_handler,
  1205. stm32_hash_irq_thread, IRQF_ONESHOT,
  1206. dev_name(dev), hdev);
  1207. if (ret) {
  1208. dev_err(dev, "Cannot grab IRQ\n");
  1209. return ret;
  1210. }
  1211. hdev->clk = devm_clk_get(&pdev->dev, NULL);
  1212. if (IS_ERR(hdev->clk)) {
  1213. dev_err(dev, "failed to get clock for hash (%lu)\n",
  1214. PTR_ERR(hdev->clk));
  1215. return PTR_ERR(hdev->clk);
  1216. }
  1217. ret = clk_prepare_enable(hdev->clk);
  1218. if (ret) {
  1219. dev_err(dev, "failed to enable hash clock (%d)\n", ret);
  1220. return ret;
  1221. }
  1222. hdev->rst = devm_reset_control_get(&pdev->dev, NULL);
  1223. if (!IS_ERR(hdev->rst)) {
  1224. reset_control_assert(hdev->rst);
  1225. udelay(2);
  1226. reset_control_deassert(hdev->rst);
  1227. }
  1228. hdev->dev = dev;
  1229. platform_set_drvdata(pdev, hdev);
  1230. ret = stm32_hash_dma_init(hdev);
  1231. if (ret)
  1232. dev_dbg(dev, "DMA mode not available\n");
  1233. spin_lock(&stm32_hash.lock);
  1234. list_add_tail(&hdev->list, &stm32_hash.dev_list);
  1235. spin_unlock(&stm32_hash.lock);
  1236. /* Initialize crypto engine */
  1237. hdev->engine = crypto_engine_alloc_init(dev, 1);
  1238. if (!hdev->engine) {
  1239. ret = -ENOMEM;
  1240. goto err_engine;
  1241. }
  1242. ret = crypto_engine_start(hdev->engine);
  1243. if (ret)
  1244. goto err_engine_start;
  1245. hdev->dma_mode = stm32_hash_read(hdev, HASH_HWCFGR);
  1246. /* Register algos */
  1247. ret = stm32_hash_register_algs(hdev);
  1248. if (ret)
  1249. goto err_algs;
  1250. dev_info(dev, "Init HASH done HW ver %x DMA mode %u\n",
  1251. stm32_hash_read(hdev, HASH_VER), hdev->dma_mode);
  1252. return 0;
  1253. err_algs:
  1254. err_engine_start:
  1255. crypto_engine_exit(hdev->engine);
  1256. err_engine:
  1257. spin_lock(&stm32_hash.lock);
  1258. list_del(&hdev->list);
  1259. spin_unlock(&stm32_hash.lock);
  1260. if (hdev->dma_lch)
  1261. dma_release_channel(hdev->dma_lch);
  1262. clk_disable_unprepare(hdev->clk);
  1263. return ret;
  1264. }
  1265. static int stm32_hash_remove(struct platform_device *pdev)
  1266. {
  1267. static struct stm32_hash_dev *hdev;
  1268. hdev = platform_get_drvdata(pdev);
  1269. if (!hdev)
  1270. return -ENODEV;
  1271. stm32_hash_unregister_algs(hdev);
  1272. crypto_engine_exit(hdev->engine);
  1273. spin_lock(&stm32_hash.lock);
  1274. list_del(&hdev->list);
  1275. spin_unlock(&stm32_hash.lock);
  1276. if (hdev->dma_lch)
  1277. dma_release_channel(hdev->dma_lch);
  1278. clk_disable_unprepare(hdev->clk);
  1279. return 0;
  1280. }
  1281. static struct platform_driver stm32_hash_driver = {
  1282. .probe = stm32_hash_probe,
  1283. .remove = stm32_hash_remove,
  1284. .driver = {
  1285. .name = "stm32-hash",
  1286. .of_match_table = stm32_hash_of_match,
  1287. }
  1288. };
  1289. module_platform_driver(stm32_hash_driver);
  1290. MODULE_DESCRIPTION("STM32 SHA1/224/256 & MD5 (HMAC) hw accelerator driver");
  1291. MODULE_AUTHOR("Lionel Debieve <lionel.debieve@st.com>");
  1292. MODULE_LICENSE("GPL v2");