process.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 1999, 2000 by Ralf Baechle and others.
  7. * Copyright (C) 2005, 2006 by Ralf Baechle (ralf@linux-mips.org)
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. * Copyright (C) 2004 Thiemo Seufer
  10. * Copyright (C) 2013 Imagination Technologies Ltd.
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/sched.h>
  14. #include <linux/sched/debug.h>
  15. #include <linux/sched/task.h>
  16. #include <linux/sched/task_stack.h>
  17. #include <linux/tick.h>
  18. #include <linux/kernel.h>
  19. #include <linux/mm.h>
  20. #include <linux/stddef.h>
  21. #include <linux/unistd.h>
  22. #include <linux/export.h>
  23. #include <linux/ptrace.h>
  24. #include <linux/mman.h>
  25. #include <linux/personality.h>
  26. #include <linux/sys.h>
  27. #include <linux/init.h>
  28. #include <linux/completion.h>
  29. #include <linux/kallsyms.h>
  30. #include <linux/random.h>
  31. #include <linux/prctl.h>
  32. #include <asm/asm.h>
  33. #include <asm/bootinfo.h>
  34. #include <asm/cpu.h>
  35. #include <asm/dsemul.h>
  36. #include <asm/dsp.h>
  37. #include <asm/fpu.h>
  38. #include <asm/irq.h>
  39. #include <asm/msa.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/mipsregs.h>
  42. #include <asm/processor.h>
  43. #include <asm/reg.h>
  44. #include <linux/uaccess.h>
  45. #include <asm/io.h>
  46. #include <asm/elf.h>
  47. #include <asm/isadep.h>
  48. #include <asm/inst.h>
  49. #include <asm/stacktrace.h>
  50. #include <asm/irq_regs.h>
  51. #ifdef CONFIG_HOTPLUG_CPU
  52. void arch_cpu_idle_dead(void)
  53. {
  54. play_dead();
  55. }
  56. #endif
  57. asmlinkage void ret_from_fork(void);
  58. asmlinkage void ret_from_kernel_thread(void);
  59. void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp)
  60. {
  61. unsigned long status;
  62. /* New thread loses kernel privileges. */
  63. status = regs->cp0_status & ~(ST0_CU0|ST0_CU1|ST0_FR|KU_MASK);
  64. status |= KU_USER;
  65. regs->cp0_status = status;
  66. lose_fpu(0);
  67. clear_thread_flag(TIF_MSA_CTX_LIVE);
  68. clear_used_math();
  69. atomic_set(&current->thread.bd_emu_frame, BD_EMUFRAME_NONE);
  70. init_dsp();
  71. regs->cp0_epc = pc;
  72. regs->regs[29] = sp;
  73. }
  74. void exit_thread(struct task_struct *tsk)
  75. {
  76. /*
  77. * User threads may have allocated a delay slot emulation frame.
  78. * If so, clean up that allocation.
  79. */
  80. if (!(current->flags & PF_KTHREAD))
  81. dsemul_thread_cleanup(tsk);
  82. }
  83. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  84. {
  85. /*
  86. * Save any process state which is live in hardware registers to the
  87. * parent context prior to duplication. This prevents the new child
  88. * state becoming stale if the parent is preempted before copy_thread()
  89. * gets a chance to save the parent's live hardware registers to the
  90. * child context.
  91. */
  92. preempt_disable();
  93. if (is_msa_enabled())
  94. save_msa(current);
  95. else if (is_fpu_owner())
  96. _save_fp(current);
  97. save_dsp(current);
  98. preempt_enable();
  99. *dst = *src;
  100. return 0;
  101. }
  102. /*
  103. * Copy architecture-specific thread state
  104. */
  105. int copy_thread_tls(unsigned long clone_flags, unsigned long usp,
  106. unsigned long kthread_arg, struct task_struct *p, unsigned long tls)
  107. {
  108. struct thread_info *ti = task_thread_info(p);
  109. struct pt_regs *childregs, *regs = current_pt_regs();
  110. unsigned long childksp;
  111. childksp = (unsigned long)task_stack_page(p) + THREAD_SIZE - 32;
  112. /* set up new TSS. */
  113. childregs = (struct pt_regs *) childksp - 1;
  114. /* Put the stack after the struct pt_regs. */
  115. childksp = (unsigned long) childregs;
  116. p->thread.cp0_status = read_c0_status() & ~(ST0_CU2|ST0_CU1);
  117. if (unlikely(p->flags & PF_KTHREAD)) {
  118. /* kernel thread */
  119. unsigned long status = p->thread.cp0_status;
  120. memset(childregs, 0, sizeof(struct pt_regs));
  121. ti->addr_limit = KERNEL_DS;
  122. p->thread.reg16 = usp; /* fn */
  123. p->thread.reg17 = kthread_arg;
  124. p->thread.reg29 = childksp;
  125. p->thread.reg31 = (unsigned long) ret_from_kernel_thread;
  126. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  127. status = (status & ~(ST0_KUP | ST0_IEP | ST0_IEC)) |
  128. ((status & (ST0_KUC | ST0_IEC)) << 2);
  129. #else
  130. status |= ST0_EXL;
  131. #endif
  132. childregs->cp0_status = status;
  133. return 0;
  134. }
  135. /* user thread */
  136. *childregs = *regs;
  137. childregs->regs[7] = 0; /* Clear error flag */
  138. childregs->regs[2] = 0; /* Child gets zero as return value */
  139. if (usp)
  140. childregs->regs[29] = usp;
  141. ti->addr_limit = USER_DS;
  142. p->thread.reg29 = (unsigned long) childregs;
  143. p->thread.reg31 = (unsigned long) ret_from_fork;
  144. /*
  145. * New tasks lose permission to use the fpu. This accelerates context
  146. * switching for most programs since they don't use the fpu.
  147. */
  148. childregs->cp0_status &= ~(ST0_CU2|ST0_CU1);
  149. clear_tsk_thread_flag(p, TIF_USEDFPU);
  150. clear_tsk_thread_flag(p, TIF_USEDMSA);
  151. clear_tsk_thread_flag(p, TIF_MSA_CTX_LIVE);
  152. #ifdef CONFIG_MIPS_MT_FPAFF
  153. clear_tsk_thread_flag(p, TIF_FPUBOUND);
  154. #endif /* CONFIG_MIPS_MT_FPAFF */
  155. atomic_set(&p->thread.bd_emu_frame, BD_EMUFRAME_NONE);
  156. if (clone_flags & CLONE_SETTLS)
  157. ti->tp_value = tls;
  158. return 0;
  159. }
  160. #ifdef CONFIG_CC_STACKPROTECTOR
  161. #include <linux/stackprotector.h>
  162. unsigned long __stack_chk_guard __read_mostly;
  163. EXPORT_SYMBOL(__stack_chk_guard);
  164. #endif
  165. struct mips_frame_info {
  166. void *func;
  167. unsigned long func_size;
  168. int frame_size;
  169. int pc_offset;
  170. };
  171. #define J_TARGET(pc,target) \
  172. (((unsigned long)(pc) & 0xf0000000) | ((target) << 2))
  173. static inline int is_ra_save_ins(union mips_instruction *ip, int *poff)
  174. {
  175. #ifdef CONFIG_CPU_MICROMIPS
  176. /*
  177. * swsp ra,offset
  178. * swm16 reglist,offset(sp)
  179. * swm32 reglist,offset(sp)
  180. * sw32 ra,offset(sp)
  181. * jradiussp - NOT SUPPORTED
  182. *
  183. * microMIPS is way more fun...
  184. */
  185. if (mm_insn_16bit(ip->word >> 16)) {
  186. switch (ip->mm16_r5_format.opcode) {
  187. case mm_swsp16_op:
  188. if (ip->mm16_r5_format.rt != 31)
  189. return 0;
  190. *poff = ip->mm16_r5_format.imm;
  191. *poff = (*poff << 2) / sizeof(ulong);
  192. return 1;
  193. case mm_pool16c_op:
  194. switch (ip->mm16_m_format.func) {
  195. case mm_swm16_op:
  196. *poff = ip->mm16_m_format.imm;
  197. *poff += 1 + ip->mm16_m_format.rlist;
  198. *poff = (*poff << 2) / sizeof(ulong);
  199. return 1;
  200. default:
  201. return 0;
  202. }
  203. default:
  204. return 0;
  205. }
  206. }
  207. switch (ip->i_format.opcode) {
  208. case mm_sw32_op:
  209. if (ip->i_format.rs != 29)
  210. return 0;
  211. if (ip->i_format.rt != 31)
  212. return 0;
  213. *poff = ip->i_format.simmediate / sizeof(ulong);
  214. return 1;
  215. case mm_pool32b_op:
  216. switch (ip->mm_m_format.func) {
  217. case mm_swm32_func:
  218. if (ip->mm_m_format.rd < 0x10)
  219. return 0;
  220. if (ip->mm_m_format.base != 29)
  221. return 0;
  222. *poff = ip->mm_m_format.simmediate;
  223. *poff += (ip->mm_m_format.rd & 0xf) * sizeof(u32);
  224. *poff /= sizeof(ulong);
  225. return 1;
  226. default:
  227. return 0;
  228. }
  229. default:
  230. return 0;
  231. }
  232. #else
  233. /* sw / sd $ra, offset($sp) */
  234. if ((ip->i_format.opcode == sw_op || ip->i_format.opcode == sd_op) &&
  235. ip->i_format.rs == 29 && ip->i_format.rt == 31) {
  236. *poff = ip->i_format.simmediate / sizeof(ulong);
  237. return 1;
  238. }
  239. return 0;
  240. #endif
  241. }
  242. static inline int is_jump_ins(union mips_instruction *ip)
  243. {
  244. #ifdef CONFIG_CPU_MICROMIPS
  245. /*
  246. * jr16,jrc,jalr16,jalr16
  247. * jal
  248. * jalr/jr,jalr.hb/jr.hb,jalrs,jalrs.hb
  249. * jraddiusp - NOT SUPPORTED
  250. *
  251. * microMIPS is kind of more fun...
  252. */
  253. if (mm_insn_16bit(ip->word >> 16)) {
  254. if ((ip->mm16_r5_format.opcode == mm_pool16c_op &&
  255. (ip->mm16_r5_format.rt & mm_jr16_op) == mm_jr16_op))
  256. return 1;
  257. return 0;
  258. }
  259. if (ip->j_format.opcode == mm_j32_op)
  260. return 1;
  261. if (ip->j_format.opcode == mm_jal32_op)
  262. return 1;
  263. if (ip->r_format.opcode != mm_pool32a_op ||
  264. ip->r_format.func != mm_pool32axf_op)
  265. return 0;
  266. return ((ip->u_format.uimmediate >> 6) & mm_jalr_op) == mm_jalr_op;
  267. #else
  268. if (ip->j_format.opcode == j_op)
  269. return 1;
  270. if (ip->j_format.opcode == jal_op)
  271. return 1;
  272. if (ip->r_format.opcode != spec_op)
  273. return 0;
  274. return ip->r_format.func == jalr_op || ip->r_format.func == jr_op;
  275. #endif
  276. }
  277. static inline int is_sp_move_ins(union mips_instruction *ip, int *frame_size)
  278. {
  279. #ifdef CONFIG_CPU_MICROMIPS
  280. unsigned short tmp;
  281. /*
  282. * addiusp -imm
  283. * addius5 sp,-imm
  284. * addiu32 sp,sp,-imm
  285. * jradiussp - NOT SUPPORTED
  286. *
  287. * microMIPS is not more fun...
  288. */
  289. if (mm_insn_16bit(ip->word >> 16)) {
  290. if (ip->mm16_r3_format.opcode == mm_pool16d_op &&
  291. ip->mm16_r3_format.simmediate & mm_addiusp_func) {
  292. tmp = ip->mm_b0_format.simmediate >> 1;
  293. tmp = ((tmp & 0x1ff) ^ 0x100) - 0x100;
  294. if ((tmp + 2) < 4) /* 0x0,0x1,0x1fe,0x1ff are special */
  295. tmp ^= 0x100;
  296. *frame_size = -(signed short)(tmp << 2);
  297. return 1;
  298. }
  299. if (ip->mm16_r5_format.opcode == mm_pool16d_op &&
  300. ip->mm16_r5_format.rt == 29) {
  301. tmp = ip->mm16_r5_format.imm >> 1;
  302. *frame_size = -(signed short)(tmp & 0xf);
  303. return 1;
  304. }
  305. return 0;
  306. }
  307. if (ip->mm_i_format.opcode == mm_addiu32_op &&
  308. ip->mm_i_format.rt == 29 && ip->mm_i_format.rs == 29) {
  309. *frame_size = -ip->i_format.simmediate;
  310. return 1;
  311. }
  312. #else
  313. /* addiu/daddiu sp,sp,-imm */
  314. if (ip->i_format.rs != 29 || ip->i_format.rt != 29)
  315. return 0;
  316. if (ip->i_format.opcode == addiu_op ||
  317. ip->i_format.opcode == daddiu_op) {
  318. *frame_size = -ip->i_format.simmediate;
  319. return 1;
  320. }
  321. #endif
  322. return 0;
  323. }
  324. static int get_frame_info(struct mips_frame_info *info)
  325. {
  326. bool is_mmips = IS_ENABLED(CONFIG_CPU_MICROMIPS);
  327. union mips_instruction insn, *ip, *ip_end;
  328. const unsigned int max_insns = 128;
  329. unsigned int last_insn_size = 0;
  330. unsigned int i;
  331. bool saw_jump = false;
  332. info->pc_offset = -1;
  333. info->frame_size = 0;
  334. ip = (void *)msk_isa16_mode((ulong)info->func);
  335. if (!ip)
  336. goto err;
  337. ip_end = (void *)ip + info->func_size;
  338. for (i = 0; i < max_insns && ip < ip_end; i++) {
  339. ip = (void *)ip + last_insn_size;
  340. if (is_mmips && mm_insn_16bit(ip->halfword[0])) {
  341. insn.word = ip->halfword[0] << 16;
  342. last_insn_size = 2;
  343. } else if (is_mmips) {
  344. insn.word = ip->halfword[0] << 16 | ip->halfword[1];
  345. last_insn_size = 4;
  346. } else {
  347. insn.word = ip->word;
  348. last_insn_size = 4;
  349. }
  350. if (!info->frame_size) {
  351. is_sp_move_ins(&insn, &info->frame_size);
  352. continue;
  353. } else if (!saw_jump && is_jump_ins(ip)) {
  354. /*
  355. * If we see a jump instruction, we are finished
  356. * with the frame save.
  357. *
  358. * Some functions can have a shortcut return at
  359. * the beginning of the function, so don't start
  360. * looking for jump instruction until we see the
  361. * frame setup.
  362. *
  363. * The RA save instruction can get put into the
  364. * delay slot of the jump instruction, so look
  365. * at the next instruction, too.
  366. */
  367. saw_jump = true;
  368. continue;
  369. }
  370. if (info->pc_offset == -1 &&
  371. is_ra_save_ins(&insn, &info->pc_offset))
  372. break;
  373. if (saw_jump)
  374. break;
  375. }
  376. if (info->frame_size && info->pc_offset >= 0) /* nested */
  377. return 0;
  378. if (info->pc_offset < 0) /* leaf */
  379. return 1;
  380. /* prologue seems bogus... */
  381. err:
  382. return -1;
  383. }
  384. static struct mips_frame_info schedule_mfi __read_mostly;
  385. #ifdef CONFIG_KALLSYMS
  386. static unsigned long get___schedule_addr(void)
  387. {
  388. return kallsyms_lookup_name("__schedule");
  389. }
  390. #else
  391. static unsigned long get___schedule_addr(void)
  392. {
  393. union mips_instruction *ip = (void *)schedule;
  394. int max_insns = 8;
  395. int i;
  396. for (i = 0; i < max_insns; i++, ip++) {
  397. if (ip->j_format.opcode == j_op)
  398. return J_TARGET(ip, ip->j_format.target);
  399. }
  400. return 0;
  401. }
  402. #endif
  403. static int __init frame_info_init(void)
  404. {
  405. unsigned long size = 0;
  406. #ifdef CONFIG_KALLSYMS
  407. unsigned long ofs;
  408. #endif
  409. unsigned long addr;
  410. addr = get___schedule_addr();
  411. if (!addr)
  412. addr = (unsigned long)schedule;
  413. #ifdef CONFIG_KALLSYMS
  414. kallsyms_lookup_size_offset(addr, &size, &ofs);
  415. #endif
  416. schedule_mfi.func = (void *)addr;
  417. schedule_mfi.func_size = size;
  418. get_frame_info(&schedule_mfi);
  419. /*
  420. * Without schedule() frame info, result given by
  421. * thread_saved_pc() and get_wchan() are not reliable.
  422. */
  423. if (schedule_mfi.pc_offset < 0)
  424. printk("Can't analyze schedule() prologue at %p\n", schedule);
  425. return 0;
  426. }
  427. arch_initcall(frame_info_init);
  428. /*
  429. * Return saved PC of a blocked thread.
  430. */
  431. static unsigned long thread_saved_pc(struct task_struct *tsk)
  432. {
  433. struct thread_struct *t = &tsk->thread;
  434. /* New born processes are a special case */
  435. if (t->reg31 == (unsigned long) ret_from_fork)
  436. return t->reg31;
  437. if (schedule_mfi.pc_offset < 0)
  438. return 0;
  439. return ((unsigned long *)t->reg29)[schedule_mfi.pc_offset];
  440. }
  441. #ifdef CONFIG_KALLSYMS
  442. /* generic stack unwinding function */
  443. unsigned long notrace unwind_stack_by_address(unsigned long stack_page,
  444. unsigned long *sp,
  445. unsigned long pc,
  446. unsigned long *ra)
  447. {
  448. unsigned long low, high, irq_stack_high;
  449. struct mips_frame_info info;
  450. unsigned long size, ofs;
  451. struct pt_regs *regs;
  452. int leaf;
  453. if (!stack_page)
  454. return 0;
  455. /*
  456. * IRQ stacks start at IRQ_STACK_START
  457. * task stacks at THREAD_SIZE - 32
  458. */
  459. low = stack_page;
  460. if (!preemptible() && on_irq_stack(raw_smp_processor_id(), *sp)) {
  461. high = stack_page + IRQ_STACK_START;
  462. irq_stack_high = high;
  463. } else {
  464. high = stack_page + THREAD_SIZE - 32;
  465. irq_stack_high = 0;
  466. }
  467. /*
  468. * If we reached the top of the interrupt stack, start unwinding
  469. * the interrupted task stack.
  470. */
  471. if (unlikely(*sp == irq_stack_high)) {
  472. unsigned long task_sp = *(unsigned long *)*sp;
  473. /*
  474. * Check that the pointer saved in the IRQ stack head points to
  475. * something within the stack of the current task
  476. */
  477. if (!object_is_on_stack((void *)task_sp))
  478. return 0;
  479. /*
  480. * Follow pointer to tasks kernel stack frame where interrupted
  481. * state was saved.
  482. */
  483. regs = (struct pt_regs *)task_sp;
  484. pc = regs->cp0_epc;
  485. if (!user_mode(regs) && __kernel_text_address(pc)) {
  486. *sp = regs->regs[29];
  487. *ra = regs->regs[31];
  488. return pc;
  489. }
  490. return 0;
  491. }
  492. if (!kallsyms_lookup_size_offset(pc, &size, &ofs))
  493. return 0;
  494. /*
  495. * Return ra if an exception occurred at the first instruction
  496. */
  497. if (unlikely(ofs == 0)) {
  498. pc = *ra;
  499. *ra = 0;
  500. return pc;
  501. }
  502. info.func = (void *)(pc - ofs);
  503. info.func_size = ofs; /* analyze from start to ofs */
  504. leaf = get_frame_info(&info);
  505. if (leaf < 0)
  506. return 0;
  507. if (*sp < low || *sp + info.frame_size > high)
  508. return 0;
  509. if (leaf)
  510. /*
  511. * For some extreme cases, get_frame_info() can
  512. * consider wrongly a nested function as a leaf
  513. * one. In that cases avoid to return always the
  514. * same value.
  515. */
  516. pc = pc != *ra ? *ra : 0;
  517. else
  518. pc = ((unsigned long *)(*sp))[info.pc_offset];
  519. *sp += info.frame_size;
  520. *ra = 0;
  521. return __kernel_text_address(pc) ? pc : 0;
  522. }
  523. EXPORT_SYMBOL(unwind_stack_by_address);
  524. /* used by show_backtrace() */
  525. unsigned long unwind_stack(struct task_struct *task, unsigned long *sp,
  526. unsigned long pc, unsigned long *ra)
  527. {
  528. unsigned long stack_page = 0;
  529. int cpu;
  530. for_each_possible_cpu(cpu) {
  531. if (on_irq_stack(cpu, *sp)) {
  532. stack_page = (unsigned long)irq_stack[cpu];
  533. break;
  534. }
  535. }
  536. if (!stack_page)
  537. stack_page = (unsigned long)task_stack_page(task);
  538. return unwind_stack_by_address(stack_page, sp, pc, ra);
  539. }
  540. #endif
  541. /*
  542. * get_wchan - a maintenance nightmare^W^Wpain in the ass ...
  543. */
  544. unsigned long get_wchan(struct task_struct *task)
  545. {
  546. unsigned long pc = 0;
  547. #ifdef CONFIG_KALLSYMS
  548. unsigned long sp;
  549. unsigned long ra = 0;
  550. #endif
  551. if (!task || task == current || task->state == TASK_RUNNING)
  552. goto out;
  553. if (!task_stack_page(task))
  554. goto out;
  555. pc = thread_saved_pc(task);
  556. #ifdef CONFIG_KALLSYMS
  557. sp = task->thread.reg29 + schedule_mfi.frame_size;
  558. while (in_sched_functions(pc))
  559. pc = unwind_stack(task, &sp, pc, &ra);
  560. #endif
  561. out:
  562. return pc;
  563. }
  564. /*
  565. * Don't forget that the stack pointer must be aligned on a 8 bytes
  566. * boundary for 32-bits ABI and 16 bytes for 64-bits ABI.
  567. */
  568. unsigned long arch_align_stack(unsigned long sp)
  569. {
  570. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  571. sp -= get_random_int() & ~PAGE_MASK;
  572. return sp & ALMASK;
  573. }
  574. static void arch_dump_stack(void *info)
  575. {
  576. struct pt_regs *regs;
  577. regs = get_irq_regs();
  578. if (regs)
  579. show_regs(regs);
  580. dump_stack();
  581. }
  582. void arch_trigger_cpumask_backtrace(const cpumask_t *mask, bool exclude_self)
  583. {
  584. long this_cpu = get_cpu();
  585. if (cpumask_test_cpu(this_cpu, mask) && !exclude_self)
  586. dump_stack();
  587. smp_call_function_many(mask, arch_dump_stack, NULL, 1);
  588. put_cpu();
  589. }
  590. int mips_get_process_fp_mode(struct task_struct *task)
  591. {
  592. int value = 0;
  593. if (!test_tsk_thread_flag(task, TIF_32BIT_FPREGS))
  594. value |= PR_FP_MODE_FR;
  595. if (test_tsk_thread_flag(task, TIF_HYBRID_FPREGS))
  596. value |= PR_FP_MODE_FRE;
  597. return value;
  598. }
  599. static void prepare_for_fp_mode_switch(void *info)
  600. {
  601. struct mm_struct *mm = info;
  602. if (current->mm == mm)
  603. lose_fpu(1);
  604. }
  605. int mips_set_process_fp_mode(struct task_struct *task, unsigned int value)
  606. {
  607. const unsigned int known_bits = PR_FP_MODE_FR | PR_FP_MODE_FRE;
  608. struct task_struct *t;
  609. int max_users;
  610. /* If nothing to change, return right away, successfully. */
  611. if (value == mips_get_process_fp_mode(task))
  612. return 0;
  613. /* Only accept a mode change if 64-bit FP enabled for o32. */
  614. if (!IS_ENABLED(CONFIG_MIPS_O32_FP64_SUPPORT))
  615. return -EOPNOTSUPP;
  616. /* And only for o32 tasks. */
  617. if (IS_ENABLED(CONFIG_64BIT) && !test_thread_flag(TIF_32BIT_REGS))
  618. return -EOPNOTSUPP;
  619. /* Check the value is valid */
  620. if (value & ~known_bits)
  621. return -EOPNOTSUPP;
  622. /* Avoid inadvertently triggering emulation */
  623. if ((value & PR_FP_MODE_FR) && raw_cpu_has_fpu &&
  624. !(raw_current_cpu_data.fpu_id & MIPS_FPIR_F64))
  625. return -EOPNOTSUPP;
  626. if ((value & PR_FP_MODE_FRE) && raw_cpu_has_fpu && !cpu_has_fre)
  627. return -EOPNOTSUPP;
  628. /* FR = 0 not supported in MIPS R6 */
  629. if (!(value & PR_FP_MODE_FR) && raw_cpu_has_fpu && cpu_has_mips_r6)
  630. return -EOPNOTSUPP;
  631. /* Proceed with the mode switch */
  632. preempt_disable();
  633. /* Save FP & vector context, then disable FPU & MSA */
  634. if (task->signal == current->signal)
  635. lose_fpu(1);
  636. /* Prevent any threads from obtaining live FP context */
  637. atomic_set(&task->mm->context.fp_mode_switching, 1);
  638. smp_mb__after_atomic();
  639. /*
  640. * If there are multiple online CPUs then force any which are running
  641. * threads in this process to lose their FPU context, which they can't
  642. * regain until fp_mode_switching is cleared later.
  643. */
  644. if (num_online_cpus() > 1) {
  645. /* No need to send an IPI for the local CPU */
  646. max_users = (task->mm == current->mm) ? 1 : 0;
  647. if (atomic_read(&current->mm->mm_users) > max_users)
  648. smp_call_function(prepare_for_fp_mode_switch,
  649. (void *)current->mm, 1);
  650. }
  651. /*
  652. * There are now no threads of the process with live FP context, so it
  653. * is safe to proceed with the FP mode switch.
  654. */
  655. for_each_thread(task, t) {
  656. /* Update desired FP register width */
  657. if (value & PR_FP_MODE_FR) {
  658. clear_tsk_thread_flag(t, TIF_32BIT_FPREGS);
  659. } else {
  660. set_tsk_thread_flag(t, TIF_32BIT_FPREGS);
  661. clear_tsk_thread_flag(t, TIF_MSA_CTX_LIVE);
  662. }
  663. /* Update desired FP single layout */
  664. if (value & PR_FP_MODE_FRE)
  665. set_tsk_thread_flag(t, TIF_HYBRID_FPREGS);
  666. else
  667. clear_tsk_thread_flag(t, TIF_HYBRID_FPREGS);
  668. }
  669. /* Allow threads to use FP again */
  670. atomic_set(&task->mm->context.fp_mode_switching, 0);
  671. preempt_enable();
  672. return 0;
  673. }
  674. #if defined(CONFIG_32BIT) || defined(CONFIG_MIPS32_O32)
  675. void mips_dump_regs32(u32 *uregs, const struct pt_regs *regs)
  676. {
  677. unsigned int i;
  678. for (i = MIPS32_EF_R1; i <= MIPS32_EF_R31; i++) {
  679. /* k0/k1 are copied as zero. */
  680. if (i == MIPS32_EF_R26 || i == MIPS32_EF_R27)
  681. uregs[i] = 0;
  682. else
  683. uregs[i] = regs->regs[i - MIPS32_EF_R0];
  684. }
  685. uregs[MIPS32_EF_LO] = regs->lo;
  686. uregs[MIPS32_EF_HI] = regs->hi;
  687. uregs[MIPS32_EF_CP0_EPC] = regs->cp0_epc;
  688. uregs[MIPS32_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
  689. uregs[MIPS32_EF_CP0_STATUS] = regs->cp0_status;
  690. uregs[MIPS32_EF_CP0_CAUSE] = regs->cp0_cause;
  691. }
  692. #endif /* CONFIG_32BIT || CONFIG_MIPS32_O32 */
  693. #ifdef CONFIG_64BIT
  694. void mips_dump_regs64(u64 *uregs, const struct pt_regs *regs)
  695. {
  696. unsigned int i;
  697. for (i = MIPS64_EF_R1; i <= MIPS64_EF_R31; i++) {
  698. /* k0/k1 are copied as zero. */
  699. if (i == MIPS64_EF_R26 || i == MIPS64_EF_R27)
  700. uregs[i] = 0;
  701. else
  702. uregs[i] = regs->regs[i - MIPS64_EF_R0];
  703. }
  704. uregs[MIPS64_EF_LO] = regs->lo;
  705. uregs[MIPS64_EF_HI] = regs->hi;
  706. uregs[MIPS64_EF_CP0_EPC] = regs->cp0_epc;
  707. uregs[MIPS64_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
  708. uregs[MIPS64_EF_CP0_STATUS] = regs->cp0_status;
  709. uregs[MIPS64_EF_CP0_CAUSE] = regs->cp0_cause;
  710. }
  711. #endif /* CONFIG_64BIT */