omap_hwmod_2430_data.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/asoc-ti-mcbsp.h>
  17. #include <linux/platform_data/hsmmc-omap.h>
  18. #include <linux/platform_data/spi-omap2-mcspi.h>
  19. #include <linux/omap-dma.h>
  20. #include <plat/dmtimer.h>
  21. #include "omap_hwmod.h"
  22. #include "l3_2xxx.h"
  23. #include "soc.h"
  24. #include "omap_hwmod_common_data.h"
  25. #include "prm-regbits-24xx.h"
  26. #include "cm-regbits-24xx.h"
  27. #include "i2c.h"
  28. #include "wd_timer.h"
  29. /*
  30. * OMAP2430 hardware module integration data
  31. *
  32. * All of the data in this section should be autogeneratable from the
  33. * TI hardware database or other technical documentation. Data that
  34. * is driver-specific or driver-kernel integration-specific belongs
  35. * elsewhere.
  36. */
  37. /*
  38. * IP blocks
  39. */
  40. /* IVA2 (IVA2) */
  41. static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
  42. { .name = "logic", .rst_shift = 0 },
  43. { .name = "mmu", .rst_shift = 1 },
  44. };
  45. static struct omap_hwmod omap2430_iva_hwmod = {
  46. .name = "iva",
  47. .class = &iva_hwmod_class,
  48. .clkdm_name = "dsp_clkdm",
  49. .rst_lines = omap2430_iva_resets,
  50. .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
  51. .main_clk = "dsp_fck",
  52. };
  53. /* I2C common */
  54. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  55. .rev_offs = 0x00,
  56. .sysc_offs = 0x20,
  57. .syss_offs = 0x10,
  58. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  59. SYSS_HAS_RESET_STATUS),
  60. .sysc_fields = &omap_hwmod_sysc_type1,
  61. };
  62. static struct omap_hwmod_class i2c_class = {
  63. .name = "i2c",
  64. .sysc = &i2c_sysc,
  65. .rev = OMAP_I2C_IP_VERSION_1,
  66. .reset = &omap_i2c_reset,
  67. };
  68. static struct omap_i2c_dev_attr i2c_dev_attr = {
  69. .fifo_depth = 8, /* bytes */
  70. .flags = OMAP_I2C_FLAG_BUS_SHIFT_2 |
  71. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  72. };
  73. /* I2C1 */
  74. static struct omap_hwmod omap2430_i2c1_hwmod = {
  75. .name = "i2c1",
  76. .flags = HWMOD_16BIT_REG,
  77. .main_clk = "i2chs1_fck",
  78. .prcm = {
  79. .omap2 = {
  80. /*
  81. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  82. * I2CHS IP's do not follow the usual pattern.
  83. * prcm_reg_id alone cannot be used to program
  84. * the iclk and fclk. Needs to be handled using
  85. * additional flags when clk handling is moved
  86. * to hwmod framework.
  87. */
  88. .module_offs = CORE_MOD,
  89. .prcm_reg_id = 1,
  90. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  91. .idlest_reg_id = 1,
  92. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  93. },
  94. },
  95. .class = &i2c_class,
  96. .dev_attr = &i2c_dev_attr,
  97. };
  98. /* I2C2 */
  99. static struct omap_hwmod omap2430_i2c2_hwmod = {
  100. .name = "i2c2",
  101. .flags = HWMOD_16BIT_REG,
  102. .main_clk = "i2chs2_fck",
  103. .prcm = {
  104. .omap2 = {
  105. .module_offs = CORE_MOD,
  106. .prcm_reg_id = 1,
  107. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  108. .idlest_reg_id = 1,
  109. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  110. },
  111. },
  112. .class = &i2c_class,
  113. .dev_attr = &i2c_dev_attr,
  114. };
  115. /* gpio5 */
  116. static struct omap_hwmod omap2430_gpio5_hwmod = {
  117. .name = "gpio5",
  118. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  119. .main_clk = "gpio5_fck",
  120. .prcm = {
  121. .omap2 = {
  122. .prcm_reg_id = 2,
  123. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  124. .module_offs = CORE_MOD,
  125. .idlest_reg_id = 2,
  126. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  127. },
  128. },
  129. .class = &omap2xxx_gpio_hwmod_class,
  130. .dev_attr = &omap2xxx_gpio_dev_attr,
  131. };
  132. /* dma attributes */
  133. static struct omap_dma_dev_attr dma_dev_attr = {
  134. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  135. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  136. .lch_count = 32,
  137. };
  138. static struct omap_hwmod omap2430_dma_system_hwmod = {
  139. .name = "dma",
  140. .class = &omap2xxx_dma_hwmod_class,
  141. .main_clk = "core_l3_ck",
  142. .dev_attr = &dma_dev_attr,
  143. .flags = HWMOD_NO_IDLEST,
  144. };
  145. /* mailbox */
  146. static struct omap_hwmod omap2430_mailbox_hwmod = {
  147. .name = "mailbox",
  148. .class = &omap2xxx_mailbox_hwmod_class,
  149. .main_clk = "mailboxes_ick",
  150. .prcm = {
  151. .omap2 = {
  152. .prcm_reg_id = 1,
  153. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  154. .module_offs = CORE_MOD,
  155. .idlest_reg_id = 1,
  156. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  157. },
  158. },
  159. };
  160. /* mcspi3 */
  161. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  162. .num_chipselect = 2,
  163. };
  164. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  165. .name = "mcspi3",
  166. .main_clk = "mcspi3_fck",
  167. .prcm = {
  168. .omap2 = {
  169. .module_offs = CORE_MOD,
  170. .prcm_reg_id = 2,
  171. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  172. .idlest_reg_id = 2,
  173. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  174. },
  175. },
  176. .class = &omap2xxx_mcspi_class,
  177. .dev_attr = &omap_mcspi3_dev_attr,
  178. };
  179. /* usbhsotg */
  180. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  181. .rev_offs = 0x0400,
  182. .sysc_offs = 0x0404,
  183. .syss_offs = 0x0408,
  184. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  185. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  186. SYSC_HAS_AUTOIDLE),
  187. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  188. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  189. .sysc_fields = &omap_hwmod_sysc_type1,
  190. };
  191. static struct omap_hwmod_class usbotg_class = {
  192. .name = "usbotg",
  193. .sysc = &omap2430_usbhsotg_sysc,
  194. };
  195. /* usb_otg_hs */
  196. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  197. .name = "usb_otg_hs",
  198. .main_clk = "usbhs_ick",
  199. .prcm = {
  200. .omap2 = {
  201. .prcm_reg_id = 1,
  202. .module_bit = OMAP2430_EN_USBHS_MASK,
  203. .module_offs = CORE_MOD,
  204. .idlest_reg_id = 1,
  205. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  206. },
  207. },
  208. .class = &usbotg_class,
  209. /*
  210. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  211. * broken when autoidle is enabled
  212. * workaround is to disable the autoidle bit at module level.
  213. */
  214. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  215. | HWMOD_SWSUP_MSTANDBY,
  216. };
  217. /*
  218. * 'mcbsp' class
  219. * multi channel buffered serial port controller
  220. */
  221. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  222. .rev_offs = 0x007C,
  223. .sysc_offs = 0x008C,
  224. .sysc_flags = (SYSC_HAS_SOFTRESET),
  225. .sysc_fields = &omap_hwmod_sysc_type1,
  226. };
  227. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  228. .name = "mcbsp",
  229. .sysc = &omap2430_mcbsp_sysc,
  230. .rev = MCBSP_CONFIG_TYPE2,
  231. };
  232. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  233. { .role = "pad_fck", .clk = "mcbsp_clks" },
  234. { .role = "prcm_fck", .clk = "func_96m_ck" },
  235. };
  236. /* mcbsp1 */
  237. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  238. .name = "mcbsp1",
  239. .class = &omap2430_mcbsp_hwmod_class,
  240. .main_clk = "mcbsp1_fck",
  241. .prcm = {
  242. .omap2 = {
  243. .prcm_reg_id = 1,
  244. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  245. .module_offs = CORE_MOD,
  246. .idlest_reg_id = 1,
  247. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  248. },
  249. },
  250. .opt_clks = mcbsp_opt_clks,
  251. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  252. };
  253. /* mcbsp2 */
  254. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  255. .name = "mcbsp2",
  256. .class = &omap2430_mcbsp_hwmod_class,
  257. .main_clk = "mcbsp2_fck",
  258. .prcm = {
  259. .omap2 = {
  260. .prcm_reg_id = 1,
  261. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  262. .module_offs = CORE_MOD,
  263. .idlest_reg_id = 1,
  264. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  265. },
  266. },
  267. .opt_clks = mcbsp_opt_clks,
  268. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  269. };
  270. /* mcbsp3 */
  271. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  272. .name = "mcbsp3",
  273. .class = &omap2430_mcbsp_hwmod_class,
  274. .main_clk = "mcbsp3_fck",
  275. .prcm = {
  276. .omap2 = {
  277. .prcm_reg_id = 1,
  278. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  279. .module_offs = CORE_MOD,
  280. .idlest_reg_id = 2,
  281. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  282. },
  283. },
  284. .opt_clks = mcbsp_opt_clks,
  285. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  286. };
  287. /* mcbsp4 */
  288. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  289. .name = "mcbsp4",
  290. .class = &omap2430_mcbsp_hwmod_class,
  291. .main_clk = "mcbsp4_fck",
  292. .prcm = {
  293. .omap2 = {
  294. .prcm_reg_id = 1,
  295. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  296. .module_offs = CORE_MOD,
  297. .idlest_reg_id = 2,
  298. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  299. },
  300. },
  301. .opt_clks = mcbsp_opt_clks,
  302. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  303. };
  304. /* mcbsp5 */
  305. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  306. .name = "mcbsp5",
  307. .class = &omap2430_mcbsp_hwmod_class,
  308. .main_clk = "mcbsp5_fck",
  309. .prcm = {
  310. .omap2 = {
  311. .prcm_reg_id = 1,
  312. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  313. .module_offs = CORE_MOD,
  314. .idlest_reg_id = 2,
  315. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  316. },
  317. },
  318. .opt_clks = mcbsp_opt_clks,
  319. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  320. };
  321. /* MMC/SD/SDIO common */
  322. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  323. .rev_offs = 0x1fc,
  324. .sysc_offs = 0x10,
  325. .syss_offs = 0x14,
  326. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  327. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  328. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  329. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  330. .sysc_fields = &omap_hwmod_sysc_type1,
  331. };
  332. static struct omap_hwmod_class omap2430_mmc_class = {
  333. .name = "mmc",
  334. .sysc = &omap2430_mmc_sysc,
  335. };
  336. /* MMC/SD/SDIO1 */
  337. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  338. { .role = "dbck", .clk = "mmchsdb1_fck" },
  339. };
  340. static struct omap_hsmmc_dev_attr mmc1_dev_attr = {
  341. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  342. };
  343. static struct omap_hwmod omap2430_mmc1_hwmod = {
  344. .name = "mmc1",
  345. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  346. .opt_clks = omap2430_mmc1_opt_clks,
  347. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  348. .main_clk = "mmchs1_fck",
  349. .prcm = {
  350. .omap2 = {
  351. .module_offs = CORE_MOD,
  352. .prcm_reg_id = 2,
  353. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  354. .idlest_reg_id = 2,
  355. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  356. },
  357. },
  358. .dev_attr = &mmc1_dev_attr,
  359. .class = &omap2430_mmc_class,
  360. };
  361. /* MMC/SD/SDIO2 */
  362. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  363. { .role = "dbck", .clk = "mmchsdb2_fck" },
  364. };
  365. static struct omap_hwmod omap2430_mmc2_hwmod = {
  366. .name = "mmc2",
  367. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  368. .opt_clks = omap2430_mmc2_opt_clks,
  369. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  370. .main_clk = "mmchs2_fck",
  371. .prcm = {
  372. .omap2 = {
  373. .module_offs = CORE_MOD,
  374. .prcm_reg_id = 2,
  375. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  376. .idlest_reg_id = 2,
  377. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  378. },
  379. },
  380. .class = &omap2430_mmc_class,
  381. };
  382. /* HDQ1W/1-wire */
  383. static struct omap_hwmod omap2430_hdq1w_hwmod = {
  384. .name = "hdq1w",
  385. .main_clk = "hdq_fck",
  386. .prcm = {
  387. .omap2 = {
  388. .module_offs = CORE_MOD,
  389. .prcm_reg_id = 1,
  390. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  391. .idlest_reg_id = 1,
  392. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  393. },
  394. },
  395. .class = &omap2_hdq1w_class,
  396. };
  397. /*
  398. * interfaces
  399. */
  400. /* L3 -> L4_CORE interface */
  401. /* l3_core -> usbhsotg interface */
  402. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  403. .master = &omap2430_usbhsotg_hwmod,
  404. .slave = &omap2xxx_l3_main_hwmod,
  405. .clk = "core_l3_ck",
  406. .user = OCP_USER_MPU,
  407. };
  408. /* L4 CORE -> I2C1 interface */
  409. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  410. .master = &omap2xxx_l4_core_hwmod,
  411. .slave = &omap2430_i2c1_hwmod,
  412. .clk = "i2c1_ick",
  413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  414. };
  415. /* L4 CORE -> I2C2 interface */
  416. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  417. .master = &omap2xxx_l4_core_hwmod,
  418. .slave = &omap2430_i2c2_hwmod,
  419. .clk = "i2c2_ick",
  420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  421. };
  422. /* l4_core ->usbhsotg interface */
  423. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  424. .master = &omap2xxx_l4_core_hwmod,
  425. .slave = &omap2430_usbhsotg_hwmod,
  426. .clk = "usb_l4_ick",
  427. .user = OCP_USER_MPU,
  428. };
  429. /* L4 CORE -> MMC1 interface */
  430. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  431. .master = &omap2xxx_l4_core_hwmod,
  432. .slave = &omap2430_mmc1_hwmod,
  433. .clk = "mmchs1_ick",
  434. .user = OCP_USER_MPU | OCP_USER_SDMA,
  435. };
  436. /* L4 CORE -> MMC2 interface */
  437. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  438. .master = &omap2xxx_l4_core_hwmod,
  439. .slave = &omap2430_mmc2_hwmod,
  440. .clk = "mmchs2_ick",
  441. .user = OCP_USER_MPU | OCP_USER_SDMA,
  442. };
  443. /* l4 core -> mcspi3 interface */
  444. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  445. .master = &omap2xxx_l4_core_hwmod,
  446. .slave = &omap2430_mcspi3_hwmod,
  447. .clk = "mcspi3_ick",
  448. .user = OCP_USER_MPU | OCP_USER_SDMA,
  449. };
  450. /* IVA2 <- L3 interface */
  451. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  452. .master = &omap2xxx_l3_main_hwmod,
  453. .slave = &omap2430_iva_hwmod,
  454. .clk = "core_l3_ck",
  455. .user = OCP_USER_MPU | OCP_USER_SDMA,
  456. };
  457. /* l4_wkup -> timer1 */
  458. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  459. .master = &omap2xxx_l4_wkup_hwmod,
  460. .slave = &omap2xxx_timer1_hwmod,
  461. .clk = "gpt1_ick",
  462. .user = OCP_USER_MPU | OCP_USER_SDMA,
  463. };
  464. /* l4_wkup -> wd_timer2 */
  465. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  466. .master = &omap2xxx_l4_wkup_hwmod,
  467. .slave = &omap2xxx_wd_timer2_hwmod,
  468. .clk = "mpu_wdt_ick",
  469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  470. };
  471. /* l4_wkup -> gpio1 */
  472. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  473. .master = &omap2xxx_l4_wkup_hwmod,
  474. .slave = &omap2xxx_gpio1_hwmod,
  475. .clk = "gpios_ick",
  476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  477. };
  478. /* l4_wkup -> gpio2 */
  479. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  480. .master = &omap2xxx_l4_wkup_hwmod,
  481. .slave = &omap2xxx_gpio2_hwmod,
  482. .clk = "gpios_ick",
  483. .user = OCP_USER_MPU | OCP_USER_SDMA,
  484. };
  485. /* l4_wkup -> gpio3 */
  486. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  487. .master = &omap2xxx_l4_wkup_hwmod,
  488. .slave = &omap2xxx_gpio3_hwmod,
  489. .clk = "gpios_ick",
  490. .user = OCP_USER_MPU | OCP_USER_SDMA,
  491. };
  492. /* l4_wkup -> gpio4 */
  493. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  494. .master = &omap2xxx_l4_wkup_hwmod,
  495. .slave = &omap2xxx_gpio4_hwmod,
  496. .clk = "gpios_ick",
  497. .user = OCP_USER_MPU | OCP_USER_SDMA,
  498. };
  499. /* l4_core -> gpio5 */
  500. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  501. .master = &omap2xxx_l4_core_hwmod,
  502. .slave = &omap2430_gpio5_hwmod,
  503. .clk = "gpio5_ick",
  504. .user = OCP_USER_MPU | OCP_USER_SDMA,
  505. };
  506. /* dma_system -> L3 */
  507. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  508. .master = &omap2430_dma_system_hwmod,
  509. .slave = &omap2xxx_l3_main_hwmod,
  510. .clk = "core_l3_ck",
  511. .user = OCP_USER_MPU | OCP_USER_SDMA,
  512. };
  513. /* l4_core -> dma_system */
  514. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  515. .master = &omap2xxx_l4_core_hwmod,
  516. .slave = &omap2430_dma_system_hwmod,
  517. .clk = "sdma_ick",
  518. .addr = omap2_dma_system_addrs,
  519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  520. };
  521. /* l4_core -> mailbox */
  522. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  523. .master = &omap2xxx_l4_core_hwmod,
  524. .slave = &omap2430_mailbox_hwmod,
  525. .user = OCP_USER_MPU | OCP_USER_SDMA,
  526. };
  527. /* l4_core -> mcbsp1 */
  528. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  529. .master = &omap2xxx_l4_core_hwmod,
  530. .slave = &omap2430_mcbsp1_hwmod,
  531. .clk = "mcbsp1_ick",
  532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  533. };
  534. /* l4_core -> mcbsp2 */
  535. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  536. .master = &omap2xxx_l4_core_hwmod,
  537. .slave = &omap2430_mcbsp2_hwmod,
  538. .clk = "mcbsp2_ick",
  539. .user = OCP_USER_MPU | OCP_USER_SDMA,
  540. };
  541. /* l4_core -> mcbsp3 */
  542. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  543. .master = &omap2xxx_l4_core_hwmod,
  544. .slave = &omap2430_mcbsp3_hwmod,
  545. .clk = "mcbsp3_ick",
  546. .user = OCP_USER_MPU | OCP_USER_SDMA,
  547. };
  548. /* l4_core -> mcbsp4 */
  549. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  550. .master = &omap2xxx_l4_core_hwmod,
  551. .slave = &omap2430_mcbsp4_hwmod,
  552. .clk = "mcbsp4_ick",
  553. .user = OCP_USER_MPU | OCP_USER_SDMA,
  554. };
  555. /* l4_core -> mcbsp5 */
  556. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  557. .master = &omap2xxx_l4_core_hwmod,
  558. .slave = &omap2430_mcbsp5_hwmod,
  559. .clk = "mcbsp5_ick",
  560. .user = OCP_USER_MPU | OCP_USER_SDMA,
  561. };
  562. /* l4_core -> hdq1w */
  563. static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
  564. .master = &omap2xxx_l4_core_hwmod,
  565. .slave = &omap2430_hdq1w_hwmod,
  566. .clk = "hdq_ick",
  567. .user = OCP_USER_MPU | OCP_USER_SDMA,
  568. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  569. };
  570. /* l4_wkup -> 32ksync_counter */
  571. static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
  572. .master = &omap2xxx_l4_wkup_hwmod,
  573. .slave = &omap2xxx_counter_32k_hwmod,
  574. .clk = "sync_32k_ick",
  575. .user = OCP_USER_MPU | OCP_USER_SDMA,
  576. };
  577. static struct omap_hwmod_ocp_if omap2430_l3__gpmc = {
  578. .master = &omap2xxx_l3_main_hwmod,
  579. .slave = &omap2xxx_gpmc_hwmod,
  580. .clk = "core_l3_ck",
  581. .user = OCP_USER_MPU | OCP_USER_SDMA,
  582. };
  583. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  584. &omap2xxx_l3_main__l4_core,
  585. &omap2xxx_mpu__l3_main,
  586. &omap2xxx_dss__l3,
  587. &omap2430_usbhsotg__l3,
  588. &omap2430_l4_core__i2c1,
  589. &omap2430_l4_core__i2c2,
  590. &omap2xxx_l4_core__l4_wkup,
  591. &omap2_l4_core__uart1,
  592. &omap2_l4_core__uart2,
  593. &omap2_l4_core__uart3,
  594. &omap2430_l4_core__usbhsotg,
  595. &omap2430_l4_core__mmc1,
  596. &omap2430_l4_core__mmc2,
  597. &omap2xxx_l4_core__mcspi1,
  598. &omap2xxx_l4_core__mcspi2,
  599. &omap2430_l4_core__mcspi3,
  600. &omap2430_l3__iva,
  601. &omap2430_l4_wkup__timer1,
  602. &omap2xxx_l4_core__timer2,
  603. &omap2xxx_l4_core__timer3,
  604. &omap2xxx_l4_core__timer4,
  605. &omap2xxx_l4_core__timer5,
  606. &omap2xxx_l4_core__timer6,
  607. &omap2xxx_l4_core__timer7,
  608. &omap2xxx_l4_core__timer8,
  609. &omap2xxx_l4_core__timer9,
  610. &omap2xxx_l4_core__timer10,
  611. &omap2xxx_l4_core__timer11,
  612. &omap2xxx_l4_core__timer12,
  613. &omap2430_l4_wkup__wd_timer2,
  614. &omap2xxx_l4_core__dss,
  615. &omap2xxx_l4_core__dss_dispc,
  616. &omap2xxx_l4_core__dss_rfbi,
  617. &omap2xxx_l4_core__dss_venc,
  618. &omap2430_l4_wkup__gpio1,
  619. &omap2430_l4_wkup__gpio2,
  620. &omap2430_l4_wkup__gpio3,
  621. &omap2430_l4_wkup__gpio4,
  622. &omap2430_l4_core__gpio5,
  623. &omap2430_dma_system__l3,
  624. &omap2430_l4_core__dma_system,
  625. &omap2430_l4_core__mailbox,
  626. &omap2430_l4_core__mcbsp1,
  627. &omap2430_l4_core__mcbsp2,
  628. &omap2430_l4_core__mcbsp3,
  629. &omap2430_l4_core__mcbsp4,
  630. &omap2430_l4_core__mcbsp5,
  631. &omap2430_l4_core__hdq1w,
  632. &omap2xxx_l4_core__rng,
  633. &omap2xxx_l4_core__sham,
  634. &omap2xxx_l4_core__aes,
  635. &omap2430_l4_wkup__counter_32k,
  636. &omap2430_l3__gpmc,
  637. NULL,
  638. };
  639. int __init omap2430_hwmod_init(void)
  640. {
  641. omap_hwmod_init();
  642. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  643. }